# Quad 2-Input Data Selectors/Multiplexers ## **High-Performance Silicon-Gate CMOS** The MC74HC157A is identical in pinout to the LS157. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device routes 2 nibbles (A or B) to a single port (Y) as determined by the Select input. The data is presented at the outputs in noninverted form. A high level on the Output Enable input sets all four Y outputs to a low level. #### **Features** - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1.0 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 82 FETs or 20.5 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant Figure 1. Logic Diagram #### ON Semiconductor® #### http://onsemi.com SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F #### **PIN ASSIGNMENT** | SELECT [ | 1 ● | 16 | v <sub>cc</sub> | |----------|-----|----|------------------| | A0 [ | 2 | 15 | OUTPUT<br>ENABLE | | В0 [ | 3 | 14 | _ A3 | | Y0 [ | 4 | 13 | ] B3 | | A1 [ | 5 | 12 | ] Y3 | | B1 [ | 6 | 11 | A2 | | Y1 [ | 7 | 10 | ] B2 | | GND [ | 8 | 9 | Y2 | #### **MARKING DIAGRAMS** ### SOIC-16 A = Assembly Location L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or = = Pb-Free Package (Note: Microdot may be in either location) #### **FUNCTION TABLE** | Inp | | | |------------------|--------|--------------------| | Output<br>Enable | Select | Outputs<br>Y0 – Y3 | | Н | Х | L | | L | L | A0-A3 | | L | Н | B0-B3 | X = don't care A0-A3, B0-B3 = the levels of the respective Data-Word Inputs. #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------------------------------|--------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | $-0.5$ to $V_{CC}$ + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | $-0.5$ to $V_{CC}$ + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ±25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds (SOIC or TSSOP Package) | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Derating: SOIC Package: –7 mW/°C from 65° to 125°C TSSOP Package: –6.1 mW/°C from 65° to 125°C #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | | |------------------------------------|------------------------------------------------------|-------------------------------|-------------|--------------------|----| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | | <b>-</b> 55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | (Figure 1) V <sub>CC</sub> | = 2.0 V<br>= 4.5 V<br>= 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Guaranteed Limit | | | | |-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------| | Symbol | Parameter | Test Conditions | v <sub>cc</sub><br>v | –55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High–Level Input<br>Voltage | $V_{out} = V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V | | V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage | $V_{out} = 0.1 \text{ V}$ $ I_{out} \le 20 \mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | ٧ | | V <sub>OH</sub> | Minimum High–Level Output<br>Voltage | $V_{in} = V_{IH}$ $ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $\begin{split} V_{in} = V_{IH} & I_{out} \leq 2.4 \text{ mA} \\ I_{out} \leq 6.0 \text{ mA} \\ I_{out} \leq 7.8 \text{ mA} \end{split}$ | 3.0<br>4.5<br>6.0 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.2<br>3.7<br>5.2 | | | V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage | $\begin{vmatrix} V_{in} = V_{IL} \\ I_{out} \le 20 \ \mu A \end{vmatrix}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $\begin{split} V_{\text{in}} = V_{\text{IL}} & I_{\text{out}} \leq 2.4 \text{ mA} \\ I_{\text{out}} \leq 6.0 \text{ mA} \\ I_{\text{out}} \leq 7.8 \text{ mA} \end{split}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.4<br>0.4<br>0.4 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±0.1 | ±1.0 | ±1.0 | μΑ | | l <sub>OZ</sub> | Maximum Three–State Leakage<br>Current | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND | 6.0 | ±0.5 | ±5.0 | ±10 | μΑ | | Icc | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 6.0 | 4.0 | 40 | 160 | μΑ | ## AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \ pF$ , Input $t_r = t_f = 6.0 \ ns$ ) | | | | Gu | aranteed Li | mit | | |----------------------------------------|------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------|------------------------|------| | Symbol | Parameter | v <sub>cc</sub> | –55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A or B to Output Y (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 105<br>65<br>21<br>18 | 130<br>85<br>26<br>22 | 160<br>115<br>32<br>27 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Select to Output Y (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 110<br>70<br>22<br>19 | 140<br>90<br>28<br>24 | 165<br>115<br>33<br>28 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Output Enable to Output Y (Figures 3 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 100<br>60<br>20<br>17 | 125<br>80<br>25<br>21 | 150<br>110<br>30<br>26 | ns | | t <sub>TLH</sub> , t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13 | 95<br>32<br>19<br>16 | 110<br>36<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 33 | рF | <sup>\*</sup> Used to determine the no–load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . #### PIN DESCRIPTIONS #### **INPUTS** #### A0, A1, A2, A3 (Pins 2, 5, 11, 14) Nibble A inputs. The data present on these pins is transferred to the outputs when the Select input is at a low level and the Output Enable input is at a low level. The data is presented to the outputs in noninverted form. #### B0, B1, B2, B3 (Pins 3, 6, 10, 13) Nibble B inputs. The data present on these pins is transferred to the outputs when the Select input is at a high level and the Output Enable input is at a low level. The data is presented to the outputs in noninverted form. #### **OUTPUTS** #### Y0, Y1, Y2, Y3 (Pins 4, 7, 9, 12) Data outputs. The selected input Nibble is presented at these outputs when the Output Enable input is at a low level. The data present on these pins is in its noninverted form. For the Output Enable input at a high level, the outputs are at a low level. ## CONTROL INPUTS Select (Pin 1) Nibble select. This input determines the data word to be transferred to the outputs. A low level on this input selects the A inputs and a high level selects the B inputs. #### **Output Enable (Pin 15)** Output Enable input. A low level on this input allows the selected input data to be presented at the outputs. A high level on this input sets all outputs to a low level. #### **SWITCHING WAVEFORMS** Figure 2. HC157A Figure 3. Y versus Selected, Noninverted Figure 4. HC157A \*Includes all probe and jig capacitance Figure 5. Test Circuit #### **EXPANDED LOGIC DIAGRAM** #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-------------------|-----------------------|-----------------------| | MC74HC157ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC74HC157ADR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC74HC157ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel | | NLV74HC157ADR2G* | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | NLV74HC157ADTR2G* | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable ## **MECHANICAL CASE OUTLINE** **DATE 29 DEC 2006** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - PHOI HUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | | 2.<br>3. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | CATHODE ANODE NO CONNECTION CATHODE CATHODE NO CONNECTION ANODE CATHODE CATHODE ANODE NO CONNECTION CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #2 COLLECTOR, #3 | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COLLECTOR, #1<br>COLLECTOR, #2<br>COLLECTOR, #3<br>COLLECTOR, #3<br>COLLECTOR, #4<br>COLLECTOR, #4<br>BASE, #4<br>EMITTER, #4<br>BASE, #3 | | | |--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------| | 14. | COLLECTOR | | NO CONNECTION | 14. | | 14. | | SOLDERING | FOOTPRINT | | 15. | EMITTER | | ANODE | 15. | | 15. | | 8) | ( | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | 6.4 | | | STYLE 5:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | DRAIN, DYE #1 DRAIN, #1 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 | STYLE 6:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE | STYLE 7:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | SOURCE N-CH COMMON DRAIN (OUTPU' GATE P-CH COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' SOURCE P-CH SOURCE P-CH | T)<br>T)<br>T) | 1<br>0. | 6X 1 1 1 1 1 1 1 1 1 1 | 16 | | 10. | SOURCE, #4 | 10. | ANODE | 10. | COMMON DRAIN (OUTPUT | T) | | | | | 11. | GATE, #3 | 11. | | 11. | COMMON DRAIN (OUTPUT | | | | | | 12. | SOURCE, #3 | 12. | ANODE | 12. | COMMON DRAIN (OUTPUT | | | | 1.07 | | 13. | GATE, #2 | 13. | ANODE | 13. | GATE N-CH | | | | | | 14. | SOURCE, #2 | 14. | | 14. | COMMON DRAIN (OUTPUT | | | | ↓ PITCH | | 15. | GATE, #1 | 15. | ANODE | 15. | COMMON DRAIN (OUTPUT | T) | | | <del>+</del> | | 16. | SOURCE, #1 | 16. | ANODE | 16. | SOURCE N-CH | | | 8 | 9 + - + + + + + + + + + + + + + + + + + | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | | | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. 0.10 (0.004) D -T- SEATING PLANE TSSOP-16 CASE 948F-01 ISSUE B **DATE 19 OCT 2006** #### NOTES - JIES: DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD EL ROLL OF GATE BURDS SUAL NO. - MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | | |-----|-------------|------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | Κ | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | Г | 6.40 BSC | | 0.252 BSC | | | | М | 0 ° | 8° | 0 ° | 8 ° | | #### **SOLDERING FOOTPRINT** G #### **GENERIC MARKING DIAGRAM\*** 168888888 XXXX XXXX **ALYW** 1<del>88888888</del> XXXX = Specific Device Code Α = Assembly Location = Wafer Lot L Υ = Year W = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP-16 | | PAGE 1 OF 1 | **DETAIL E** ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative