Document Number: MC34704 Rev. 8.0, 12/2014 **√RoHS** # Multiple Channel DC-DC Power Management IC The 34704 is a multi-channel Power Management IC (PMIC) used to address power management needs for various multimedia application microprocessors. Its ability to provide either 5 or 8 independent output voltages with a single input power supply (2.7 and 5.5 V) together with its high efficiency, make it ideal for portable devices powered up by Li-lon/polymer batteries or for USB powered devices as well. This device is powered by SMARTMOS technology. The 34704 is housed in a 7x7 mm, Pb-free, QFN56 and is capable of operating at a switching frequency of up to 2.0 MHz. This makes it possible to reduce external component size and to implement full space efficient power management solutions. #### **Features** - 8 DC/DC (34704A) or 5 DC/DC (34704B) switching regulators with up to ±2% output voltage accuracy - Dynamic voltage scaling on all regulators. - Selectable output voltage or current regulation on REG8 - I<sup>2</sup>C programmability - · Output undervoltage and overvoltage detection for each regulator - Overcurrent limit detection and short-circuit protection for each regulator - Thermal limit detection for each regulator, except REG7 - · Integrated compensation for REG1, REG3, REG6, and REG8 - 5.0 μA maximum shutdown current (All regulators are off, 5.5 V VIN) - · True cutoff on all of the boost and buck-boost regulators # 34704 ### **MULTI-CHANNEL IC** EP SUFFIX (PB-FREE) 98ASA00712D 56-PIN QFN | ORDERING INFORMATION | | | | | | |----------------------|----------------------------------------|------------|--|--|--| | Device | Temperature<br>Range (T <sub>A</sub> ) | Package | | | | | MC34704AEP/R2 | -20 °C to 85 °C | 56 QFN EP | | | | | MC34704BEP/R2 | -20 0 10 65 0 | 30 QI N LF | | | | \* Available only in 34704A device Figure 1. 34704 Simplified Application Diagram # **DEVICE VARIATIONS** #### **Table 1. Device Variations** | Orderable Part Number | No. of Regulators | Regulator Number | |-----------------------|-------------------|-------------------| | MC34704AEP/R2 | 8 | Reg 1 - 8 | | MC34704BEP/R2 | 5 | Reg 2, 3, 4, 5, 8 | #### INTERNAL BLOCK DIAGRAM REG8 voltage data voltage data REG1/VG Control Control VOUT1 (34704A) OUT8 🗆 Error Amp +□ SW1 SW8 VG Start-Up lpeak-det BT8 BT1 and blanking SW control FB8 □ REG2 REG7 (34704A) BT2D PVIN2 voltage data voltage data OUT7-SW2D Control Control Error Amp DRV7 VOUT2 Error Amp SW2U FB7 Amp VĠ VREF7 BT2U COMP7 COMP2 FB2 REG6 (34704A) voltage data REG3 Control voltage data ВТ3 VOUT6 <del>‡</del>⊤□ PVIN3 Control Error Amp □ SW3 SW6 Error Amp BT6 VOUT3 Error Amp PWM P-skip FB3 FB6 REG4 BT4D FT PVIN4 VG REG5 voltage data BT5D └ SW4D Control PVIN5 voltage data SW5D Control Ţ VOUT4 Error Amp VOUT5 ∰ SW4U Error Amp PWM P-skip SW5U VG +⊟ BT4U FB4 BT5U 🗀 COMP4 COMP5 <u>VIN</u> FB5 ONOFF – VG UVLO Startup Control VDDI VDDI (2.5V) VDDIMON (VDDIdet) Detection LION SCL 🗆 r ⊢ FREQ ADC SDA 🗀 Thermal Detection RST | OSC/Divider 📥 PGND (EXPAD) VIN AGND Figure 2. 34704 Internal Block Diagram # **PIN CONNECTIONS** Figure 3. 34704 Pin Connections Table 2. 34704 Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 17. | | | ı | 1 | | | | | | | |------------|--------|----------|--------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin Number | Device | Pin Name | Pin Function | Formal Name | Definition | | | | | | 1 | A/B | BT5U | Passive | REG5 Boost Stage<br>bootstrap capacitor input<br>pin | Connect a 1.0 $\mu\text{F}$ capacitor between this pin and SW5U pin to enhance the gate of the Switch Power MOSFET. | | | | | | 2 | A/B | BT4D | Passive | REG4 Buck Stage<br>bootstrap capacitor input<br>pin | Connect a 0.01 $\mu\text{F}$ capacitor between this pin and SW4D pin to enhance the gate of the Switch Power MOSFET. | | | | | | 3 | A/B | PVIN4 | Power | REG4 power supply input voltage | This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG4 operation. Use a 10uf decoupling capacitor for better performance. | | | | | | 4 | A/B | SW4D | Input/Output | REG4 Buck Stage switching node | The inductor is connected between this pin and the SW4U pin. | | | | | | 5 | A/B | VOUT4 | Output | REG4 regulated output voltage pin | Connect this pin to the load and to the output filter as close to the pin as possible. | | | | | | 6 | A/B | SW4U | Input/Output | REG4 Boost Stage switching node | The inductor is connected between this pin and the SW4D pin. | | | | | | 7 | A/B | BT4U | Passive | REG4 Boost Stage<br>bootstrap capacitor input<br>pin | Connect a 0.01 $\mu\text{F}$ capacitor between this pin and SW4U pin to enhance the gate of the Switch Power MOSFET. | | | | | | 8 | A/B | FB4 | Input | REG4 voltage feedback input for voltage regulation/programming | Connect the feedback resistor divider to this pin. | | | | | | 9 | A/B | COMP4 | Passive | REG4 compensation network connection | REG4 compensation network connection. | | | | | | 10 | A/B | BT3 | Passive | REG3 bootstrap capacitor input pin | Connect a 0.01 $\mu\text{F}$ capacitor between this pin and SW3 pin to enhance the gate of the Switch Power MOSFET. | | | | | Table 2. 34704 Pin Definitions (continued) A functional description of each pin can be found in the Functional Pin Description section beginning on page 17. | Pin Number | Device | Pin Name | Pin Function | Formal Name | Definition | |-------------------|--------|----------|--------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | A/B | PVIN3 | Power | REG3 power supply input voltage | This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG3 operation. Use a 10uf decoupling capacitor for better performance. | | 12 | A/B | SW3 | Output | REG3 switching node | The inductor is connected between this pin and the regulated REG3 output. | | 13 | A/B | VOUT3 | Output | REG3 output voltage return pin | This is the discharge path of REG3 output voltage. | | 14 | A/B | FB3 | Input | REG3 voltage feedback input for voltage regulation/programming | Connect the feedback resistor divider to this pin. | | 15 | A/B | SS | Input | Soft start time | The soft start time for all regulators can be adjusted by connecting this pin to an external resistor divider between VDDI and AGND pins. | | 16 | A/B | FREQ | Input | Oscillator frequency | The oscillator frequency can be adjusted by connecting this pin to an external resistor divider between VDDI and AGND pins. This pin sets $F_{\text{SW1}}$ value. | | 17 | A/B | FB8 | Input | REG8 voltage feedback input for voltage regulation/programming | Connect the feedback resistor divider to this pin. | | 18 | A/B | BT8 | Passive | REG8 bootstrap capacitor input pin | Connect a 0.01 $\mu\text{F}$ capacitor between this pin and SW8 pin to enhance the gate of the Synchronous Power MOSFET. | | 19 | A/B | VOUT8 | Output | REG8 regulated output voltage pin | Connect this pin directly to the load directly and to the output filter as close to the pin as possible. | | 20 | A/B | SW8 | Output | REG8 switching node | The inductor is connected between this pin and the VIN pin. | | 21 | A/B | SW1 | Output | REG1 switching node | The inductor is connected between this pin and the VIN Pin. | | 22 | A/B | VG | Passive | REG1 regulated output voltage before the cutoff switch | REG1 regulated output voltage before the cut-off switch. This supplies the internal circuits and the gate drive | | 23 <sup>(1)</sup> | Α | VOUT1 | Output | REG1 regulated output voltage pin. | Connect this pin directly to the load directly and to the output filter as close to the pin as possible. | | | В | NC0 | No Connect | - | Pin 23 is not connected. | | 24 | A/B | BT1 | Passive | REG1 bootstrap capacitor input pin | Connect a 1.0 $\mu\text{F}$ capacitor between this pin and SW1 pin to enhance the gate of the Switch Power MOSFET. | | 25 | A/B | SCL | Input/Output | I <sup>2</sup> C serial interface clock input | I <sup>2</sup> C serial interface clock input. | | 26 | A/B | SDA | Input/Output | I <sup>2</sup> C serial interface data input | I <sup>2</sup> C serial interface data input. | | 27 | A/B | RST | Open Drain | Power reset output signal (Microprocessor Reset) | This is an open drain output and must be pulled up by an external resistor to a supply voltage like $V_{\rm IN}$ . | | 28 | Α | COMP7 | Passive | REG7 compensation network connection | REG7 compensation network connection. | | | В | NC1 | No Connect | - | Pin 28 is not connected | | 29 | Α | VREF7 | Output | REG7 resistor feedback network reference voltage | Connect this pin to the bottom of the feedback resistor divider. | | | В | NC2 | No Connect | - | Pin 29 is not connected | # Table 2. 34704 Pin Definitions (continued) A functional description of each pin can be found in the Functional Pin Description section beginning on page 17. | Pin Number | Device | Pin Name | Pin Function | Formal Name | Definition | |------------|--------|----------|--------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | A | FB7 | Input | REG7 voltage feedback input for voltage regulation/programming | Connect the feedback resistor divider to this pin. | | | В | AGND1 | - | - | Pin 30 is connected to AGND | | 31 | А | DRV7 | Output | REG7 external Power MOSFET gate drive | REG7 external Power MOSFET gate drive. | | | В | NC3 | No Connect | - | Pin 31 is not connected | | 32 | Α | VOUT7 | Output | REG7 output voltage return pin. | This is the discharge path of REG7 output voltage. | | | В | PGND1 | - | - | Pin 32 is connected to PGND | | 33 | A | FB6 | Input | REG6 voltage feedback input for voltage regulation/programming | Connect the feedback resistor divider to this pin. | | | В | AGND2 | - | - | Pin 33 is connected to AGND | | 34 | Α | BT6 | Passive | REG6 bootstrap capacitor input pin. | Connect a 0.01 $\mu\text{F}$ capacitor between this pin and SW6 pin to enhance the gate of the Synchronous Power MOSFET. | | | В | NC4 | No Connect | - | Pin 34 is not connected | | 35 | Α | SW6 | Output | REG6 switching node | The inductor is connected between this pin and the VIN pin. | | | В | PGND2 | - | - | Pin 35 is connected to PGND | | 36 | Α | VOUT6 | Output | REG6 regulated output voltage pin | Connect this pin directly to the load directly and to the output filter as close to the pin as possible. | | | В | PGND3 | - | - | Pin 36 is connected to PGND | | 37 | A/B | AGND | Ground | Analog ground of the IC | Analog ground of the IC. | | 38 | A/B | VIN | Power | Battery voltage connection | Input decoupling /filtering is required for the device to operate properly. | | 39 | A/B | VDDI | Output | Internal supply voltage | Connect a 1.0 $\mu\text{F}$ low ESR decoupling filter capacitor between this pin and GND. | | 40 | A/B | LION | Input | Battery Detection | Always pull this pin High with a 470kohm Resistor to indicate Input power is present. | | 41 | A/B | ONOFF | Input | Dual function IC turn On/<br>Off | This is a hardware enable/disable for the 34704A/B. It can be connected to a mechanical switch to turn the power On or Off. | | 42 | A/B | BT2U | Passive | REG2 Boost Stage<br>bootstrap capacitor input<br>pin | Connect a 1.0 $\mu\text{F}$ capacitor between this pin and SW2U pin to enhance the gate of the Switch Power MOSFET. | | 43 | A/B | COMP2 | Passive | REG2 compensation network connection | REG2 compensation network connection. | | 44 | A/B | FB2 | Input | REG2 voltage feedback input for voltage regulation/programming | Connect the feedback resistor divider to this pin. | | 45 | A/B | BT2D | Passive | REG2 Buck Stage<br>bootstrap capacitor input<br>pin | Connect a 1.0 $\mu\text{F}$ capacitor between this pin and SW2D pin to enhance the gate of the Switch Power MOSFET. | | 46 | A/B | PVIN2 | Power | REG2 power supply input voltage | This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG2 operation. Use a 10uf decoupling capacitor for better performance | # Table 2. 34704 Pin Definitions (continued) A functional description of each pin can be found in the Functional Pin Description section beginning on page 17. | Pin Number | Device | Pin Name | Pin Function | Formal Name | Definition | |----------------|--------|----------|--------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 47 | A/B | SW2D | Input/Output | REG2 Buck Stage switching node | The inductor is connected between this pin and the SW2U pin. | | 48 | A/B | VOUT2 | Output | REG2 regulated output voltage pin | Connect this pin to the load and to the output filter as close to the pin as possible. | | 49 | A/B | SW2U | Input/Output | REG2 Boost Stage switching node | The inductor is connected between this pin and the SW2D pin. | | 50 | A/B | SW5U | Input/Output | REG5 Boost Stage switching node | The inductor is connected between this pin and the SW5D pin. | | 51 | A/B | VOUT5 | Output | REG5 regulated output voltage pin | Connect this pin to the load and to the output filter as close to the pin as possible. | | 52 | A/B | SW5D | Input/Output | REG5 Buck Stage switching node | The inductor is connected between this pin and the SW5U pin. | | 53 | A/B | PVIN5 | Power | REG5 power supply input voltage | This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG5 operation. Use a 10uf decoupling capacitor for better performance | | 54 | A/B | BT5D | Passive | REG5 Buck Stage<br>bootstrap capacitor input<br>pin | Connect a 1.0 $\mu\text{F}$ capacitor between this pin and SW5D pin to enhance the gate of the Switch Power MOSFET. | | 55 | A/B | FB5 | Input | REG5 voltage feedback input for voltage regulation/programming | Connect the feedback resistor divider to this pin. | | 56 | A/B | COMP5 | Passive | REG5 compensation network connection | REG5 compensation network connection. | | Exposed<br>Pad | A/B | PGND | Ground | Power Ground<br>Connection for all of the<br>regulators except REG7 | Power Ground Connection for all of the regulators except REG7. This pad is provided to enhance thermal performance. | - 1. If regulator 1 is not used, leave pin 23 Unconnected, All other components should be used to provide VG to the system - 2. If regulators 5, 6, 7 and 8 are not used, connect the corresponding pins as follows: FB, SW and VOUT nodes: tied to GND; BT, COMP and PVIN pins: Not connected; DRV and VREF nodes (REG7 only): Not connected - 3. REG 2,3 and 4 should always be populated. ### **ELECTRICAL CHARACTERISTICS** #### **MAXIMUM RATINGS** ### Table 3. Maximum Ratings All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |------------------------------------------------------------------------------|----------------------------------|--------------|------| | ELECTRICAL RATINGS | 1 | | · I | | Battery Input Supply Voltage (VIN) Pin | V <sub>IN</sub> | -0.3 to 6.0 | V | | PVINx, RST, ONOFF, LION, DRV7 <sup>(8)</sup> , VG, SCL, SDA and VOUT1-5 Pins | | -0.3 to 6.0 | | | VDDI, COMPx, FBx, VREF7 <sup>(8)</sup> , FREQ, and SS Pins | | -0.3 to 3.0 | | | SW1-5 Pins | V <sub>SW-LOW</sub> | -1.0 to 6.0 | V | | SW8, SW6 <sup>(8)</sup> Pins | V <sub>SW-HIGH</sub> | -1.0 to 27 | V | | BTx Pins (Referenced to switch node) | V <sub>BT</sub> -V <sub>SW</sub> | -0.3 to 6.0 | V | | BTx Pins to GND | V <sub>BT</sub> | -0.3 to 27 | V | | VOUT8, VOUT6 <sup>(8)</sup> Pins | V <sub>OUT-HIGH</sub> | -0.3 to 27 | V | | VOUT7 Pin <sup>(8)</sup> | V <sub>OUT-NEG</sub> | -10.0 to 0.3 | V | | Continuous Output Current | | | mA | | REG1 <sup>(8)</sup> | | 500 | | | REG2,5 | | 500 | | | REG3 | | 550 | | | REG4<br>REG6.7 <sup>(8)</sup> | | 300<br>60 | | | REG8 | | 30 | | | ESD Voltage | | | V | | Human Body Model | V <sub>ESD1</sub> | ±1000 | | | Charge Device Model | V <sub>ESD2</sub> | ±500 | | | THERMAL RATINGS | 1 | | I | | Maximum Junction Temperature | $T_{J(MAX)}$ | +150 | °C | | Storage Temperature | T <sub>STG</sub> | -65 to +150 | °C | | Maximum Power Dissipation (T <sub>A</sub> = 85°C) | PD | 2.5 | W | | THERMAL RESISTANCE <sup>(7)</sup> | - I | | I | | Thermal Resistance | | | °C/W | | Junction to Ambient | $R_{\Theta JA}$ | 26 | | | Junction to Board | R <sub>⊝JB</sub> | 10 | | | Peak Package Reflow Temperature During Reflow <sup>(5),(6)</sup> | T <sub>PPRT</sub> | Note 6 | °C | | | ı L | | 1 | # Notes - ESD testing is performed in accordance with the Human Body Model (HBM) (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω), and the Charge Device Model (CDM), Robotic (C<sub>ZAP</sub> = 4.0 pF). - 5. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - 6. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. - 7. Thermal Resistance is based on a four-layer board (2s2p) - 8. Available only on the 34704A #### 34704 ### STATIC ELECTRICAL CHARACTERISTICS #### **Table 4. Static Electrical Characteristics** Characteristics noted under conditions 2.7 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, -20°C $\leq$ T<sub>A</sub> $\leq$ 85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|--------------------------|------|-----|-----|------| | POWER INPUT | | | • | | • | | Input Supply Voltage Typical Range | $V_{IN}$ | 2.7 | - | 5.5 | V | | Input DC Supply Current <sup>(9)</sup> | I <sub>IN</sub> | | | | mA | | VIN Pin Only | | - | - | - | | | All regulators are ON, no load; $V_{IN}$ = 3.6 V, FSW =1.0 MHz | | - | 86 | - | | | Regulators 1 - 5 On, Reg 6, 7 and 8 Off; $V_{IN}$ = 3.6 V, FSW = 1.0 MHz | | - | 32 | - | | | Input DC Shutdown Supply Current <sup>(9)</sup> | I <sub>OFF</sub> | | | | μА | | (Shutdown, All regulators are OFF and $V_{IN}$ = 5.5V) | | - | - | 5.0 | | | This includes any pin connected to the battery | | | | | | | Rising UVLO Threshold | UVLO <sub>R</sub> | - | - | 3.0 | V | | Falling UVLO Threshold | UVLO <sub>F</sub> | - | - | 2.7 | V | | RST | | | | • | • | | RST Low Level Output Voltage | V <sub>RST-OL</sub> | | | | V | | I <sub>OL</sub> = 1.0 mA | | - | - | 0.4 | | | RST Leakage Current, Off-state @ 25°C | I <sub>RST-LKG</sub> | - | - | 1.0 | μА | | Current Limit Monitoring | | | | • | • | | Over and Short-circuit Current Limit Accuracy | - | -20 | - | 20 | % | | REGULATOR 1 & VG | | | | | | | VG Output Voltage | $V_{VG}$ | - | 5.0 | - | V | | REG1 Output Voltage <sup>(10)</sup> | V <sub>OUT</sub> | - | 5.0 | - | V | | Output Accuracy | - | -4.0 | - | 4.0 | % | | Line/Load Regulation <sup>(9)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Dynamic Voltage Scaling Range | $V_{DYN}$ | -10 | - | 10 | % | | Dynamic Voltage Scaling Step Size | V <sub>DYN_STEP</sub> | - | 2.5 | - | % | | Continuous Output Current <sup>(9)</sup> | I <sub>OUT</sub> | - | 100 | 500 | mA | | Overcurrent Limit (Detected in Low-side FET) | I <sub>LIM_ION</sub> | - | 2.7 | - | А | | Short-circuit Current Limit (Detected in the Blocking FET) | I <sub>SHORT_ION</sub> | - | 4.0 | - | Α | | Overcurrent Limit Accuracy | - | -20 | - | 20 | % | | N-CH Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SW | - | 100 | - | mΩ | | N-CH Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SY | - | 150 | - | mΩ | | N-CH Shutdown Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SH | - | 100 | - | mΩ | | Discharge MOSFET R <sub>DS(ON)</sub> | R <sub>DS(on)</sub> -DIS | - | 70 | - | Ω | | Thermal Shutdown Threshold <sup>(9)</sup> | T <sub>SD</sub> | - | 170 | - | °C | | Thermal Shutdown Hysteresis <sup>(9)</sup> | T <sub>SD-HYS</sub> | - | 25 | - | °C | | SW1 Leakage Current (Off State) @ 25°C | I <sub>SW1_LKG</sub> | - | - | 1.0 | μА | | Peak Current Detection Threshold at Power Up <sup>(9)</sup> | I <sub>PEAK</sub> | - | 300 | - | mA | - 9. Guaranteed by Design - 10. Available only on the 34704A Characteristics noted under conditions 2.7 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, -20°C $\leq$ T<sub>A</sub> $\leq$ 85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------|-------|-----------------------|------|------| | REGULATOR 2 | • | | | | | | Output Voltage Range | V <sub>OUT</sub> | 0.6 | 3.3 | 3.6 | V | | Output Accuracy | - | -2.0 | - | 2.0 | % | | Line/Load Regulation <sup>(11)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Feedback Reference Voltage | V <sub>FB</sub> | - | 0.600 <sup>(12)</sup> | - | V | | Dynamic Voltage Scaling Range | $V_{DYN}$ | -17.5 | - | 17.5 | % | | Dynamic Voltage Scaling Step Size | V <sub>DYN_STEP</sub> | - | 2.5 | - | % | | Continuous Output Current <sup>(11)</sup> | I <sub>OUT</sub> | - | 200 | 500 | mA | | Overcurrent Limit (Detected in buck high-side FET) | I <sub>LIM_ION</sub> | - | 1.4 | - | Α | | Short-circuit Current Limit (Detected in buck high-side FET) | I <sub>SHORT_ION</sub> | - | 2.1 | - | Α | | Battery Overcurrent Limit Accuracy | - | -20 | - | 20 | % | | N-CH Buck Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SW | - | 120 | - | mΩ | | N-CH Buck Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SY | - | 1000 | - | mΩ | | N-CH Boost Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SW | - | 120 | - | mΩ | | N-CH Boost Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SY | - | 120 | - | mΩ | | Discharge MOSFET R <sub>DS(ON)</sub> | R <sub>DS(on)</sub> -DIS | - | 70 | - | Ω | | Thermal Shutdown Threshold <sup>(11)</sup> | T <sub>SD</sub> | - | 170 | - | °C | | Thermal Shutdown Hysteresis <sup>(11)</sup> | T <sub>SD-HYS</sub> | - | 25 | - | °C | | PVIN2 Leakage Current (Off State) @25°C | I <sub>PVIN2G_LKG</sub> | - | - | 1.0 | μΑ | | SW2D Leakage Current (Off State) @25°C | I <sub>SW2D_LKG</sub> | - | - | 1.0 | μΑ | | SW2U Leakage Current (Off State) @25°C | I <sub>SW2U_LKG</sub> | - | - | 1.0 | μΑ | | REGULATOR 3 | | | | | • | | Output Voltage Range | V <sub>OUT</sub> | 0.6 | 1.2 | 1.8 | V | | Output Accuracy | - | -4.0 | - | 4.0 | % | | Line/Load Regulation <sup>(11)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Feedback Reference Voltage | $V_{FB}$ | - | 0.600 <sup>(12)</sup> | - | V | | Dynamic Voltage Scaling Range | $V_{DYN}$ | -17.5 | - | 17.5 | % | | Dynamic Voltage Scaling Step Size | V <sub>DYN_STEP</sub> | - | 2.5 | - | % | | Continuous Output Current <sup>(11)</sup> | I <sub>OUT</sub> | - | 150 | 550 | mA | | Overcurrent Limit (Detected in buck high-side FET) | I <sub>LIM_ION</sub> | - | 1.0 | - | Α | | Short-circuit Current Limit (Detected in buck high-side FET) | I <sub>SHORT_ION</sub> | - | 1.5 | - | Α | | Overcurrent Limit Accuracy | - | -20 | - | 20 | % | | N-CH Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SW | - | 500 | - | mΩ | | N-CH Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -sy | - | 500 | - | mΩ | | Discharge MOSFET R <sub>DS(ON)</sub> | R <sub>DS(on)</sub> -DIS | - | 70 | - | Ω | | Thermal Shutdown Threshold (11) | T <sub>SD</sub> | - | 170 | - | °C | | Thermal Shutdown Hysteresis <sup>(11)</sup> | T <sub>SD-HYS</sub> | - | 25 | - | °C | | PVIN3 Leakage Current (Off State) @25°C | I <sub>PVIN3_LKG</sub> | - | - | 1.0 | μА | | SW3 Leakage Current (Off State) @25°C | I <sub>SW3_LKG</sub> | - | - | 1.0 | μА | | | | | | | | - 11. Guaranteed by Design - 12. $V_{FB}$ is 0.6V when the part is powered up and no DVS is changed. DVS is achieved by modifying $V_{FB}$ reference. Characteristics noted under conditions 2.7 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, -20°C $\leq$ T<sub>A</sub> $\leq$ 85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------|-------|-----------------------|------|------| | REGULATOR 4 | | | | | • | | Output Voltage Range | V <sub>OUT</sub> | 0.6 | 1.8 | 3.6 | V | | Output Accuracy | - | -2.0 | - | 2.0 | % | | Line/Load Regulation <sup>(13)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Feedback Reference Voltage | $V_{FB}$ | - | 0.600 <sup>(14)</sup> | - | V | | Dynamic Voltage Scaling Range | $V_{DYN}$ | -10 | - | 10 | % | | Dynamic Voltage Scaling Step Size | V <sub>DYN_STEP</sub> | - | 1.0 | - | % | | Continuous Output Current <sup>(13)</sup> | I <sub>OUT</sub> | - | 100 | 300 | mA | | Overcurrent Limit (Detected in buck high-side FET) | I <sub>LIM_ION</sub> | - | 1.5 | - | Α | | Short-circuit Current Limit (Detected in buck high-side FET) | I <sub>SHORT_ION</sub> | - | 2.25 | - | Α | | Overcurrent Limit Accuracy | - | -20 | - | 20 | % | | N-CH Buck Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SW | - | 200 | - | mΩ | | N-CH Buck Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -sy | - | 600 | - | mΩ | | N-CH Boost Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> - <sub>SW</sub> | - | 200 | - | mΩ | | N-CH Boost Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -sy | - | 600 | - | mΩ | | Discharge MOSFET R <sub>DS(ON)</sub> | R <sub>DS(on)</sub> -DIS | - | 70 | - | Ω | | Thermal Shutdown Threshold <sup>(13)</sup> | T <sub>SD</sub> | - | 170 | - | °C | | Thermal Shutdown Hysteresis <sup>(13)</sup> | T <sub>SD-HYS</sub> | - | 25 | - | °C | | PVIN4 Leakage Current (Off State) @25°C | I <sub>PVIN4_LKG</sub> | - | - | 1.0 | μΑ | | SW4D Leakage Current (Off State) @25°C | I <sub>SW4D_LKG</sub> | - | - | 1.0 | μΑ | | SW4U Leakage Current (Off State) @25°C | I <sub>SW4U_LKG</sub> | - | - | 1.0 | μА | | REGULATOR 5 | | | | | • | | Output Voltage Range | V <sub>OUT</sub> | 0.6 | 3.3 | 3.6 | V | | Output Accuracy | - | -2.0 | - | 2.0 | % | | Line/Load Regulation <sup>(13)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Feedback Reference Voltage | $V_{FB}$ | - | 0.600 <sup>(14)</sup> | - | V | | Dynamic Voltage Scaling Range | $V_{DYN}$ | -17.5 | - | 17.5 | % | | Dynamic Voltage Scaling Step Size | V <sub>DYN_STEP</sub> | - | 2.5 | - | % | | Continuous Output Current <sup>(13)</sup> | I <sub>OUT</sub> | - | 150 | 500 | mA | | Overcurrent Limit (Detected in buck high-side FET) | I <sub>LIM_ION</sub> | - | 1.4 | - | Α | | Short-circuit Current Limit (Detected in buck high-side FET) | I <sub>SHORT_ION</sub> | - | 2.1 | - | Α | | Overcurrent Limit Accuracy | - | -20 | - | 20 | % | | N-CH Buck Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -sw | - | 120 | - | mΩ | | N-CH Buck Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SY | - | 1000 | - | mΩ | | N-CH Boost Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -sw | - | 120 | - | mΩ | | N-CH Boost Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SY | - | 120 | - | mΩ | | Discharge MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -DIS | - | 70 | - | Ω | | Thermal Shutdown Threshold <sup>(13)</sup> | T <sub>SD</sub> | - | 170 | - | °C | | Thermal Shutdown Hysteresis <sup>(13)</sup> | T <sub>SD-HYS</sub> | - | 25 | - | °C | - 13. Guaranteed by Design - 14. $V_{FB}$ is 0.6V when the part is powered up and no DVS is changed. DVS is achieved by modifying $V_{FB}$ reference. Characteristics noted under conditions 2.7 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, -20°C $\leq$ T<sub>A</sub> $\leq$ 85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------|----------------------------------|------|-----------------------|------|------| | PVIN5 Leakage Current (Off State) @25°C | I <sub>PVIN5_LKG</sub> | - | - | 1.0 | μΑ | | SW5D Leakage Current (Off State) @25°C | I <sub>SW5D LKG</sub> | - | - | 1.0 | μΑ | | SW5U Leakage Current (Off State) @25°C | I <sub>SW5U_LKG</sub> | - | - | 1.0 | μΑ | | REGULATOR 6 <sup>(16)</sup> | | | | | | | Output Voltage Range | V <sub>OUT</sub> | 5.0 | 15 | 15 | V | | Output Accuracy | - | -4.0 | - | 4.0 | % | | Line/Load Regulation <sup>(15)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Feedback Reference Voltage | V <sub>FB</sub> | - | 0.600 <sup>(17)</sup> | - | V | | Dynamic Voltage Scaling Range | $V_{DYN}$ | -10 | - | 10 | % | | Dynamic Voltage Scaling Step Size | V <sub>DYN_STEP</sub> | - | 2.5 | - | % | | Continuous Output Current <sup>(15)</sup> | I <sub>OUT</sub> | - | 50 | 60 | mA | | Overcurrent Limit (Detected in low-side FET) | I <sub>LIM_ION</sub> | - | 3.0 | - | Α | | Short-circuit Current Limit (Detected in the Blocking FET) | I <sub>SHORT ION</sub> | - | 4.5 | - | Α | | Overcurrent Limit Accuracy | - | -20 | - | 20 | % | | N-CH Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -sw | - | 200 | - | mΩ | | N-CH Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SY | - | 600 | - | mΩ | | N-CH Shutdown Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SH | - | 200 | - | mΩ | | Discharge MOSFET R <sub>DS(ON)</sub> | R <sub>DS(on)</sub> -DIS | - | 70 | - | Ω | | Thermal Shutdown Threshold <sup>(15)</sup> | T <sub>SD</sub> | - | 170 | - | °C | | Thermal Shutdown Hysteresis <sup>(15)</sup> | T <sub>SD-HYS</sub> | - | 25 | - | °C | | SW6 Leakage Current (Off State) @25°C | I <sub>SW6_LKG</sub> | - | - | 1.0 | μА | | REGULATOR 7 <sup>(16)</sup> | | | ' | | • | | Output Voltage Range | V <sub>OUT</sub> | -5.0 | -7.0 | -9.0 | V | | Output Accuracy | - | -2.0 | - | 2.0 | % | | Line/Load Regulation <sup>(15)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Feedback Reference Voltage | $V_{FB}$ | - | 0.600 <sup>(17)</sup> | - | V | | Continuous Output Current <sup>(15)</sup> | I <sub>OUT</sub> | - | 50 | 60 | mA | | Discharge MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -DIS | - | 55 | - | Ω | | Gate Drive Voltage High Level (@ -50 mA, V <sub>IN</sub> =3.6V) | V <sub>IN</sub> -V <sub>OH</sub> | - | 0.8 | 1.4 | V | | Gate Drive Voltage Low Level (@ 50 mA, V <sub>IN</sub> =3.6V) | V <sub>OL</sub> | - | 1.1 | 1.8 | V | | VREF7 Output Voltage | V <sub>REF7</sub> | - | 1.5 | - | V | | VREF7 Voltage Accuracy | - | 1.43 | - | 1.57 | V | | VREF7 Output Load Regulation (10 μA to 1.0 mA) | REG <sub>LD</sub> | 1.43 | - | 1.57 | V | - 15. Guaranteed by Design - 16. Available only on the 34704A - 17. $V_{FB}$ is 0.6V when the part is powered up and no DVS is changed. DVS is achieved by modifying $V_{FB}$ reference. Characteristics noted under conditions 2.7 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, -20°C $\leq$ T<sub>A</sub> $\leq$ 85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------|--------------------------|---------------------|-----------------------|-----|------| | REGULATOR 8 | | | | | | | Output Voltage Range | V <sub>OUT</sub> | 5.0 <sup>(19)</sup> | 15 | 15 | V | | Output Accuracy | - | -4.0 | - | 4.0 | % | | Feedback Reference Voltage | V <sub>FB</sub> | - | 0.600 <sup>(20)</sup> | - | V | | Feedback Reference Voltage on current regulation mode | V <sub>FB</sub> | - | 0.230 <sup>(21)</sup> | - | V | | Dynamic Voltage Scaling Range | $V_{DYN}$ | -10 | - | 10 | % | | Dynamic Voltage Scaling Step Size | V <sub>DYN_STEP</sub> | - | 2.5 | - | % | | Line/Load Regulation <sup>(18)</sup> | REG <sub>LN/LD</sub> | -1.0 | - | 1.0 | % | | Continuous Output Current <sup>(18)</sup> | I <sub>OUT</sub> | - | 15 | 30 | mA | | Overcurrent Limit (Detected in low-side FET) | I <sub>LIM_ION</sub> | - | 1.0 | - | Α | | Short-circuit Current Limit (Detected in the Blocking FET) | I <sub>SHORT_ION</sub> | - | 1.5 | - | Α | | Overcurrent Limit Accuracy | - | -20 | - | 20 | % | | N-CH Switch Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SW | - | 450 | - | mΩ | | N-CH Synch. Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SY | - | 1000 | - | mΩ | | N-CH Shutdown Power MOSFET R <sub>DS(on)</sub> | R <sub>DS(on)</sub> -SH | - | 450 | - | mΩ | | Discharge MOSFET R <sub>DS(ON)</sub> | R <sub>DS(on)</sub> -DIS | - | 70 | - | Ω | | Thermal Shutdown Threshold <sup>(18)</sup> | T <sub>SD</sub> | - | 170 | - | °C | | Thermal Shutdown Hysteresis <sup>(18)</sup> | T <sub>SD-HYS</sub> | - | 25 | - | °C | | SW8 Leakage Current (Off State) @25°C | I <sub>SW8_LKG</sub> | - | - | 1.0 | μА | - 18. Guaranteed by Design - When Battery voltage is higher than 5.0V and VOUT8 is 5.0V, a polarization diode is necessary to achieve accurate output voltage. See Component Calculation on page 39 for further details. - 20. $V_{FB}$ is 0.6V when the part is powered up and no DVS is changed. DVS is achieved by modifying $V_{FB}$ reference. - 21. When in Current regulation mode, the Voltage reference is set to 0.230mV to set the maximum current, and it is internally decreased to achieve a factor of the maximum current passing through the LED string ### **DYNAMIC ELECTRICAL CHARACTERISTICS** ### **Table 5. Dynamic Electrical Characteristics** Characteristics noted under conditions 2.7 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, -20°C $\leq$ T<sub>A</sub> $\leq$ 85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|------------------------|-----|------|------|------| | <sup>2</sup> C COMMUNICATION | | | | | | | Device Physical Address (7 bit Address) | | - | \$54 | - | | | Maximum I <sup>2</sup> C Speed | | - | - | 400 | kHz | | FREQ | , | | • | | | | Selectable Switching Frequency 1 | f <sub>SW1</sub> | 750 | - | 2000 | kHz | | Selectable Switching Frequency 2 | f <sub>SW2</sub> | 250 | - | 1000 | kHz | | Selectable Switching Frequency Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | Switching Frequency Accuracy | | -10 | - | 10 | % | | Retry Timeout Period <sup>(23)</sup> | t <sub>TIMEOUT</sub> | - | 10 | - | ms | | CURRENT LIMIT MONITORING | | | | | | | Overcurrent Limit Timer <sup>(23)</sup> | t <sub>LIMIT</sub> | - | 10 | - | ms | | Retry Timeout Period <sup>(23)</sup> | t <sub>RETRY</sub> | - | 10 | - | ms | | OUTPUT OVERVOLTAGE/UNDERVOLTAGE MONITORING | , | | • | | | | Undervoltage Threshold (Response A) | V <sub>UV-R</sub> | - | -20 | - | % | | Overvoltage Threshold (Response A) | V <sub>OV-R</sub> | - | 20 | - | % | | Undervoltage Threshold (Response B) | V <sub>UV-R</sub> | - | -20 | - | % | | Overvoltage Threshold (Response B) | V <sub>OV-R</sub> | - | 20 | - | % | | Filter Delay Timer <sup>(23)</sup> | t <sub>FILTER</sub> | - | 20 | - | μS | | RST | | | | | | | RST Reset Delay <sup>(23)</sup> | t <sub>RST-DELAY</sub> | - | 10 | | ms | | REGULATOR 1 & VG | | | | | | | Operating Frequency <sup>(22), (23)</sup> | f <sub>SW1</sub> | 750 | - | 1500 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | Constant Time Off Value <sup>(23)</sup> | t <sub>OFF</sub> | - | 1.0 | - | μS | | Low-side Timeout <sup>(23)</sup> | t <sub>TIMEOUT</sub> | - | 15 | - | μS | | REGULATOR 2 | , | | • | • | | | Operating Frequency <sup>(23)</sup> | f <sub>SW1</sub> | 750 | - | 2000 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | | | | 1 | | | - 22. When REG1 is used, the maximum $f_{SW1}$ Frequency programed with external components should be 1500 kHz - 23. Guaranteed by design. # **Table 5. Dynamic Electrical Characteristics** Characteristics noted under conditions 2.7 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, -20°C $\leq$ T<sub>A</sub> $\leq$ 85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|-------------------|-----|-----|------|------| | REGULATOR 3 | 1 | | | • | | | Operating Frequency | f <sub>SW1</sub> | 750 | - | 2000 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | REGULATOR 4 | <u>.</u> | | | | | | Operating Frequency | f <sub>SW1</sub> | 750 | - | 2000 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | REGULATOR 5 | | | | | | | Operating Frequency | f <sub>SW1</sub> | 750 | - | 2000 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | REGULATOR 6 | | | | | | | Operating Frequency | f <sub>SW2</sub> | 250 | - | 1000 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | REGULATOR 7 | | | | | | | Operating Frequency Selections | f <sub>SW2</sub> | 250 | - | 1000 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | | REGULATOR 8 | | | | | | | Operating Frequency | f <sub>SW2</sub> | 250 | - | 1000 | kHz | | Operating Frequency Selection Step Size | f <sub>STEP</sub> | - | 250 | - | kHz | # **FUNCTIONAL DESCRIPTION** #### **INTRODUCTION** The 34704 is an multi-channel power management IC (PMIC) meant to address power management needs for various multimedia applications microprocessors in various configurations with a target overall efficiency of > 80% at typical loads. The 34704 accepts an input voltage from various sources: - •1 cell Li-Ion/Polymer (2.7 to 4.2 V) - •5.0 V USB supply or AC wall adapter The different channels are: | REGULATOR | REGULATOR TYPE | V <sub>OUT</sub> TYP (V) | I <sub>OUT</sub> TYP (MA) | I <sub>OUT</sub> MAX (MA) | TARGET APPLICATION | |----------------------|------------------------|--------------------------|---------------------------|---------------------------|--------------------| | REG1 <sup>(25)</sup> | Synchronous Boost | 5.0 | 100 | 500 | +5.0 V REF | | REG2 | Synchronous Buck-Boost | 2.8 / 3.3 | 200 | 500 | μP I/O | | REG3 | Synchronous Buck | 1.2 / 1.5 / 1.8 | 150 | 550 | μP Core | | REG4 | Synchronous Buck-Boost | 1.8 / 2.5 | 100 | 300 | DDR | | REG5 | Synchronous Buck-Boost | 3.3 | 150 | 500 | μP I/O | | REG6 <sup>(25)</sup> | Synchronous Boost | 15.0 | 20 | 60 | REF+ | | REG7 <sup>(25)</sup> | Inverter Boost | -7.0 | 20 | 60 | REF - | | REG8 | Synchronous Boost | 15.0 | 15 | 30 | Backlight Display | #### Notes - 24. Synchronous Buck-Boost: These regulators can work as pure BUCK regulator when the output voltage is lower than the input voltage; and work as pure BOOST regulator when the input voltage is lower than the output voltage. Compensation should be done for the worst case scenario, which is in most of the cases when the device is working as a boost converter, after compensating for this scenario it is recommended to verify the buck operation to assure stability in the whole operating range. - 25. Available only on the 34704A REG1, REG3, REG6, and REG8 use internal compensation, while REG2, REG4, REG5, and REG7 use external compensation. The switching frequency of all regulators except REG6, 7, & 8 can be selected through the FREQ pin between 750 kHz and 2.0 MHz in 250 kHz steps. The high frequency operation is meant to minimize the size of external components while lower operating frequencies will allow for higher efficiency. REG7 is limited to operate at a lower frequency to minimize switching noise induced by driving the external switching MOSFET, but also can operate at the 1.0 MHz value with proper board layout. REG 6, 7, and 8 switching frequency can be selected between 250 kHz and 1.0 MHz in 250 kHz steps through $\rm I^2C$ . For all regulators and at lower loads, a pulse skipping mode is implemented to maintain high efficiency. Note that pulse skipping occurs when the regulator enters into discontinuous conduction mode (DCM) at very light loads, however transitions between DCM and CCM may result in noisy switching nodes, therefore it is recommended to design the regulators to work in CCM all the time. Pulse skipping function is not guaranteed by circuit implementation. The 34704 uses 4 different phases of switching for all regulators except REG6, 7, and 8, to spread out the current draw by the individual converters from the input supply over time, to reduce the peak input current demand. This allows for better EMI performance and reduction in the input filter requirements. Each regulator except REG1 uses an external feedback resistor divider to set the output voltage. All output voltages can be adjusted dynamically (Dynamic Voltage Scaling) on the fly through an I<sup>2</sup>C serial interface. All converters, except REG1, utilize automatic soft-start by ramping the reference voltage to the error amplifier to prevent sudden change in duty cycle and output current/voltage at power up. REG1 (VG) will limit the inrush current by implementing a peak current detect and a constant off time. The 34704 is equipped with a dual function Power On/Off pin (ONOFF). This pin can be controlled by a mechanical switch to turn the device on or off. Pressing and releasing the mechanical switch turns the 34704 on while pressing and holding the switch for a time period (programmable through $\rm I^2C$ ) turns the 34704 off. Enable/disable control is also granted through $\rm I^2C$ for groups of regulators and the whole IC. #### **FUNCTIONAL PIN DESCRIPTION** # REG5 BOOST STAGE BOOTSTRAP CAPACITOR INPUT PIN (BT5U) Connect a 1.0 $\mu$ F capacitor between this pin and SW5U pin to enhance the gate of the Switch Power MOSFET. # REG4 BUCK STAGE BOOTSTRAP CAPACITOR INPUT PIN (BT4D) Connect a 0.01 $\mu$ F capacitor between this pin and SW4D pin to enhance the gate of the Switch Power MOSFET. ### **REG4 POWER SUPPLY INPUT VOLTAGE (PVIN4)** This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG4 operation. ### **REG4 BUCK STAGE SWITCHING NODE (SW4D)** The inductor is connected between this pin and the SW4U pin. # REG4 REGULATED OUTPUT VOLTAGE PIN (VOUT4) Connect this pin to the load and to the output filter as close to the pin as possible. #### **REG4 BOOST STAGE SWITCHING NODE (SW4U)** The inductor is connected between this pin and the SW4D pin. # REG4 BOOST STAGE BOOTSTRAP CAPACITOR INPUT PIN (BT4U) Connect a 0.01 $\mu$ F capacitor between this pin and SW4U pin to enhance the gate of the Switch Power MOSFET. # REG4 VOLTAGE FEEDBACK INPUT FOR VOLTAGE REGULATION/PROGRAMMING (FB4) Connect the feedback resistor divider to this pin. # REG4 COMPENSATION NETWORK CONNECTION (COMP4) REG4 compensation network connection. #### **REG3 BOOTSTRAP CAPACITOR INPUT PIN (BT3)** Connect a 0.01 $\mu\text{F}$ capacitor between this pin and SW3 pin to enhance the gate of the Switch Power MOSFET. # **REG3 POWER SUPPLY INPUT VOLTAGE (PVIN3)** This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG3 operation. # **REG3 SWITCHING NODE (SW3)** The inductor is connected between this pin and the regulated REG3 output. #### **REG3 OUTPUT VOLTAGE RETURN PIN (VOUT3)** This is the discharge path of REG3 output voltage. # REG3 VOLTAGE FEEDBACK INPUT FOR VOLTAGE REGULATION/PROGRAMMING (FB3) Connect the feedback resistor divider to this pin. # **SOFT START TIME (SS)** The soft start time for all regulators can be adjusted by connecting this pin to an external resistor divider between VDDI and AGND pins. #### **OSCILLATOR FREQUENCY (FREQ)** The oscillator frequency can be adjusted by connecting this pin to an external resistor divider between VDDI and AGND pins. This pin sets $F_{SW1}$ value. # REG8 VOLTAGE FEEDBACK INPUT FOR VOLTAGE REGULATION/PROGRAMMING (FB8) Connect the feedback resistor divider to this pin, when voltage mode control is used. When current mode control is used, connect this pin between the LED string and an I<sub>SET</sub> resistor to GND to force the operating current. Refer to Figure 10 and Figure 11. Exclude the components not used. ### **REG8 BOOTSTRAP CAPACITOR INPUT PIN (BT8)** Connect a 0.01 $\mu$ F capacitor between this pin and SW8 pin to enhance the gate of the Synchronous Power MOSFET. # REG8 REGULATED OUTPUT VOLTAGE PIN (VOUT8) Connect this pin directly to the load directly and to the output filter as close to the pin as possible. # **REG8 SWITCHING NODE (SW8)** The inductor is connected between this pin and VIN pin. ### **REG1 SWITCHING NODE (SW1)** The inductor is connected between this pin and VIN pin. # REG1 REGULATED OUTPUT VOLTAGE BEFORE THE CUT-OFF SWITCH (VG) REG1 regulated output voltage before the cutoff switch. This supplies the internal circuits and the gate drive. # REG1 REGULATED OUTPUT VOLTAGE PIN (VOUT1) (34704A ONLY) Connect this pin directly to the load directly and to the output filter as close to the pin as possible. #### **REG1 BOOTSTRAP CAPACITOR INPUT PIN (BT1)** Connect a 1.0 $\mu$ F capacitor between this pin and SW1 pin to enhance the gate of the Switch Power MOSFET. # I<sup>2</sup>C SERIAL INTERFACE CLOCK INPUT (SCL) I<sup>2</sup>C serial interface clock input. # I<sup>2</sup>C SERIAL INTERFACE DATA INPUT (SDA) I<sup>2</sup>C serial interface data input # POWER RESET OUTPUT SIGNAL (MICROPROCESSOR RESET) (RST) This is an open drain output and must be pulled up by an external resistor to a supply voltage like $V_{\text{IN}}$ . # REG7 COMPENSATION NETWORK CONNECTION (COMP7) REG7 compensation network connection. # REG7 RESISTOR FEEDBACK NETWORK REFERENCE VOLTAGE (VREF7) (34704A ONLY) Connect this pin to the bottom of the feedback resistor divider. # REG7 VOLTAGE FEEDBACK INPUT FOR VOLTAGE REGULATION/PROGRAMMING (FB7) (34704A ONLY) Connect the feedback resistor divider to this pin. # REG7 EXTERNAL POWER MOSFET GATE DRIVE (DRV7) (34704A ONLY) REG7 external Power MOSFET gate drive. # REG7 OUTPUT VOLTAGE RETURN PIN (VOUT7) (34704A ONLY) This is the discharge path of REG7 output voltage. # REG6 VOLTAGE FEEDBACK INPUT FOR VOLTAGE REGULATION/PROGRAMMING (FB6) (34704A ONLY) Connect the feedback resistor divider to this pin. # REG6 BOOTSTRAP CAPACITOR INPUT PIN (BT6) (34704A ONLY) Connect a 0.01 $\mu\text{F}$ capacitor between this pin and SW6 pin to enhance the gate of the Synchronous Power MOSFET. ### **REG6 SWITCHING NODE (SW6) (34704A ONLY)** The inductor is connected between this pin and the VIN pin. # REG6 REGULATED OUTPUT VOLTAGE PIN (VOUT6) (34704A ONLY) Connect this pin directly to the load directly and to the output filter as close to the pin as possible. ### **ANALOG GROUND (AGND)** Analog ground of the IC. #### **BATTERY VOLTAGE CONNECTION (VIN)** Input decoupling /filtering is required for the device to operate properly. #### **INTERNAL SUPPLY VOLTAGE (VDDI)** Connect a 1.0 $\mu\text{F}$ low ESR decoupling filter capacitor between this pin and GND. # **BATTERY DETECTION (LION)** Pull this pin high to VIN to indicate a connection to a Li-Ion battery. # **DUAL FUNCTION IC TURN ON/OFF (ONOFF)** This is a hardware enable/disable for the 34704. It can be connected to a mechanical switch to turn the power On or Off. # REG2 BOOST STAGE BOOTSTRAP CAPACITOR INPUT PIN (BT2U) Connect a 1.0 $\mu$ F capacitor between this pin and SW2U pin to enhance the gate of the Switch Power MOSFET. # REG2 COMPENSATION NETWORK CONNECTION (COMP2) REG2 compensation network connection. # REG2 VOLTAGE FEEDBACK INPUT FOR VOLTAGE REGULATION/PROGRAMMING (FB2) Connect the feedback resistor divider to this pin. # REG2 BUCK STAGE BOOTSTRAP CAPACITOR INPUT PIN (BT2D) Connect a 1.0 $\mu$ F capacitor between this pin and SW2D pin to enhance the gate of the Switch Power MOSFET. # REG2 POWER SUPPLY INPUT VOLTAGE (PVIN2) This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG2 operation. ### **REG2 BUCK STAGE SWITCHING NODE (SW2D)** The inductor is connected between this pin and the SW2U pin. # REG2 REGULATED OUTPUT VOLTAGE PIN (VOUT2) Connect this pin to the load and to the output filter as close to the pin as possible. ### **REG2 BOOST STAGE SWITCHING NODE (SW2U)** The inductor is connected between this pin and the SW2D pin. #### **REG5 BOOST STAGE SWITCHING NODE (SW5U)** The inductor is connected between this pin and the SW5D pin. # REG5 REGULATED OUTPUT VOLTAGE PIN (VOUT5) Connect this pin to the load and to the output filter as close to the pin as possible. # **REG5 BUCK STAGE SWITCHING NODE (SW5D)** The inductor is connected between this pin and the SW5U pin. ### **REG5 POWER SUPPLY INPUT VOLTAGE (PVIN5)** This is the connection to the drain of the high-side switch FET. Input decoupling /filtering is required for proper REG5 operation. # REG5 BUCK STAGE BOOTSTRAP CAPACITOR INPUT PIN (BT5D) Connect a 1.0 $\mu$ F capacitor between this pin and SW5D pin to enhance the gate of the Switch Power MOSFET. # REG5 VOLTAGE FEEDBACK INPUT FOR VOLTAGE REGULATION/PROGRAMMING (FB5) Connect the feedback resistor divider to this pin. # REG5 COMPENSATION NETWORK CONNECTION (COMP5) REG5 compensation network connection. # POWER GROUND CONNECTION FOR ALL OF THE REGULATORS EXCEPT REG7 (PGND) Power Ground Connection for all of the regulators except REG7. #### MC34704 - Functional Block Diagram Internal Bias Circuit **Output Groups** VRFF Generator VDDI Reference Α Regulator 1\* Gate Driver Voltage VG Regulator 2 Fault Detection & Protection В Regulator 3 Regulator 4 Over-Voltage Under-Voltage Regulator 5 Thermal Limit Short Circuit C Regulator 6\* Regulator 7\* Over-Current Regulator 8 D Logic & Control Startup Sequencing Soft Start Control Regulator 5 Е Phase Control Fault Register I<sup>2</sup>C Communication & Registers \* 34704A 8-CH only Internal Bias Circuit Logic & Control Fault Detection & Protection Output Groups #### FUNCTIONAL INTERNAL BLOCK DESCRIPTION Figure 4. MC34704 Functional Internal Block Diagram #### **INTERNAL BIAS CIRCUIT** # Gate Driver Voltage (VG) REG1/VG is the main regulator of the 34704 IC and will be used to supply internal circuitry and voltage biases through the VG output. It also provides the gate drive voltage for the rest of the regulators and itself. See Power-Up Sequence on page <u>28</u> for more details on how REG1 is a critical part of powering up the 34704. Based on this, REG1 will need extra circuitry to help it boot up until its output voltage is high enough that it can supply internal circuitry for the main control loop to take over. REG1 VG starts up in peak current detect PFM mode and REG1 VG output starts rising. When the appropriate internal circuitry is alive and the switching frequency $F_{SW1}$ is selected, the PWM control of REG1 can take over. #### **VREF Generator - Internal Reference** Each one of the regulators in the 34704 uses a DAC which is controlled by the $I^2C$ interface to generate a dynamic VREF voltage for setting the output voltage on each regulator. ### **VDDI Reference Voltage** The 34704 uses the internal VG voltage to provide a precise low current 2.5 V voltage that is meant to serve as reference voltage to derive the FREQ and SS voltage needed to set the switching frequency 1 (FSW1) and the soft start, respectively. ### **FAULT DETECTION AND PROTECTION** #### **Thermal Limit Detection** There is a thermal sensor for each regulator except REG7. All regulators of the corresponding group will shutdown if at least one of them reaches the thermal limit. If either REG2, REG3 or REG4 reaches its thermal limit, the whole part will shutdown immediately. # **Overcurrent & Short-circuit Monitoring** The current limit circuitry has two levels of current limiting: A soft overcurrent limit (overcurrent limit): If the peak current reaches the typical overcurrent limit, the switcher will start a cycle-by-cycle operation to limit the current and a 10 ms current limit timer starts. The switcher will stay in this mode of operation until the part regains normal operation, or shuts down after a failure to regain normal operation. A hard overcurrent limit (short-circuit limit) that is higher than the cycle by cycle limit at which the device reacts by shutting down the output immediately. This is necessary to prevent damage in case of a short-circuit. After that, only GrpB will attempt a one time retry after a time-out period of 10 ms and will go through a new soft start cycle #### **Output Overvoltage/Undervoltage Monitoring** In the case of an output overvoltage/undervoltage, the user has two options that can be programmed through the I<sup>2</sup>C interface: Response A: The output will switch off automatically and the 34704 would alert the processor through I<sup>2</sup>C that such an event happened. Response B: The output will not switch off. Rather the 34704 communicates to the processor that an overvoltage/undervoltage condition has occurred and waits for the processor decision to either shutoff or not; in the mean time the control loop will try to fix itself. NOTE: If Response A is set on any of the regulators from GrpB, and a OV/UV event occurs in the corresponding regulator, the complete device will shutdown and try to restart as long as the OV/UV is no longer present. This will also set the RST signal low until REG2, 3 and 4 are on regulation. #### LOGIC AND CONTROL #### Startup Sequencing At power up, the VG regulator starts ramping up in peak detect mode. Meanwhile, VDDI is tracking VG until it reaches regulation and releases a POR signal that enables the internal circuitry and reads the FREQ and SS configuration to ramp up REG2, REG3 and REG4, that serve as the MPU main power supplies. Once the MPU is up, I<sup>2</sup>C communication is available to enable or disable GrpA, GrpC, GrpD and GrpE. An extra sequence can be configured for REG5, REG6 and REG7, changing the order in which they ramp up when enabled. See Power-Up Sequence on page 28. # **Soft Start Control** During power up the 34704 reads the SS terminal to configure a default soft start timing for all regulators when these are enabled. Soft start for REG5 to REG8 can be changed via I<sup>2</sup>C at any time after power up has successfully completed. #### **Phase Control** REG1 to REG5 use the main Switching frequency FSW1, which is configured through the FREQ terminal at power up. FSW1 uses 4 different phases of switching (clock is 80 degrees out of phase) to spread out the current draw by the individual converters from the input supply over time to reduce the peak input current demand. The remaining regulators use FSW2 which can be programmed at any time via I<sup>2</sup>C after a successful power up sequence. #### **Fault Register** The 34704 has a dedicate fault register accessible via I<sup>2</sup>C which indicate which regulator is detecting a fault situation. In addition to this, each channel has its own fault register which indicates the type of fault detected in that regulator. # I<sup>2</sup>C communication and Registers The 34704 can communicate using a standard I<sup>2</sup>C, communication protocol or an accurate I<sup>2</sup>C protocol. During the first one, the device processes the given command as soon as it has received it. During the accurate data communication, the device requires that each read/write command be sent twice to validate the data. The 34704 provides a user accessible register map that allows various general IC configurations as well as independent control of each regulator, including fault flag registers and all configurable features for each regulator. ### **OUTPUT GROUPS - REGULATORS** The 34704 is divided in 5 different groups which are arranged as follows: - GrpA: Includes REG1<sup>(26)</sup> (VOUT1) - · GrpB: Includes REG2, REG3, and REG4 - GrpC: Includes REG5, REG6<sup>(26)</sup>, and REG7<sup>(26)</sup> - · GrpD: Includes REG8 - GrpE: This is a special group. It includes REG5 when GrpC/E power sequencing option#1 is chosen Turning on/off each group would cause all contained regulators to turn on/off. #### Notes 26. Only on 34704A #### REGUALATOR OVERVIEW WITH EFFICIENCY ANALYSIS ### **REG1 (34704A Only)** REG1 is a synchronous boost PWM voltage-mode control DC/DC regulator available only in the 34704A. Even though REG1 is a synchronous regulator, it is recommended to have a diode connected externally across its synchronous MOSFET. When the battery voltage is above REG1's output (>5.0 V) as the case might be when connected to the USB supply or wall adaptor, the REG1 power MOSFETs will be tristated and the voltage on the output will be Battery minus the diode drop. This will help maintain REG1's output to a maximum of 5.2 V and not allow it to drift all the way to 5.5 V. The switcher will operate in DCM at very light loads to allow pulse skipping. On the 34704A, when the appropriate command is received from the processor to turn on VOUT1, then the isolation FET of REG1 would turn on gradually to avoid any inrush current out of VG and to ramp the VOUT1 voltage in a controlled manner. REG1 VOUT1 will be discharged every time GrpA is shutting down and it will be held low by the discharge FET as long as possible. #### Characteristics - · It powers up directly from the battery - Operates at a switching frequency equals to F<sub>SW1</sub> - Drives integrated low R<sub>DS(on)</sub> N-channel power MOSFETs (NHV HC) as its output stage - It offers load disconnect from the input battery when the output is off (True Cutoff) - The output is ±4% accuracy - Output voltage is set to 5.0 V by means of an internal resistor divider - The output can be adjusted up or down at 2.5% for a total of 10% on each direction allowing Dynamic Voltage Scaling - Uses a bootstrap network with an internal diode to power its synchronous MOSFET - All gate drive circuits are supplied from REG1's own VG output. - · Uses integrated compensation - The output is monitored for undervoltage and overvoltage conditions - The output is monitored for overcurrent and short-circuit conditions - · The regulator is monitored for overtemperature conditions #### **Operation Modes** The VG output is always active as long as: - · The IC is not in an undervoltage lockout AND - No shutdown signal through the ONOFF pin is present AND - There is no ALLOFF shutdown command through the I<sup>2</sup>C interface AND - No faults exist that would cause the 34704 to shutdown The VOUT1 output will be active when: - VG output is available AND - There is no GrpA shutdown command through the I<sup>2</sup>C interface AND - · No faults exist that would cause the VOUT1 to shut down #### REG2 This is a 4-switch synchronous buck-boost PWM voltagemode control DC/DC regulator. See Power-Up Sequence on page <u>28</u> for more details on when REG2 is powered up in the sequence. The switcher will operate in DCM at very light loads to allow pulse skipping. VOUT2 will be discharged every time the regulator is shutting down and it will be held low by the discharge FET as long as possible. #### Characteristics - It powers up directly from the battery - Operates at a switching frequency equals to F<sub>SW1</sub> - Drives integrated low R<sub>DS(on)</sub> N-channel power MOSFETs (NHV HC) as its output stage - The output is ±2% accuracy - Output voltage is adjustable by means of an external resistor divider - The output can be adjusted up or down at 2.5% steps for a total of +17.5% to -20.0% on each direction allowing Dynamic Voltage Scaling - Uses bootstrap networks with an internal diode to power its high-side MOSFETs - All gate drive circuits are supplied from VG - · Uses external compensation - The output is monitored for undervoltage and overvoltage conditions - The output is monitored for overcurrent and short-circuit conditions - The regulator is monitored for overtemperature conditions #### **Operation Modes** The switcher will be active when: - VG is in regulation AND - There is no GrpB shutdown command through the I<sup>2</sup>C interface AND - No faults exist that would cause GrpB to shut down #### REG3 This is a synchronous buck PWM voltage-mode control DC/DC regulator. See Power-Up Sequence on page <u>28</u> for more details on when REG3 is powered up in the sequence. The switcher will operate in DCM at very light loads to allow pulse skipping. VOUT3 will be discharged every time the regulator is shutting down and it will be held low by the discharge FET as long as possible. #### Characteristics - · It powers up directly from the battery - Operates at a switching frequency equals to F<sub>SW1</sub> - Drives integrated low R<sub>DS(on)</sub> N-channel power MOSFETs (NHV\_HC) as its output stage - The output is ±4% accuracy - Output voltage is adjustable by means of an external resistor divider - The output can be adjusted up or down at 2.5% steps to achieve from +17.5% to -20.0% on each direction allowing Dynamic Voltage Scaling using the I<sup>2</sup>C DVS register. - An extra fine voltage scaling in 0.5% steps helps to adjust down the output voltage as low as 40%. - Uses a bootstrap network with an internal diode to power its switch MOSFET - · All gate drive circuits are supplied from VG. - Uses integrated compensation. - The output is monitored for undervoltage and overvoltage conditions - The output is monitored for overcurrent and short-circuit conditions - · The regulator is monitored for overtemperature conditions #### **Operation Modes** The switcher will be active when: - VG is in regulation AND - There is no GrpB shutdown command through the I<sup>2</sup>C interface AND - No faults exist that would cause GrpB to shut down #### REG4 This is a 4-switch synchronous buck-boost PWM voltagemode control DC/DC regulator. See Power-Up Sequence on page <u>28</u> for more details on when REG4 is powered up in the sequence. The switcher will operate in DCM at very light loads to allow pulse skipping. VOUT4 will be discharged every time the regulator is shutting down and it will be held low by the discharge FET as long as possible. #### Characteristics - · It powers up directly from the battery - Operates at a switching frequency equals to F<sub>SW1</sub> - Drives integrated low R<sub>DS(on)</sub> N-channel power MOSFETs (NHV HC) as its output stage - · The output is ±2% accuracy - Output voltage is adjustable by means of an external resistor divider - The output can be adjusted up or down at 2.5% steps for a total of +17.5% to -20.0% on each direction allowing Dynamic Voltage Scaling. - Uses bootstrap networks with an internal diode to power its high-side MOSFETs - · All gate drive circuits are supplied from VG. - · Uses external compensation - The output is monitored for undervoltage and overvoltage conditions - The output is monitored for overcurrent and short-circuit conditions - · The regulator is monitored for overtemperature conditions #### **Operation Modes** The switcher will be active when: - VG is in regulation AND - There is no GrpB shutdown command through the I<sup>2</sup>C interface AND - · No faults exist that would cause GrpB to shut down #### REG5 This is a 4-switch synchronous buck-boost PWM voltage-mode control DC/DC regulator. See Power-Up Sequence on page <u>28</u> on for more details on when REG5 is powered up in the sequence. The switcher will operate in DCM at very light loads to allow pulse skipping. VOUT5 will be discharged every time the regulator is shutting down and it will be held low by the discharge FET as long as possible. #### Characteristics - · It powers up directly from the battery - Operates at a switching frequency equals to F<sub>SW1</sub> - Drives integrated low R<sub>DS(on)</sub> N-channel power MOSFETs (NHV HC) as its output stage - The output is ±2% accuracy - Output voltage is adjustable by means of an external resistor divider - The output can be adjusted up or down at 2.5% steps for a total of +17.5% to -20.0% on each direction allowing Dynamic Voltage Scaling. - Uses bootstrap networks with an internal diodes to power its high-side MOSFETs - · All gate drive circuits are supplied from VG. - · Uses external compensation - The output is monitored for undervoltage and overvoltage conditions 34704 - The output is monitored for overcurrent and short-circuit conditions - · The regulator is monitored for overtemperature conditions #### **Operation Modes** The switcher will be active when: - · VG is in regulation AND - There is no GrpC (OR GrpE) shutdown command through the I<sup>2</sup>C interface AND - No faults exist that would cause GrpC (OR GrpE) to shut down #### **REG6 (Only 34704A)** This is a synchronous boost PWM voltage-mode control DC/DC regulator. See Power-Up Sequence on page <u>28</u> for more details on when REG6 is powered up in the sequence. The switcher will operate in DCM at very light loads to allow pulse skipping. VOUT6 will be discharged every time the regulator is shutting down and it will be held low by the discharge FET as long as possible. #### **Characteristics** - · It powers up directly from the battery - · Operates at a switching frequency equals to FSW2 - Drives integrated low R<sub>DS(on)</sub> N-channel power MOSFETs (NVHV\_LC) as its output stage - It offers load disconnect from the input battery when the output is off (True Cut-Off) - The output is ±4% accuracy - Output voltage is adjustable by means of an internal resistor divider - The output can be adjusted up or down at 2.5% steps for a total of 10% on each direction allowing Dynamic Voltage Scaling - Uses a bootstrap network with an internal diode to power its synchronous MOSFET - · All gate drive circuits are supplied from VG. - · Uses integrated compensation. - The output is monitored for undervoltage and overvoltage conditions - The output is monitored for overcurrent and short-circuit conditions - · The regulator is monitored for overtemperature conditions # **Operation Modes** The switcher will be active when: - · VG is in regulation AND - There is no GrpC shutdown command through the I<sup>2</sup>C interface AND - · No faults exist that would cause GrpC to shut down #### **REG7 (Only 34704A)** This is a none-synchronous buck-boost inverting PWM voltage-mode control DC/DC regulator. See Power-Up Sequence on page <u>28</u> for more details on when REG7 is powered up in the sequence. The switcher will operate in DCM at very light loads to allow pulse skipping. VOUT7 will be discharged every time the regulator is shutting down and it will be held high to ground by the discharge FET as long as possible. #### **Characteristics** - · It powers up directly from the battery - Operates at a switching frequency equals to F<sub>SW2</sub> - · Drives an external P-channel power MOSFET - The output is ±2% accuracy - Output voltage is adjustable by means of an external resistor divider - The output can be adjusted up or down at 2.5% steps for a total of 10% on each direction allowing Dynamic Voltage Scaling. - All gate drive circuits are supplied from V<sub>G</sub> - · Uses external compensation, the type is up to the designer - The output is monitored for undervoltage and overvoltage conditions #### **Operation Modes** The switcher will be active when: - · VG is in regulation AND - There is no GrpC shutdown command through the I<sup>2</sup>C interface AND - · No faults exist that would cause GrpC to shut down #### REG8 This is a synchronous boost PWM voltage-mode control DC/DC regulator. See Power-Up Sequence on page <u>28</u> for more details on when REG8 is powered up in the sequence. VOUT8 will be discharged every time the regulator is shutting down and it will be held to ground by the discharge FET as long as possible. This regulator offers either voltage regulation for organic LEDs or current regulation for LCD backlighting LEDs. It provides either voltage or current feedback for these purposes through the same feedback pin. The regulator cannot drive only 1LED with a forward voltage drop of less than the battery input voltage. The processor would set the REG8 register through I<sup>2</sup>C before enabling REG8 to indicate if voltage regulation or current regulation will be used. #### Characteristics · It powers up directly from the battery #### 34704 - Operates at a switching frequency equals to F<sub>SW2</sub> - Drives integrated low R<sub>DS(on)</sub> N-channel power MOSFETs (NVHV\_LC) as its output stage - It offers load disconnect from the input battery when the output is off (True Cut-Off) - The output is ±4% accuracy - Output voltage is adjustable by means of an external resistor divider when in voltage regulation mode - A 240 mV current limit comparator will be used to program/ sense the voltage drop across the current setting resistor at the bottom of the LED string connected to the REG8 output when the current regulation mode is selected. This will be used to program the maximum current flowing and will regulate it - The output can be adjusted up or down at 2.5% steps for a total of 10% on each direction allowing Dynamic Voltage Scaling - Maximum output current is adjustable by means of an external resistor connected to the FB8 pin and then the output current can be scaled down from the set maximum in 16 steps through I<sup>2</sup>C interface - Uses a bootstrap network with an internal diode to power its synchronous MOSFET - · All gate drive circuits are supplied from VG. - · Uses integrated compensation - The output is monitored for overcurrent and short-circuit conditions - · The regulator is monitored for overtemperature conditions - The output is monitored for undervoltage and overvoltage conditions ### **Operation Modes** The switchers will be active when: - · VG is in regulation AND - There is no GrpD shutdown command through the I<sup>2</sup>C interface AND - · No faults exist that would cause GrpD to shut down #### **OVERALL EFFICIENCY ANALYSIS** In battery applications, it is highly recommended to power every single regulator directly from the battery to obtain full output capability: Figure 5. Overall Efficiency Analysis Efficiency analysis includes the following losses: - MOSFET Conduction Losses - MOSFET Switching Losses (Except for REG7 due to external MOSFET and board layout dependence) - · MOSFET Gate Charging Losses - · MOSFET Deadtime Losses - · External Diode Losses (Only for REG7) - · Inductor Winding DC Losses - Inductor Core Losses (Assumed to be 20% of DC Losses as a rule of thumb) - · Output AC Losses # **Efficiency Analysis** In this configuration, all of the regulators are supplied or powered directly with 3.6 V nominal, battery voltage. Efficiency was calculated using the maximum allowed frequency of 1.5 MHz and 1.0 MHz for $F_{SW1}$ and $F_{SW2}$ , respectively, in this configuration. As a result, the following numbers are valid for worst case operation conditions. The following table shows the detailed analysis for each regulator with V2 at 3.3 V, V3 at 1.2 V, and V4 at 1.8 V. Table 6. Regulator Analysis Table | | REG1 | REG2 | REG3 | REG4 | REG5 | REG6 | REG7 | REG8 | |-------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Vin (V) | 3.60 | 3.60 | 3.60 | 3.60 | 3.60 | 3.60 | 3.60 | 3.60 | | Vout (V) | 5.00 | 3.30 | 1.20 | 1.80 | 3.30 | 15 | -7 | 15 | | lout_typ (A) | 0.100 | 0.200 | 0.150 | 0.100 | 0.150 | 0.050 | 0.050 | 0.015 | | lout_max (A) | 0.500 | 0.500 | 0.550 | 0.300 | 0.500 | 0.060 | 0.060 | 0.030 | | DCR(mΩ) | 230 | 230 | 230 | 310 | 230 | 230 | 230 | 230 | | Cout (μF) | 22 | 22 | 22 | 22 | 22 | 22 | 22 | 22 | | ESR (mΩ) | 9.00 | 9.00 | 9.00 | 9.00 | 9.00 | 9.00 | 9.00 | 9.00 | | Fsw (kHz) | 1500 | 1500 | 1500 | 1500 | 1500 | 1000 | 1000 | 1000 | | Lout (μH) | 1.50 | 1.50 | 1.50 | 1.50 | 1.50 | 4.70 | 4.70 | 4.70 | | lin_typ (A) | 0.154 | 0.201 | 0.063 | 0.059 | 0.150 | 0.254 | 0.107 | 0.077 | | lin_max (A) | 0.540 | 0.502 | 0.209 | 0.178 | 0.501 | 0.304 | 0.128 | 0.154 | | ILout_peak (A) | 0.724 | 0.510 | 0.649 | 0.444 | 0.512 | 0.444 | 0.443 | 0.297 | | ICout_RMS (A) | 0.212 | 0.005 | 0.074 | 0.076 | 0.0006 | 0.071 | 0.129 | 0.043 | | Pout (W) | 0.500 | 0.660 | 0.180 | 0.180 | 0.495 | 0.750 | 0.350 | 0.225 | | Ploss On Chip (W) | 0.042 | 0.047 | 0.038 | 0.028 | 0.034 | 0.135 | 0.000 | 0.045 | | Ploss Total (W) | 0.044 | 0.049 | 0.041 | 0.030 | 0.035 | 0.145 | 0.027 | 0.047 | | Pin (W) | 0.544 | 0.709 | 0.221 | 0.210 | 0.530 | 0.895 | 0.377 | 0.272 | | n (%) | 91.90% | 93.12% | 81.48% | 85.91% | 93.33% | 60.00% | 69.00% | 64.00% | Table 7. 34704A overall system efficiency 84% | | Overall System | |-------------------|----------------| | Pout (W) | 3.340 | | Ploss On Chip (W) | 0.369 | | Ploss Total (W) | 0.41 | | Pin (W) | 3.75 | | n (%) | 84.00% | Table 8. 34704B overall system efficiency 89% | | Overall System | |-------------------|----------------| | Pout (W) | 1.74 | | Ploss On Chip (W) | 0.192 | | Ploss Total (W) | 0.202 | | Pin (W) | 1.942 | | n (%) | 89.6% | ### MC34704 EFFICIENCY WAVEFORMS ### **FUNCTIONAL DEVICE OPERATION** #### **OPERATIONAL MODES** #### **POWER-UP SEQUENCE** Following is the power up sequence from a <u>battery</u> connection or a Power On signal through the <u>ONOFF</u> pin. - 1. Battery initially connected to VIN. - 2. LION pin is used to determine if a battery is being used (High for Li-lon battery). - At initial power up from a cold start like the above with the battery first connected, the status of the ONOFF pin is ignored and 34704 moves forward to step (5). - After the cold <u>start or battery</u> insertion power up, activity on the <u>ONOFF</u> pin is used to determine if the device is enabled or disabled. If the device is disabled, then nothing happens. If the device is enabled then, 34704 moves forward to step (5). - 5. The input battery UVLO signal de-asserts if the input voltage is above the UVLO rising threshold. - REG1 VG starts up in peak detect PFM and REG1 VG output starts rising. - 7. V<sub>DDI</sub> output voltage will start tracking REG1 VG output. - 8. When REG1 VG output rises high enough such that V<sub>DDI</sub> voltage is in regulation a POR signal is released and all internal circuitry can be enabled. I<sup>2</sup>C communication will remain disabled for normal power up sequence. The values of the FREQ and SS pins are read at this point. - REG1 PWM control loop can take over control of REG1 output once the VG voltage reaches a certain threshold set internally. - When REG1 is in regulation, it will be used to supply the Power MOSFET gate voltage for all of the other regulators except REG7. - 11. REG3 is enabled, then when REG3 is in regulation. - 12. REG2 is enabled, then when REG2 is in regulation. - 13. REG4 is enabled, then when REG4 is in regulation. - 14. I<sup>2</sup>C communication is enabled now since the processor supplies are up. - 15. 34704 will de-assert the RST signal to indicate a "Power Good" after 10 ms of wait time. This output will be connected to the reset pin of the microprocessor. - 16. The microprocessor then takes over and can enable REG1 VOUT1 and REG5 through REG8. The processor needs to send a command for REG8 mode of operation. The processor can also change REG5-8 soft start time before enabling them. The processor can also power down the system with an ALLOFF command. For power sequencing needs, the different regulators are grouped based on their function and how they relate to each other and the entire system. This makes power sequencing control a much easier task for the user where most of the group internal sequencing in now handled by the PMIC. All the processor has to do is to command the group and not each regulator. The regulators groups are as follows: - GrpA: Includes REG1 (VOUT1) - · GrpB: Includes REG2, REG3, and REG4 - GrpC: Includes REG5, REG6, and REG7 - · GrpD: Includes REG8 - GrpE: This is a special group. It includes REG5 when GrpC/E power sequencing option#1 is chosen #### SHUTDOWN SEQUENCES - Processor can disable VOUT1 (GrpA) at any point it desires - · Processor can disable REG8 (GrpD) at any point it desires - Processor can disable REG5 (GrpE) at any point it desires if sequencing option#1 is picked - Processor can shutdown GrpC according to the power sequencing options 1, 2, 3, or 4 (see section "I<sup>2</sup>C User Interface") - If any regulator in GrpC is shutting down due to a fault, the other regulators in GrpC will also shutdown by following the GrpC power sequencing options 1, 2, 3, or 4 (see section "I<sup>2</sup>C User Interface") - If any regulator in GrpB is shutting down due to a fault, the other regulators in GrpB will also shutdown by following the processor supplies shutdown sequence. Then, GrpA, GrpC, GrpD, and GrpE (if applicable) will simultaneously shutdown keeping any sequencing within each group as necessary. VG will stay alive to perform a power up retry for GrpB but only for one time. If the power up cycle is successful, then normal operation is back. If the fault returns, then the shutdown sequence is repeated and then VG shuts down - Processor can shutdown the 34704 by sending an "ALLOFF" command, then GrpA, GrpC, GrpD, and GrpE (if applicable) will simultaneously shutdown keeping any sequencing within each group as necessary. Then, GrpB will shutdown according to the processor supply shutdown sequence. Then, VG will shut down. - The previous shutdown event can also happen through the ONOFF pin by pressing and holding the pin for a time period (programmable through I<sup>2</sup>C with a default of 1sec) - During battery depletion and when the input voltage passes the UVLO falling threshold, all of the outputs will be disabled without honouring the power down sequence This is to guarantee that the outputs are off and battery is not depleted further. In any of the previous shutdown sequences, VG output will stay alive to maintain internal circuitry and logic until all other regulators are off, then it will shut off. #### **POWER SUPPLY** The battery voltage range is the following depending on the application: - 1-cell Li-lon/Polymer: 2.7 to 4.2 V. Typ value is 3.6 V - USB supply or AC wall adapter: 4.5 to 5.5 V. Typ value is 5.0 V. This gives a total input voltage supply range of 2.7 to 5.5 V For the regulators, each one will be supplied separately through its own power input. #### **LION PIN** LION pin is always tied to VIN level. #### FREQUENCY SETTING PIN (FREQ PIN) There are two switching frequencies on board the 34704, one for REG6, 7 & 8, and the other for the rest of the regulators. To avoid any jitter or interference problems by having two oscillators on board, the switching frequency will be derived from the main oscillator using a frequency divider. The switching frequency will be selectable for all of the regulators. REG6, 7 & 8 switching frequency ( $F_{SW2}$ ) will be selectable through I<sup>2</sup>C to be between 250 kHz and 1.0 MHz in 250 kHz steps. The rest of the regulators switching frequency ( $F_{SW1}$ ) will be selectable through the FREQ pin and can be selected between 750 kHz and 2.0 MHz, in 250 kHz steps. ${\sf F}_{\sf SW1}$ default value is 2.0 MHz. This value is obtained by tying the FREQ pin to VDDI. ${\sf F}_{\sf SW2}$ default value is 500 kHz. $F_{SW1}$ will be selectable through programming the FREQ pin with an external resistor divider connected between VDDI and AGND pins. $F_{SW2}$ will only be selectable through $I^2C$ . Please refer to the " $I^2C$ Programmability" section. The 34704 uses 4 different phases of switching (clock is 80 degrees out of phase) for $F_{SW1}$ to spread out the current draw by the individual converters from the input supply over time to reduce the peak input current demand. This allows for better EMI performance and reduction in the input filter requirements. $F_{SW1}$ has no phase relation with $F_{SW2}$ . The following distribution is shown for $F_{SW1}$ of 2.0 MHz. The regulators grouping is based on their maximum current draw and attempts to reduce the effect on the input current draw. | | 500 r | าร | | | 500 r | าร | | | | 500 r | าร | | _ | 50 | 00 ns | | |------------|-------|-----|--|------------|-------|------------|----|---|---|-------|-----|------------|---|-----|-------|--| | RI | EG1/ | VG | | R | EG1/ | VG | | | R | EG1/ | ۷G | | 1 | REC | 31/VG | | | | RE | EG2 | | | RE | EG2 | | | | RE | G2 | | | | REG2 | | | REG5, REG3 | | | | REG5, REG3 | | REG5, REG3 | | 3 | | | | | | | | | | REG4 | | | | | | RE | G4 | | | | REC | <b>3</b> 4 | | | | | # **SOFT START PIN (SS PIN)** Initially at power up, the soft start time will be set for all of the regulators through programming the SS pin with an external resistor divider connected between VDDI and AGND pins (see the 34704A Typical Application Diagram). After power up, the soft start value for REG5 through REG8 can be changed and programmed through I<sup>2</sup>C. REG2 through REG4 soft start value is only set by the SS pin and cannot be programmed through I<sup>2</sup>C. See section "I<sup>2</sup>C Programmability" for more details. # **ONOFF PIN** This is a hardware enable/disable feature OR pin for the 34704: - It can be connected to a mechanical switch to turn the power On or Off - The device is power off by a command via the I<sup>2</sup>C interface as well - The power off by hardware can be masked by a command via the I<sup>2</sup>C interface - If the device is off and a falling edge is detected at the ONOFF pin, the device starts up - If and only if the device is on and the ONOFF pin is pulled down for a time period (1s as a default and selectable to 2.0 sec, 1.5 sec, 1.0 sec or 0.5 sec via the I<sup>2</sup>C interface), then the device powers off after a second time period elapses unless it is masked by a command via the I<sup>2</sup>C interface: - The second period is the same amount of time as the first period so that the counter can be shared - When the first period elapses a shutdown flag is set to alert the processor that a shutdown signal has been activated. The ONOFF pin can be released after this flag is set without affecting what will happen next - A CPU can read out the shutdown flag to determine what to do - Power off the device immediately by a command via I<sup>2</sup>C interface (ALLOFF command) - Ignore the power off by sending a command via I<sup>2</sup>C interface to clear the shutdown flag 34704 Do nothing until the second time period expires and let the device power off by itself The ONOFF pin is edge sensitive and activates on a falling edge. It is normally pulled high. During this time, the processor can abort the shutdown process or shutdown immediately before the 2nd period elapses with an I<sup>2</sup>C command ON/OFF Pin can be released during this period without affecting the device response process Figure 6. Hardware Power Up/Down Timing ### RST OUTPUT SIGNAL PIN This is a power reset output signal. It is an open drain output that should be connected to the reset input of the microprocessor. An external pull up resistor should be connected to this output and is recommended to be pulled up to V2 for best performance (If this pin is pulled up to the VIN pin, then the 1.0 $\mu$ A shutdown current budget is not quaranteed) At power up, the $\overline{RST}$ pin is asserted (low) to keep the processor in "reset". When VG, REG2, REG3, and REG4 are all in regulation (both OV and UV flags for each regulator are de-asserted) and no faults exist, the $\overline{RST}$ output is de-asserted after a 10 ms delay to take the processor out of reset. Then the processor can go through its own internal power up sequence and can start communicating to the rest of the system. If ANY of the above four regulators has any of the following faults: overtemperature, short-circuit, overcurrent for more than 10 ms, overvoltage in response A, undervoltage in response A, or is shutting down normally, the $\overline{RST}$ output is asserted to put the processor back in reset. If ANY of the above four regulators has an overvoltage response B fault or an undervoltage response B fault, the $\overline{RST}$ output will not be asserted (only the OV and UV flags will be available for the microprocessor to read). #### THERMAL LIMIT DETECTION There is a thermal sensor for each regulator except REG7. It uses an external MOSFET. #### **CURRENT LIMIT MONITORING** The current limit circuitry has two levels of current limiting: A soft overcurrent limit (overcurrent limit): If the peak current reaches the typical overcurrent limit, the switcher will start a cycle-by-cycle operation to limit the current and a 10 ms current limit timer starts. The switcher will stay in this mode of operation until one of the following occurs: - The current is reduced back to the normal level inside the 10 ms timer and in this case normal operation is gained back - The output reaches the thermal shutdown limit and turns off - The current limit timer expires without gaining normal operation at which point the output turns off. Then only for GrpB, at the end of a timeout period of 10 ms, the output will attempt to restart again but for one time only. - The output current keeps increasing until it reaches the second overcurrent limit, see below for more details - A hard overcurrent limit (short circuit limit) that is higher than the cycle by cycle limit at which the device reacts by shutting down the output immediately. This is necessary to prevent damage in case of a short-circuit. After that, only GrpB will attempt a one time retry after a timeout period of 10ms and will go through a new soft start cycle # OUTPUT OVERVOLTAGE/UNDERVOLTAGE MONITORING In the case of an output overvoltage/undervoltage, the user has two options that can be programmed through the $\rm I^2C$ interface: Response A: The output will switch off automatically and the 34704 would alert the processor through I<sup>2</sup>C that such an event happened. Response B: The output will not switch off. Rather the 34704 communicates to the processor that an overvoltage/undervoltage condition has occurred and wait for the processor decision to either shutoff or not, in the mean time the control loop will try to fix itself. To avoid erroneous conditions, a 20 $\mu s$ filter will be implemented. The OV/UV fault flag is masked during DVS until DVSSTAT flag is asserted "Done". To keep the $\overline{\mathsf{RST}}$ output low during ramp up and until the soft start is done, the OV/UV protection is masked from reporting that the output is in regulation. #### LOGIC COMMANDS AND REGISTERS # I<sup>2</sup>C USER INTERFACE The 34704 communicates via I<sup>2</sup>C using a default device address \$54 to access all user registers and program all regulators features independently. Physical address is in a 7-bit format. The extra bit to complete the 8-bit indicates the reading or writing mode as shown in Figure 7 and Figure 8. After each byte read or sent, the MC34704 answers with an Acknowledge bit, indicating the bite was transferred successfully. Figure 7. Writing sequence I<sup>2</sup>C bit stream Figure 8. Reading sequence I<sup>2</sup>C bit stream #### **USER PROGRAMMABLE REGISTERS** # GrpC/E power sequencing setting (34704A Only) The microprocessor can choose one of several voltage sequence options for the GrpC/E supply (REG5), high voltage supply (REG6), and negative voltage supply (REG7). For 3 of the sequencing options, REG5 supply is controlled and tied with REG6 and REG7 in a preset power sequence. By default, only REG6 and REG7 are involved in the power sequence and REG5 is independently controlled with GrpE. 34704A assigns 2 bits to program the GrpC/E power sequencing options (*CCDSEQ[1:0]*). These bits value is latched in at GrpC power up and will not be allowed to change unless a power recycle happens. | OPTION | MSB | LSB | GRPC/E ENABLED | GRPC/E DISABLED | |-----------|-----|-----|----------------------------------|----------------------------------| | 1 | 0 | 0 | REG5 is independently controlled | REG5 is independently controlled | | (Default) | | | REG6 and REG7 ramp up together. | REG6 and REG7 ramp down together | 34704 | OPTION | MSB | LSB | GRPC/E ENABLED | GRPC/E DISABLED | |--------|-----|-----|------------------------------------------------------------|--------------------------------------------------------------| | 2 | 0 | 1 | REG5 ramps up first Then REG6 and REG7 ramp up together | REG5, REG6 and REG7 ramp down together | | 3 | 1 | 0 | REG5, REG6, and REG7 ramp up together | REG5, REG6, and REG7 ramp down together | | 4 | 1 | 1 | REG5 and REG6 ramp up together first.<br>Then ramp up REG7 | REG7 ramps down first. Then REG5 and REG6 ramp down together | #### Switching frequency for REG6, 7 & 8 $F_{SW2}$ can be selected to be between 250 kHz and 1.0 MHz in 250 kHz steps. On the 34704B, FSW2 is just for REG8 since REG6 and 7 do not exist in this device. 34704 assigns 2 bits to program F<sub>SW2</sub> (F<sub>SW2</sub> [1:0]) | FSW2 | MSB | LSB | |------------------|-----|-----| | 500kHz (Default) | 0 | 0 | | 250kHz | 0 | 1 | | 750kHz | 1 | 0 | | 1000kHz | 1 | 1 | #### Shutdown Hold (Delay) Time The 34704 assigns 2 bits (SDDELAY[1:0]) for the processor to program the shutdown delay time period | Shutdown Delay | MSB | LSB | |------------------|-----|-----| | 1.0sec (Default) | 0 | 0 | | 0.5sec | 0 | 1 | | 1.5sec | 1 | 0 | | 2.0sec | 1 | 1 | Please refer to the /ONOFF pin description for more details ### Programming 34704 response to undervoltage/ overvoltage conditions on each regulator There are two responses that can be programmed for an overvoltage/undervoltage condition: Response A: When an overvoltage (undervoltage) event is detected, the concerned output shuts down and a register is flagged to alert the processor. Response B: When an overvoltage/undervoltage event is detected, the concerned output will not shutdown, but the register is flagged to alert the processor. Then, the processor can decide whether to shutdown the output or not. In the mean time, the concerned output control loop will be attempting to correct the error. See Output Overvoltage/Undervoltage Monitoring on page 30 for more details. Response A and Response B share the same flag bit 34704 assigns 1 bit for this function (*OVUVSETx*) where x corresponds to each regulator. | OV/UV Response | bit | |----------------|-----| | A (Default) | 0 | | В | 1 | #### **Dynamic Voltage Scaling for each regulator** The customer can adjust each regulator's output dynamically with 2.5% step size. The total range of adjustability will vary depending on each regulator to accommodate different operating environments. Some regulators will utilize the full range of -20.00% to +17.50% and some regulators will only use the range of $\pm 10.00\%$ . For details, see each regulator's section. Each 2.5% step takes 50 $\mu s$ before moving to the next step. REG8 only performs DVS when in voltage regulation mode. During DVS, the Overvoltage and Undervoltage monitoring will not be active. In addition to that, these faults will be masked and not active for a DVS settling time period equal to 1ms. This DVS settling time will start after the DVSSTAT register is flagged indicating that the DVS cycle is done. This is to ensure that during DVS and soft start alike the output will not be tripped due to a momentary overvoltage or undervoltage fault. This is the same for Response A and Response B of the overvoltage/undervoltage fault monitoring. 34704 assigns 4 bits register to program the Dynamic Voltage Scaling for each regulator (*DVSSETx[3:0]*) where x corresponds to each regulator. | | 1 | | | | |-------------------|-----|---|---|-----| | Percentage Change | MSB | | | LSB | | 0.00% (Default) | 0 | 0 | 0 | 0 | | +2.50% | 0 | 0 | 0 | 1 | | +5.00% | 0 | 0 | 1 | 0 | | +7.50% | 0 | 0 | 1 | 1 | | +10.00% | 0 | 1 | 0 | 0 | | +12.50% | 0 | 1 | 0 | 1 | | +15.00% | 0 | 1 | 1 | 0 | | +17.50% | 0 | 1 | 1 | 1 | | -20.00% | 1 | 0 | 0 | 0 | | -17.50% | 1 | 0 | 0 | 1 | | -15.00% | 1 | 0 | 1 | 0 | | -12.50% | 1 | 0 | 1 | 1 | | -10.00% | 1 | 1 | 0 | 0 | | -7.50% | 1 | 1 | 0 | 1 | | -5.00% | 1 | 1 | 1 | 0 | | -2.50% | 1 | 1 | 1 | 1 | # On/Off Control for each group of regulators as defined previously and for the whole IC 34704 assigns 1 bit per group to turn each group on/off (ONOFFA, C, D, or E bits). Please note that GrpB does not have a dedicated enable register which is enabled by default. | GrpA, C, D, or E ONOFF | bit | |------------------------|-----| | OFF (Default) | 0 | | ON | 1 | Also, 34704 assigns 1 bit (ALLOFF) for disabling the whole IC through the $I^2C$ . (ALLOFF bit) | ALL OFF | bit | |-----------------|-----| | False (Default) | 0 | | True | 1 | #### **Soft Start Time** There are two set of bits for setting the soft start value for all of the regulators except REG1. The SSTIME[1:0] bits reads the soft start value set by the SS pin and is used to initially set the soft start value for all of the regulators except REG1. Then, the SSSET bits for REG5 through REG8 can be used to change the soft start value for these regulators from the value set by the SSTIME. Here is how the SSTIME bits interacts with the SSSETx register bits: - 1. SSTIME is set by a value read through the SS pin. - 2. SSTIME is copied into the bits SSSET5, SSSET6, SSSET7, and SSSET8. - 3. The soft start time of REG2, REG3, and REG4 are only affected by the value of SSTIME bits. - The soft start time of REG5, REG6, REG7, and REG8 are affected by the value of bits SSSET5, SSSET6, SSSET7, and SSSET8 respectively. 34704 assigns 2 bits to store the value programmed by the SS pin. Bits SSTIME[1:0] can only be read by the user. | Soft Start | MSB | LSB | |------------|-----|-----| | 0.5ms | 0 | 0 | | 2ms | 0 | 1 | | 8ms | 1 | 0 | | 32ms | 1 | 1 | 34704 assigns 2 bits for REG5 through REG8 to program the soft start times for these regulators (SSSETx[1:0]) where x corresponds to each regulator from REG5 through REG8. | Soft Start | MSB | LSB | |------------|-----|-----| | 0.5ms | 0 | 0 | | 2ms | 0 | 1 | | 8ms | 1 | 0 | | 32ms | 1 | 1 | #### **REG8 Regulation Mode** The 34704 assigns 1 bit to indicate REG8's regulation mode (*REG8MODE*). The processor assigns this bit to either regulation mode before enabling the REG8 output. | REG8 Regulation | bit | |-------------------|-----| | Current (Default) | 0 | | Voltage | 1 | # When REG8 is current regulated, LED backlight current can be reduced from the maximum in 16 steps through the I<sup>2</sup>C interface The maximum LED current can be set using the external resistor at the bottom of the LED string, then through I<sup>2</sup>C programming, this current value can be reduced in 16 steps. 34704 assigns 4 bits for this function (ILED[3:0]) The ILED setting is not a guaranteed characteristic from $I_{MAX}^*$ (1/16) to $I_{MAX}^*$ (9/16), due to an error amp common mode limitation. | LED Current | MSB | | | LSB | |----------------------------|-----|---|---|-----| | I <sub>MAX</sub> * (1/16) | 0 | 0 | 0 | 0 | | I <sub>MAX</sub> * (2/16) | 0 | 0 | 0 | 1 | | I <sub>MAX</sub> * (3/16) | 0 | 0 | 1 | 0 | | I <sub>MAX</sub> * (4/16) | 0 | 0 | 1 | 1 | | I <sub>MAX</sub> * (5/16) | 0 | 1 | 0 | 0 | | I <sub>MAX</sub> * (6/16) | 0 | 1 | 0 | 1 | | I <sub>MAX</sub> * (7/16) | 0 | 1 | 1 | 0 | | I <sub>MAX</sub> * (8/16) | 0 | 1 | 1 | 1 | | I <sub>MAX</sub> * (9/16) | 1 | 0 | 0 | 0 | | I <sub>MAX</sub> * (10/16) | 1 | 0 | 0 | 1 | | I <sub>MAX</sub> * (11/16) | 1 | 0 | 1 | 0 | | I <sub>MAX</sub> * (12/16) | 1 | 0 | 1 | 1 | | I <sub>MAX</sub> * (13/16) | 1 | 1 | 0 | 0 | | I <sub>MAX</sub> * (14/16) | 1 | 1 | 0 | 1 | | I <sub>MAX</sub> * (15/16) | 1 | 1 | 1 | 0 | | I <sub>MAX</sub> (Default) | 1 | 1 | 1 | 1 | # ACCURATE I<sup>2</sup>C COMMUNICATION MODE The 34704 assigns 1 bit to enable the Accurate I<sup>2</sup>C communication mode (ACCURATE). Setting this bit enables the Accurate mode in which each command and data should be sent 2 times to avoid false commands. # **USER ACCESSIBLE FLAG REGISTERS** #### **Cold Start Flag** The 34704 assigns 1 bit (*COLDF*) to flag the processor that the <u>power up</u> was a result of battery insertion and not through ONOFF pin. This flag should be cleared after power up by the processor. | Cold Start Flag | bit | |-------------------|-----| | /ONOFF (Default) | 0 | | Battery Insertion | 1 | #### Shutdown Flag The 34704 assigns 1 bit (SHUTDOWN) to flag the processor if a shutdown signal is received through the ONOFF pin and a programmable time period with a default of 1sec has elapsed. | /ONOFF Status | bit | |------------------|-----| | Normal (Default) | 0 | | Shutdown | 1 | #### **Dynamic Voltage Scaling Status Flag** In addition and for each regulator, 34704 assigns 1 bit (*DVSSTATx*) to flag to the processor that the desired output voltage level set with the *DVSSETx* bits has been reached. | DVS STATUS | bit | |--------------|-----| | DVS Not Done | 0 | | DVS Done | 1 | #### **USER ACCESSIBLE FAULT REGISTERS** # **Overcurrent Fault Register** The 34704 assigns 1 bit for each regulator (*ILIMFx*) to indicate a fault due to overcurrent limit, where x corresponds to each regulator from REG1 to REG8, except REG7 | ILIMF | bit | |-------|-----| | False | 0 | | True | 1 | ### **Short-circuit Fault Register** The 34704 assigns 1 bit for each regulator (*SCFx*) to indicate a fault due to short-circuit current limit, where x corresponds to each regulator from REG1 to REG8, except REG7 | SCF | bit | |-------|-----| | False | 0 | | True | 1 | #### Overvoltage Fault Register The 34704 assigns 1 bit for each regulator (*OVFx*) to indicate a fault due to overvoltage limit, where x corresponds to each regulator from REG1 to REG8 | OVF | bit | |-------|-----| | False | 0 | | True | 1 | #### **Undervoltage Fault Register** The 34704 assigns 1 bit for each regulator (*UVFx*) to indicate a fault due to undervoltage limit, where x corresponds to each regulator from REG1 to REG8. | UVF | bit | |-------|-----| | False | 0 | | True | 1 | #### Thermal Shutdown Fault Register The 34704 assigns 1 bit for each regulator (*TSDFx*) to indicate a fault due to thermal limit, where x corresponds to each regulator from REG1 to REG8, except REG7 | TSDF | bit | |-------|-----| | False | 0 | | True | 1 | #### **Regulator Fault Register** The 34704 assigns 1 bit for each regulator (*FAULTx*) to indicate that a fault had occurred on each regulator. The processor can just access this register periodically to determine system status. This reduces the access cycles. If a regulator fault register asserted, then the processor can access that regulator's registers to see what kind of fault had occurred. | FAULT | bit | |-------|-----| | False | 0 | | True | 1 | #### SPECIAL REGISTERS #### **REG3 Fine Voltage Scaling Register** Regulator 3 has an additional fine output voltage scaling that enables to lower the output voltage in 0.5% steps. The 34704 assigns an 8-bit register (REG3DAC) to the REG3 Digital to analog converter for the FB3 voltage generation. Output votlage must be reduced gradually to avoid a OV/UV fault to occur. ### REG7 Independent ON/OFF Control (Only on 34704A) The 34704B provide two register to independently turn on REG7 when REG6 is not needed. Care must be taken when turning on REG7 to avoid inrush currents during regulator ramp-up. Following Process must be followed to assure successful turn on of REG7. - 1. Set EN0 and clear DISCHR\_B on REG7CR0 register - 2. After 1ms or more, set EN1 on REG7CR0 register - 3. Set REG7DAC register to \$00 - 4. Gradually shift up REG7DAC register from \$00 to \$D9 to ramp-up the output voltage in a soft-start like wave. Soft start timing is dependant of I2C communication speed and number of bit you change per writing, for instance use 4,8 or 16 bits increase to ramp up the output voltage. | | Register Address | Code | |----|------------------|------| | 1 | \$58 | \$50 | | 2 | \$58 | \$D0 | | 3 | \$59 | \$00 | | 4 | \$59 | \$04 | | 5 | \$59 | \$08 | | 6 | \$59 | \$0C | | | | | | 55 | \$59 | \$D9 | REG7 independent start up example ### **REGISTER DESCRIPTION SUMMARY TABLE** | Register | ADDR | R/W | Bit Name | Bits | Description | | |---------------|-------------|------------|----------|---------------------------------------------|---------------------------------------------------|-------------------------------| | GENERAL1 \$01 | R/W | CCDSEQ | 1:0 | GrpC/E power sequence selection | | | | | | SDDELAY | 3:2 | Hard shutdown delay timer selection | | | | GENERAL2 \$02 | R/W | ONOFFx | 3:0 | GrpA,C,D,E On/off bits | | | | | | ALLOFF | 4 | Soft shutdown bit (turn off all regulators) | | | | GENERAL3 \$03 | R | SSTIME | 1:0 | Soft start configuration latch | | | | | \$03 | R/W | COLDF | 3 | Cold power up detection flag | | | | | R/W | SHTD | 4 | Hard Shutdown detection flag | | | VGSET1 \$04 | R/W | OVUVSET1 | 0 | Set REG1/VG response type to OV/UV | | | | | R/W | DVSSET1 | 4:1 | REG1 DVS value setting | | | | VGSET2 \$05 | 00FT0 #0F | /CCET2 #05 | R | DVSSTAT1 | 0 | DVS voltage level status flag | | | \$05 | R | - | 5:1 | REG1 fault flags: Thermal SD, SC, ILim, UV and OV | | | REG2SET1 \$06 | <b>\$06</b> | R/W | OVUVSET2 | 0 | Set REG2 response type to OV/UV | | | | φυσ | R/W | DVSSET2 | 4:1 | REG2 DVS value setting | | | Register | ADDR | R/W | Bit Name | Bits | Description | |---------------|--------------|----------|----------|---------------------------------------------------|-------------------------------------------------------------------| | DECONSTA | 007 | R | DVSSTAT2 | 0 | DVS voltage level status flag | | REG2SET2 \$07 | R | - | 5:1 | REG2 fault flags: Thermal SD, SC, ILim, UV and OV | | | REG3SET1 \$08 | R/W | OVUVSET3 | 0 | Set REG3 response type to OV/UV | | | | \$08 | R/W | DVSSET3 | 4:1 | REG3 DVS value setting | | DECONSTA | | R | DVSSTAT3 | 0 | DVS voltage level status flag | | REG3SET2 | \$09 | R | - | 5:1 | REG3 fault flags: Thermal SD, SC, ILim, UV and OV | | | <b>#</b> 0.4 | R/W | OVUVSET4 | 0 | Set REG4 response type to OV/UV | | REG4SET1 | \$0A | R/W | DVSSET4 | 4:1 | REG4 DVS value setting | | DECACETO | #AD | R | DVSSTAT4 | 0 | DVS voltage level status flag | | REG4SET2 | \$0B | R | - | 5:1 | REG4 fault flags: Thermal SD, SC, ILim, UV and OV | | DEOCOETA | #00 | R/W | OVUVSET5 | 0 | Set REG5 response type to OV/UV | | REG5SET1 | \$0C | R/W | DVSSET5 | 4:1 | REG5 DVS value setting | | REG5SET2 | \$0D | R/W | SSSET5 | 1:0 | REG5 Soft Start setting. | | DEOCOCTO | <b>#0</b> F | R | DVSSTAT5 | 0 | DVS voltage level status flag | | REG5SET3 | \$0E | R | - | 5:1 | REG5 fault flags: Thermal SD, SC, ILim, UV and OV | | DECONSTA | <b>#0</b> F | R/W | OVUVSET6 | 0 | Set REG6 response type to OV/UV | | REG6SET1 | \$0F | R/W | DVSSET6 | 4:1 | REG6 DVS value setting | | REG6SET2 | \$10 | R/W | SSSET6 | 1:0 | REG6 Soft Start setting. | | DECONSTA | 044 | R | DVSSTAT6 | 0 | DVS voltage level status flag | | REG6SET3 | \$11 | R | - | 5:1 | REG6 fault flags: Thermal SD, SC, ILim, UV and OV | | DE070ET4 | • • • | R/W | OVUVSET7 | 0 | Set REG7 response type to OV/UV | | REG7SET1 | \$12 | R/W | DVSSET7 | 4:1 | REG7 DVS value setting | | DE0705T0 | 040 | R/W | SSSET7 | 1:0 | REG7 Soft Start setting. | | REG7SET2 | \$13 | R/W | FSW2 | 3:2 | REG6, 7 8, Frequency setting | | DE070ET0 | 044 | R | DVSSTAT7 | 0 | DVS voltage level status flag | | REG7SET3 | \$14 | R | - | 2:1 | REG7 fault flags: UV and OV | | DECONSTA | 0.15 | R/W | OVUVSET8 | 0 | Set REG8 response type to OV/UV | | REG8SET1 | \$15 | R/W | DVSSET8 | 4:1 | REG8 DVS value setting | | | | R/W | SSSET8 | 1:0 | REG8 Soft Start setting. | | REG8SET2 | \$16 | R/W | REG8MODE | 3:2 | Voltage or Current Regulation mode on REG8 | | | | R/W | ILED | 6:4 | LED string current configuration during current regulation mode | | DECONSTA | 0.4.7 | R | DVSSTAT8 | 0 | DVS voltage level status flag | | REG8SET3 | \$17 | R | - | 5:1 | REG8 fault flags: Thermal SD, SC, ILim, UV and OV | | FAULTS | \$18 | R | FLTx | 7:0 | First Level fault register for REG1 through REG8 | | I2CSET1 | \$19 | R/W | ACCURATE | 0 | Accurate I2C communication mode enable | | REG3DAC | \$49 | R/W | 3DACx | 7:0 | REG3 DAC reference voltage configuration for Fine voltage Scaling | | DE07050 | 050 | R/W | DISCHG_B | 4 | Discharge enable for independent REG7 Control | | REG7CR0 | \$58 | R/W | EN | 7:6 | Output Enable bits for Independent REG7 Control | | REG7DAC | \$59 | R/W | 7DACx | 7:0 | REG7 DAC refence voltage configuration for REG7 Control | ### I<sup>2</sup>C REGISTER DISTRIBUTION Each regulator has a fault register that records any fault that occurs in that regulator. Then there is a regulator fault reporting register that the processor can access at all times to see if any fault had occurred. There are also the IC general use registers. Those registers are also split between status reporting registers and processor programmable registers. This distribution keeps each regulator's registers bundled together which makes it easier for the user to access one regulator at a time. | Addr | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------|-------|-------|-------|--------------|--------------|-------------|-------------|----------| | \$00 | Reserved | | | | | - | | | | | \$01 | GENERAL1 | - | | | SDDELAY[1:0] | | CCDSEQ[1:0] | | | | \$02 | GENERAL2 | | - | | ALLOFF | ONOFFA | ONOFFC | ONOFFD | ONOFFE | | \$03 | GENERAL3 | | - | | SHTD | COLDF | 1 | SSTI | ME[1:0] | | \$04 | VGSET1 | | - | | | DVSS | ET1[3:0] | | OVUVSET1 | | \$05 | VGSET2 | | - | TSDF1 | SCF1 | ILIMF1 | UVF1 | OVF1 | DVSSTAT1 | | \$06 | REG2SET1 | | - | | | DVSS | ET2[3:0] | | OVUVSET2 | | \$07 | REG2SET2 | | - | TSDF2 | SCF2 | ILIMF2 | UVF2 | OVF2 | DVSSTAT2 | | \$08 | REG3SET1 | | - | | | DVSS | ET3[3:0] | | OVUVSET3 | | \$09 | REG3SET2 | | - | TSDF3 | SCF3 | ILIMF3 | UVF3 | OVF3 | DVSSTAT3 | | \$0A | REG4SET1 | | - | | | DVSS | ET4[3:0] | | OVUVSET4 | | \$0B | REG4SET2 | | - | TSDF4 | SCF4 | ILIMF4 | UVF4 | OVF4 | DVSSTAT4 | | \$0C | REG5SET1 | | - | | | DVSSET5[3:0] | | | OVUVSET5 | | \$0D | REG5SET2 | | | | - | | | SSSI | ET5[1:0] | | \$0E | REG5SET3 | | - | TSDF5 | SCF5 | ILIMF5 | UVF5 | OVF5 | DVSSTAT5 | | \$0F | REG6SET1 | - | | | DVSSET6[3:0] | | | OVUVSET6 | | | \$10 | REG6SET2 | | | | - | | | SSSI | ET6[1:0] | | \$11 | REG6SET3 | | - | TSDF6 | SCF6 | ILIMF6 | UVF6 | OVF6 | DVSSTAT6 | | \$12 | REG7SET1 | | - | | | DVSSET7[3:0] | | | OVUVSET7 | | \$13 | REG7SET2 | | | - | | FSW2[1:0] | | SSSET7[1:0] | | | \$14 | REG7SET3 | | | - | | | UVF7 | OVF7 | DVSSTAT7 | | \$15 | REG8SET1 | | - | | | DVSSET8[3:0] | | OVUVSET | | | \$16 | REG8SET2 | - | | ILI | ED[3:0] | | REG8MODE | SSSI | ET8[1:0] | | \$17 | REG8SET3 | | - | TSDF8 | SCF8 | ILIMF8 | UVF8 | OVF8 | DVSSTAT8 | | \$18 | FAULTS | FLT8 | FLT7 | FLT6 | FLT5 | FLT4 | FLT3 | FLT2 | FLT1 | | \$19 | I2CSET1 | | | | - | | | | ACCURATE | | \$49 | REG3DAC | 3DAC7 | 3DAC6 | 3DAC5 | 3DAC4 | 3DAC3 | 3DAC2 | 3DAC1 | 3DAC0 | | \$58 | REG7CR0 | | [1:0] | - | DISCHG_B | | | - | | | \$59 | REG7DAC | 7DAC7 | 7DAC6 | 7DAC5 | 7DAC4 | 7DAC3 | 7DAC2 | 7DAC1 | 7DAC0 | 34704A Register Distribution Map | Addr | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------|----------|------|----------------|-------|--------------|--------------|----------|-------------|----------| | \$00 | Reserved | | | | | - | | | | | \$01 | GENERAL1 | - | | | SDDELAY[1:0] | | - | | | | \$02 | GENERAL2 | | - | | ALLOFF | - | - | ONOFFD | ONOFFE | | \$03 | GENERAL3 | | - | | SHTD | COLDF | • | SSTIME[1:0] | | | \$04 | Reserved | | | | | - | | | | | \$05 | VGSET2 | - | | 1 | 1 | 1 | UVF1 | OVF1 | - | | \$06 | REG2SET1 | | - | | | DVSS | ET2[3:0] | | OVUVSET2 | | \$07 | REG2SET2 | - | | TSDF2 | SCF2 | ILIMF2 | UVF2 | OVF2 | DVSSTAT2 | | \$08 | REG3SET1 | | - DVSSET3[3:0] | | OVUVSET3 | | | | | | \$09 | REG3SET2 | • | - | TSDF3 | SCF3 | ILIMF3 | UVF3 | OVF3 | DVSSTAT3 | | \$0A | REG4SET1 | | - | | | DVSS | ET4[3:0] | | OVUVSET4 | | \$0B | REG4SET2 | - | | TSDF4 | SCF4 | ILIMF4 | UVF4 | OVF4 | DVSSTAT4 | | \$0C | REG5SET1 | - | | | | DVSSET5[3:0] | | | OVUVSET5 | | \$0D | REG5SET2 | | | | - | | | SSSE | ET5[1:0] | | \$0E | REG5SET3 | - | - | TSDF5 | SCF5 | ILIMF5 | UVF5 | OVF5 | DVSSTAT5 | | \$0F-<br>\$12 | Reserved | | | | | - | | | | | \$13 | FSW2SET | | | - | | FSV | V2[1:2] | | - | | \$14 | Reserved | | | | | - | | | | | \$15 | REG8SET1 | - | | | | DVSSET8[3:0] | | OVUVSET8 | | | \$16 | REG8SET2 | - | | ILE | ED[3:0] | | REG8MODE | SSSE | ET8[1:0] | | \$17 | REG8SET3 | • | | TSDF8 | SCF8 | ILIMF8 | UVF8 | OVF8 | DVSSTAT8 | | \$18 | FAULTS | FLT8 | - | - | FLT5 | FLT4 | FLT3 | FLT2 | FLT1 | | \$19 | I2CSET1 | | | | - | | | | ACCURATE | | \$49 | REG3DAC | DAC7 | DAC6 | DAC5 | DAC4 | DAC3 | DAC2 | DAC1 | DAC0 | 34704B Register Distribution Map #### **COMPONENT CALCULATION** # F<sub>SW1</sub> AND GENERAL SOFT START CONFIGURATION The 34704 uses $F_{SW1}$ as the switching frequency for REG1(VG) thru REG5, and this can be changed by applying a voltage between 0 to 2.5 V to the FREQ pin. If the FREQ pin is left unconnected, the 34704 starts up with a default frequency of 750 KHz. To configure the $F_{SW1}$ , use a 2 resistors voltage divider from VDDI to ground to set the voltage on the FREQ pin as indicated bellow: | Ratio | F <sub>SW1</sub><br>[KHz] | |-------|---------------------------| | 0 | 750 | | 9/32 | 1000 | | 13/32 | 1250 | | 17/32 | 1500 | | 21/32 | 1750 | | VDDI | 2000 | #### Notes If an external voltage is used, F<sub>SW1</sub> can only be set during device startup. Initially at power up, the soft start time will be set for all of the regulators through programming the SS pin with an external resistor divider connected between VDDI and AGND as follows: | Ratio | Soft Start timing [ms] | |-------|------------------------| | 0 | 0.5 | | 11/32 | 2.0 | | 19/32 | 8.0 | | VDDI | 32.0 | $$I_{DD}$$ max = $100\mu A$ # REGULATORS POWER STAGE AND COMPENSATION CALCULATION # Regulator 1 and 6 (Synchronous Boost - internally compensated - REG1 is VG supply). REG1 is a Synchronous Boost converter set to 5.0 V and Maximum current of 500 mA while REG6 is set to 15 V at 60 mA (on the 34704B, REG1 does not exist but similar circuitry is used to provide the internal VG voltage). They do not need an external compensation network, thus, the only components that need to be calculated are: R1 and RB (Only REG6): These two resistors help to set the output voltage to the desire value using a Vref=0.6 V, select R1 between 10 k and 100 K and then calculate RB as follows: $$RB = \frac{R1}{\frac{Vo}{Vref} - 1}$$ [\Omega] L: A boost power stage can be designed to operate in CCM for load currents above a certain level usually 5 to 15% of full load. The minimum value of inductor to maintain CCM can be determined by using the following procedure: Define I<sub>OB</sub> as the minimum current to maintain CCM as 15% of full load. $$L_{\min} \ge \frac{\text{Vo(D)(1-D)}^2 \text{T}}{2I_{\text{OB}}} \tag{H}$$ where: D = Dutycycle Vo = Output Voltage T = Switching Period IOB = Boundary Current to achieve CCM 2. However the worst case condition for the boost power stage is when the input voltage is equal to one half of the output voltage, which results in the Maximum $\Delta {\rm I}_{\rm L},$ then: $$L_{\min} \ge \frac{Vo(T)}{16I_{OB}} \tag{H}$$ Note: On the 34704B Use the recommended 3.0uH inductor rated between 50 to 100 mA in order to have this regulator working in DCM. Rising the inductor value will make the regulator to begin working in CCM. C<sub>OUT</sub>: The three elements of output capacitor that contribute to its impedance and output voltage ripple are the ESR, the ESL and the capacitance C. The minimum capacitor value is approximately: $$C_{OUT} \ge \frac{Io_{max}D_{max}}{Fsw\Delta Vo_{r}}$$ (F) where: Dmax = Maximum Dutycycle FSW = Switching Frequency - Where $\Delta VO_r$ is the desired output voltage ripple. - Now calculate the maximum allowed ESR to reach the desired $\Delta \textit{VO}_\textit{r}.$ $$ESR \le \frac{\Delta Vo_r}{\left(\frac{Io_{max}}{1 - D_{max}} + I_{OB}\right)}$$ [ $\Omega$ ] - 1CVG (Only Reg1): Use a 47uF capacitor from Ground to VG. - D1 (Only Reg1): Use a fast recovery schottky diode rated to 10V at 1A. ## Regulator 2, 4 and 5 (Synchronous Buck-Boost regulator with external compensation) These three regulators are 4-Switch synchronous buckboost voltage mode control DC-DC regulator that can operate at various output voltage levels. Since each of the regulators may work as a buck or a boost depending on the operating voltages, they need to be compensated in different ways for each situation. Since the 34704 is meant to work using a Lilon battery, the operating input voltage range is set from 2.7 - 4.2 V, then the following scenarios are possible: | Regulator | Vo | Input voltage<br>range | Operation | |-----------|-------|------------------------|-----------| | 2 | 2.8 V | 3.0 - 4.2 | Buck | | | 3.3 V | 2.7 - 3.0 | Boost | | | 3.3 V | 3.5 - 4.2 | Buck | | 4 | 1.8 V | 2.7 - 4.2 | Buck | | | 2.5 V | 2.7 - 4.2 | Buck | | 5 | 3.3 V | 2.7 - 3.0 | Boost | | | 3.3 V | 3.5 - 4.2 | Buck | NOTE: Since these 3 regulators can work as a buck or a boost in a single application, a good practice to configure these regulators is to compensate for a boost scenario and then verify that the regulator is working in buck mode using that same compensation. #### Compensating for Buck operation: - L: A buck power stage can be designed to operate in CCM for load currents above a certain level usually 5 to 15% of full load. The minimum value of inductor to maintain CCM can be determined by using the following procedure: - Define I<sub>OB</sub> as the minimum current to maintain CCM between 10 to 15% of full load. $$L_{min} \ge \frac{(Vo + Io_{max}(R_{DSONLSFET} + R_L)D'_{min})T}{2I_{OB}} \approx D'_{MAX}T\frac{Vo}{2I_{OB}}$$ [H] where: RDSONLSFET = Body Resistance of the Lowside Fet RL = Inductor Winding Resistance D'Min = Minimum Off Percentage given by 1- (Vin\_min/Vout\_max) D'max = Maximum Off Percentage given by 1- (Vin\_max/Vout\_min) C<sub>OUT</sub>: The three elements of output capacitor that contribute to its impedance and output voltage ripple are the ESR, the ESL and the capacitance C. A good approach to calculate the minimum real capacitance needed is to include the transient response analysis to control the maximum overshoot as desired. First calculate the **dt\_l** (inductor current rising time) given by: $$dtI = \frac{Io_{max}T}{\Delta Iostep}$$ [S] Where the parameter $\Delta lo\_step$ is the maximum current step during the current rising time and is define as: $$\Delta Iostep = \left(\frac{D_{max}}{Fsw}\right) \left(\frac{Vin_{min} - Vo}{L}\right)$$ [A] 2. Then the output capacitor can be chosen as follow: $$C_{OUT} \le \frac{Io_{max}dtI}{\Delta Vo_{max}}$$ [A] - Where \( \Delta VO\_{max} \) is the maximum allowed transient overshoot expressed as a percentage of the output voltage, typically from 3 to 5% of Vo. - Finally find the maximum allowed ESR to allow the desired transient response: $$ESR_{max} = \frac{\Delta Vo_r(Fsw)(L)}{Vo(1 - D_{min})}$$ [\Omega] NOTE: Do not use the parameters $\Delta VO_r$ and $\Delta VO_{max}$ indistinctly, the first one indicates the output voltage ripple, while the second one is the maximum output voltage overshoot (transient response). R1 and RB: These two resistors help to set the output voltage to the desire value using a Vref=0.6 V, select R1 between 10 k and 100 K and then calculate RB as follows: $$RB = \frac{R1}{\frac{Vo}{Vref} - 1}$$ [\Omega] - Compensation network. (C1,C2,C3, R2, R3): For compensating a buck converter, 3 important frequencies referring to the plant are: - 1. Output LC filter cutoff frequency (F<sub>I C</sub>): $$F_{LC} = \frac{1}{2\pi \sqrt{LC_{OUT}}}$$ [Hz] 2. Cutoff frequency due to capacitor ESR: $$F_{ESR} = \frac{1}{2\pi (C_{OUT})ESR}$$ [Hz] 3. Crossover frequency (or bandwidth): $$F_{BW} = \frac{F_{SW}}{10}$$ [Hz] The Type 3 external compensation network will be in charge of canceling some of these poles and zeros to achieve stability in the system. The following poles and zeroes frequencies are provided by the type 3 compensation. $$F_{PO} = F_{BW} \qquad F_{Z1} = 0.9 F_{LC} \qquad F_{Z2} = 1.1 F_{LC}$$ $$F_{P1} = F_{ESR} \qquad F_{P2} = \frac{F_{SW}}{2}$$ The passive components associated to these frequencies are calculated with the following formulas. $$C1 = \frac{Vin_{min}}{V_{RAMP}} \left( \frac{1}{2\pi (F_{PO}R1)} \right)$$ $$C2 = \left(\frac{1}{2\pi(F_{Z2}R1)}\right)$$ $$R2 = \left(\frac{1}{2\pi(F_{Z1}C1)}\right)$$ $$R3 = \left(\frac{1}{2\pi(F_{P1}C2)}\right)$$ $$C3 = \left(\frac{1}{2\pi(F_{P2}R2)}\right)$$ On the 34704 $V_{RAMP}$ is half of 1.2 V since each operation mode spends only half the ramp. #### Compensating for boost operation: - L: A boost power stage can be designed to operate in CCM for load currents above a certain level usually 5 to 15% of full load. The minimum value of inductor to maintain CCM can be determined by using the following procedure: - Define I<sub>OB</sub> as the minimum current to maintain CCM between 10 to 15% of full load: $$L_{\min} \ge \frac{\text{Vo(D)(1-D)}^2 \text{T}}{2I_{\text{OB}}}$$ [H] However the worst case condition for the boost power stage is when the input voltage is equal to one half of the output voltage, which results in the Maximum $\Delta I_L$ , then: $$L_{min} \ge \frac{Vo(T)}{16I_{OB}}$$ COUT: The three elements of output capacitor that contribute to its impedance and output voltage ripple are the ESR, the ESL and the capacitance C. The minimum capacitor value is approximately: $$C_{OUT} \ge \frac{Io_{max}D_{max}}{Fsw\Delta Vo_r} \tag{F} \label{eq:Fourier}$$ - Where $\Delta VO_r$ is the desired output voltage ripple. - Now calculate the maximum allowed ESR to reach the desired $\Delta \textit{VO}_r$ : $$ESR \le \frac{\Delta Vo_r}{\left(\frac{Io_{max}}{1 - D_{max}} + I_{OB}\right)}$$ [\Omega] R1 and RB: These two resistors help to set the output voltage to the desire value using a Vref=0.6V, select R1 between 10k and 100K and then calculate RB as follows: $$RB = \frac{R1}{\frac{Vo}{V_{REF}} - 1}$$ • Compensation network. (C1,C2,C3, R2, R3) For compensating a boost converter, 4 important frequencies referring to the plant are: 1. Output LC filter cutoff frequency (F<sub>LC</sub>): $$F_{LC} = \frac{D'_{min}}{\frac{2\pi}{LC_{OUT}}}$$ [Hz] Where D'<sub>min</sub> is the minimum off time percentage given by: $$D'_{\min} = \frac{Vin_{\min}}{Vout_{\max}}$$ 2. Cutoff frequency due to capacitor ESR: $$F_{ESR} = \frac{1}{2\pi (C_{OUT})ESR}$$ [Hz] 3. The right plane zero frequency: $$RHP_{Z} = \frac{(D'_{min})^{2} R_{LOAD}}{2\pi L}$$ [Hz] 4. Crossover frequency (or bandwidth): select this frequency as far away form the RHP<sub>Z</sub> as much as possible: $$F_{BW} imes \frac{RHP_Z}{6}$$ [Hz] The Type 3 external compensation network will be in charge of canceling some of these poles and zeros to achieve stability in the system. The following poles and zeroes frequencies are provided by the type 3 compensation: $$F_{PO} = F_{BW}$$ $F_{Z1} = 0.9F_{LC}$ $F_{22} = 1.1F_{LC}$ $F_{P1} = F_{ESR}$ $F_{2P} = \frac{F_{SW}}{2}$ The passive components associated to these frequencies are calculated with the following formulas $$C1 = \frac{Vin_{min}}{V_{RAMP}} \left(\frac{1}{D'_{min}}^{2}\right) \left(\frac{1}{2\pi(F_{PO}R1)}\right)$$ $$C2 = \left(\frac{1}{2\pi(F_{72}R1)}\right)$$ $$R2 = \left(\frac{1}{2\pi(F_{Z1}C1)}\right)$$ $$R3 = \left(\frac{1}{2\pi(F_{P1}C2)}\right)$$ $$C3 = \left(\frac{1}{2\pi(F_{P2}R2)}\right)$$ On the 34704 V<sub>RAMP</sub> is half of 1.2 V since each operation mode spends only half the ramp. # Regulator 3 (Synchronous Buck - internally compensated) - L: A buck power stage can be designed to operate in CCM for load currents above a certain level usually 5 to 15% of full load. The minimum value of inductor to maintain CCM can be determined by using the following procedure: - Define I<sub>OB</sub> as the minimum current to maintain CCM between 10 to 15% of full load. $$L_{min} \ge \frac{(Vo + Io_{max}(R_{DSONLSFET} + R_L)(D'_{min})T}{2I_{OB}}$$ $$L_{min} \ge D'T \frac{Vo}{2I_{OB}}$$ [H] - C<sub>OUT</sub>: The three elements of output capacitor that contribute to its impedance and output voltage ripple are the ESR, the ESL and the capacitance C. A good approach to calculate the minimum real capacitance needed is to include the transient response analysis to control the maximum overshoot as desired. - First calculate the dt\_l (inductor current rising time) given by: $$dtI = \frac{Io_{max}T}{\Delta Iostep}$$ [S] Where the parameter $\Delta \textit{IO}$ step is the maximum current step during the current rising time and is define as: $$\Delta Iostep = \left(\frac{D_{max}}{Fsw}\right) \left(\frac{Vin_{min} - Vo}{L}\right)$$ [A] · Then the output capacitor can be chosen as follow: $$C_{OUT} \le \frac{Io_{max}dtI}{\Delta Vo_{max}}$$ [F] Where $\Delta VO_{max}$ is the maximum allowed transient overshoot expressed as a percentage of the output voltage, typically from 3 to 5% of Vo. Finally find the maximum allowed ESR to allow the desired transient response: $$ESR_{max} = \frac{\Delta Vo_r(Fsw)(L)}{Vo(1 - D_{min})}$$ NOTE: do not use the parameters $\Delta VO_R$ and $\Delta VO_{max}$ indistinctly, the first one indicates the output voltage ripple, while the second one is the maximum output voltage overshoot (transient response). R1 and RB: These two resistors help to set the output voltage to the desire value using a V<sub>REF</sub>=0.6 V, select R1 between 10 k and 100 K and then calculate RB as follows: $$RB = \frac{R1}{\frac{Vo}{Vref} - 1}$$ # Regulator 8 (Synchronous Boost - internally compensated -Voltage or current feedback) REG8 is a Synchronous Boost converter set to 15V with a maximum current of 30 mA and can be used with voltage feedback using the standard voltage divider configuration, or can be programmed to work with a current feedback configuration to control the current flowing through a LED string. It does not need external compensation network, thus the only components that need to be calculated are: - L: A boost power stage can be designed to operate in CCM for load currents above a certain level usually 5 to 15% of full load. The minimum value of inductor to maintain CCM can be determined by using the following procedure: - Define I<sub>OB</sub> between 60 to 80% of the maximum current rating to maintain CCM as 15% of full load: $$L_{\min} \ge \frac{Vo(D)(1-D)^2T}{2I_{OB}}$$ [H] However the worst case condition for the boost power stage is when the input voltage is equal to one half of the output voltage, which results in the Maximum $\ddot{A}l_1$ , then: $$L_{min} \ge \frac{Vo(T)}{16I_{OB}}$$ [H] C<sub>OUT</sub>: The three elements of output capacitor that contribute to its impedance and output voltage ripple are the ESR, the ESL and the capacitance C. The minimum capacitor value is approximately: $$C_{OUT} \ge \frac{Io_{max}D_{max}}{Fsw\Delta Vo_{r}} \tag{F}$$ - Where $\Delta VO_r$ is the desired output voltage ripple. - Now calculate $\Delta VO_r$ the maximum allowed ESR to reach the desired. $$ESR \le \frac{\Delta Vo_r}{\left(\frac{Io_{max}}{1 - D_{max}} + I_{OB}\right)}$$ R1 and RB (for Voltage feedback control): These two resistors help to set the output voltage to the desire value using a V<sub>REF</sub>=0.6 V, select R1 between 10k and 100K and then calculate RB as follows: $$RB = \frac{R1}{\frac{Vo}{Vref} - 1}$$ RS (For current feedback control with LED string): This resistor is attached at the end of the LED string and it controls the amount of current flowing through it. To calculate this resistor, set the maximum current you want to flow though the string and use the following formula: $$RS = \frac{V_{ref}}{I_0}$$ Where $V_{REF}$ =230 mV is the maximum internal reference voltage in current mode control that is reflected on the FB8 pin. When Input voltage is equal to or higher than VOUT8, a reverse bias diode is needed from the switching node to the output in order to cause a drop from the Input to the output, see Figure 9 below: Figure 9. Reverse Bias Diode ## Regulator 7 (Inverter controller - external compensation needed) REG7 is a non-synchronous buck/boost inverting PWM voltage-mode control DC-DC regulator that drive an external P-MOSFET to supply a typical voltage of -7.0 V at a maximum current of 60 mA. P-MOSFET: The peak current of the MOSFET is assumed to be I<sub>D</sub>, which is obtained by the following formula, define I<sub>OB</sub> between 60 to 80% of the maximum current rating. $$I_Q \ge I_{Lpeak} = \frac{-(Io + I_{OB})}{1 - D}$$ And the voltage rating is given by: $$V_O = Vin - Vo$$ Diode D7: The peak value of the diode current is I<sub>FSM</sub> which should also be higher than I<sub>Lpeak</sub>. The average current rating should be higher than the output current low and the repetition reverse voltage V<sub>RRM</sub> is given by: $$V_{RRM} \ge Vin - Vo$$ • L: The minimum value of inductor to maintain CCM can be determined by using the following procedure: $$L_{min} \ge \frac{-VoT}{2Io_{max}} \left(\frac{Vin_{min}}{Vo - Vin_{min}}\right)^2$$ [H] C<sub>OUT</sub>: The three elements of output capacitor that contribute to its impedance and output voltage ripple are the ESR, the ESL and the capacitance C. The minimum capacitor value is approximately: $$C_{OUT} \ge \frac{Io_{max}D_{max}}{F_{SW}\Delta Vo_{r}}$$ [F] - Where $\Delta VO_r$ is the desired output voltage ripple. - Now calculate the maximum allowed ESR to reach the desired. $$ESR \le \frac{\Delta Vo_r}{\left(\frac{Io_{max}}{1 - D_{max}} + \frac{I_{OB}}{1 - D}\right)}$$ R1 and RB: These two resistors help to set the output voltage to the desire value using a V<sub>FB</sub>7=0.6V, select R1 between 10 k and 150 K and then calculate RB as follows: $$RB = \frac{0.9}{1.5 - V_0 - 0.9} R1$$ [\Omega] NOTE: RB is not grounded, instead is connected to VREF7 pin (VREF7=1.5 V) which provide a positive voltage to assure a positive voltage at the FB7 pin. Compensation network. (C1,C2,C3, R2, R3) For compensating a buck converter, 4 important frequencies referring to the plant are: • Output LC filter cutoff frequency (F<sub>I C</sub>): $$F_{LC} = \frac{D'_{min}}{2\pi\sqrt{LC_{OUT}}}$$ [Hz] Where D'<sub>min</sub> is the minimum off time percentage given by: $$D'_{\min} = \frac{Vin_{\min}}{|Vout_{\max}|}$$ · Cutoff frequency due to capacitor ESR: $$F_{ESR} = \frac{1}{2\pi (C_{OUT})ESR}$$ [Hz] · The right plane zero frequency: $$RHP_{Z} = \frac{(D'_{min})^{2} R_{LOAD}}{D \cdot 2\pi L}$$ [Hz] Crossover frequency (or bandwidth): select this frequency as far away form the RHP<sub>Z</sub> as much as possible: $$F_{BW} \ll \frac{RHP_Z}{6}$$ [Hz] The Type 3 external compensation network will be in charge of canceling some of these poles and zeros to achieve stability in the system. The following poles and zeroes frequencies are provided by the type 3 compensation: $$F_{PO} = F_{BW}$$ $F_{Z1} = 0.9F_{LC}$ $F_{22} = 1.1F_{LC}$ $F_{P1} = F_{ESR}$ $F_{2P} = \frac{F_{SW}}{2}$ The passive components associated to these frequencies are calculated with the following formulas. $$C1 = \frac{Vin_{min}}{V_{RAMP}} \left(\frac{1}{D'_{min}}^{2}\right) \left(\frac{1}{2\pi(F_{PO}R1)}\right)$$ $$C2 = \left(\frac{1}{2\pi(F_{Z2}R1)}\right)$$ $$R2 = \left(\frac{1}{2\pi(F_{Z1}C1)}\right)$$ $$R3 = \left(\frac{1}{2\pi(F_{P1}C2)}\right)$$ $$C3 = \left(\frac{1}{2\pi(F_{P2}R2)}\right)$$ On the 34704 $V_{\mbox{\scriptsize RAMP}}$ is half of 1.2 V since each operation mode spends only half the ramp. ### **TYPICAL APPLICATIONS** - 18. AGND(S) & PGND(S) SHOULD BE CONNECTED TOGETHER AS CLOSE TO THE IC AS POSSIBLE - 19. REFER TO THE FB8 FUNCTIONAL PIN DESCRIPTION ON PAGE 17. Figure 10. 34704A Typical Application Diagram - 20. AGND(S) & PGND(S) SHOULD BE CONNECTED TOGETHER AS CLOSE TO THE IC AS POSSIBLE - 21. REFER TO THE FB8 FUNCTIONAL PIN DESCRIPTION ON PAGE 17. Figure 11. 34704B Typical Application Diagram #### **PACKAGING** ### **PACKAGE DIMENSIONS** For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" listed below. | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NOT T | O SCALE | |---------------------------------------------------------|---------------|---------|---------------------|----------| | TITLE: | | DOCUME | NT NO: 98ASA00712D | REV: 0 | | QFN, THERMALLY EN 7 X 7 X 0.9, 0.4 PITCH, | | STANDAF | RD: NON-JEDEC | | | , , , , , , , , , , , , , , , , , , , | JO TERRITORIE | | 31 | MAR 2014 | ### **PACKAGE DIMENSIONS (CONTINUED)** DETAIL G VIEW ROTATED 90°CW | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO | ) SCALE | |------------------------------------------------------|--------------------|--------------------|----------------------|----------| | TITLE: | DOCUME | NT NO: 98ASA00712D | REV: 0 | | | QFN, THERMALLY ENI<br>7 X 7 X 0.9, 0.4 PITCH, | STANDAF | RD: NON-JEDEC | | | | / | OO TERMINATA | | 31 N | MAR 2014 | ### **PACKAGE DIMENSIONS (CONTINUED)** #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. THIS IS A NON-JEDEC REGISTERED PACKAGE. - 4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG. - 5. MIN. METAL GAP SHOULD BE 0.2 MM. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO | O SCALE | |------------------------------------------------------|--------------------|---------|----------------------|----------| | TITLE: | | DOCUMEN | NT NO: 98ASA00712D | REV: 0 | | QFN, THERMALLY ENF | | STANDAR | RD: NON-JEDEC | | | | | | 31 | MAR 2014 | ## **REVISION HISTORY** | REVISION | DATE | DESCRIPTION OF CHANGES | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2.0 | 4/2008 | Initial Release | | 3.0 | 6/2008 | <ul> <li>Revised 34704 Simplified Application Diagram on page 1</li> <li>Revised 34704 Internal Block Diagram on page 3</li> <li>Revised 34704 Pin Definitions on page 4</li> <li>Revised 34704A Typical Application Diagram on page 49 and 34704B Typical Application Diagram on page 49</li> </ul> | | 4.0 | 6/2009 | Updated category from Advance Information to Technical Data. | | 5.0 | 1/2010 | <ul> <li>Added Max I<sup>2</sup>C Speed as 400kHz to dynamic electrical characteristics table</li> <li>Added Device Physical address to dynamic electrical characteristics table.</li> <li>Added register Definition summary table</li> <li>Changed REG7 name definition on Functional Description table to "Inverter boost"</li> <li>Added efficiency Plots</li> <li>Clarified GrpC and E Shutdown Sequence</li> <li>Clarified REG8 Voltage/Current Regulation Mode on feature list.</li> <li>Clarified Pulse Skipping operation.</li> <li>Added minimum Fine Scaling value at 40%</li> <li>Corrected Register Vs Bit notation on I<sup>2</sup>C user interface section.</li> <li>Added I<sup>2</sup>C reading and writing Bit stream sequence example.</li> <li>Added ACCURATE Bit definition</li> <li>Revised Pin Definitions Table for Pins 3, 11, 35, 40, 46 and 53</li> <li>Removed Li-ion battery references throughout document.</li> <li>Added Feedback Reference Voltage and Feedback Reference Voltage on Current Regulation Mode to Table 4.</li> </ul> | | 6.0 | 9/2011 | <ul> <li>Revised Note 2 on page 7.</li> <li>Changed F<sub>22</sub> to F<sub>22</sub> and F<sub>2P</sub> to F<sub>P2</sub> on page 42.</li> <li>Revised step 1 under "Compensating for Buck operation" section on page 40.</li> <li>Updated the formula for C1 on page 42.</li> <li>Revised step 1 under "Compensating for boost operation" section on page 43.</li> <li>Revised step 1 under "Regulator 3 (Synchronous Buck - internally compensated)" section on page 44.</li> <li>Revised I<sub>OB</sub> definition under "Regulator 8 (Synchronous Boost - internally compensated -Voltage or current feedback)" section on page 45.</li> <li>Revised P-MOSFET description under "Regulator 7 (Inverter controller - external compensation needed)" section on page 46.</li> </ul> | | 7.0 | 12/2011 | <ul> <li>Changed RST Leakage Current from 1 mA to 1 μA in the Static Electrical Characteristics table<br/>on page 9.</li> </ul> | | | 4/2013 | No technical changes. Revised back page. Updated document properties. Added SMARTMOS sentence to first paragraph. | | 8.0 | 12/2014 | Updated case outline (changed 98ASA10751D to 98ASA00712D) as per PCN 16331 | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2014 Freescale Semiconductor, Inc. Document Number: MC34704 Rev. 8.0 12/2014