

# Z80185/Z80195

# **Smart Peripheral Controllers**

# **User Manual**

UM001001-1000

ZiLOG Worldwide Headquarters • 910 E. Hamilton Avenue • Campbell, CA 95008 Telephone: 408.558.8500 • Fax: 408.558.8300 • <u>www.ZiLOG.com</u>



Z80185/Z80195

This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact

### ZiLOG Worldwide Headquarters

910 E. Hamilton Avenue Campbell, CA 95008 Telephone: 408.558.8500 Fax: 408.558.8300 www.ZiLOG.com

Windows is a registered trademark of Microsoft Corporation.

#### **Document Disclaimer**

© 2000 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Except with the express written approval ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses or other rights are conveyed, implicitly or otherwise, by this document under any intellectual property rights.



# Preface

# DOCUMENT ASSUMPTIONS AND CONVENTIONS

The following assumptions and conventions have been adopted to provide clarity and ease of use:

• Use of the Words Set and Clear

The words *set* and *clear* imply that a register bit or a condition has the value of *logical 1* and *logical 0* respectively. When the terms set and clear are followed by a number, often in parentheses, the word *logical* may not be included, but it is implied.

• Notation for Bits and Similar Registers

A field of bits within a register are designated as: Register (n..n). For example: PWM\_CR (31..20). A field of bits within a bus are designated as: Bus<sub>n..n</sub>. For example: PCntl<sub>7..4</sub>. A range of similar (whole) registers is designated as:

Registern..Registern. For example: OPBCS5..OPBCS0.

• Use of the Terms *LSB* and *MSB* 

In this document, the terms *LSB* and *MSB* mean *least significant bit* and *most significant bit* respectively.

• Courier Font

Commands, code lines and fragments, register and other mnemonics, values, equations, and various executable items are distinguished from general text by the use of the Courier font. This convention is not used within tables. Where the use of the font is not possible, as in the Index, the name of the entity is capitalized. For example: The STP bit in the CNTR register must be 1.

• Hexadecimal Values Designated by H



Hexadecimal values are designated by an upper-case letter H as well as the use of Courier font. For example: STAT is set to F8H.

• Use of All Upper-Case Letters

The use of all upper-case letters designates the names of states and commands. For example: The receiver can force the SCL line to Low for force the transmitter into a WAIT state. The bus is considered BUSY after the Start condition. A START command triggers the processing of the initialization sequence.

• Use of Initial Upper-Case Letters

Initial upper-case letters designate settings, modes, and conditions in general text. For example: The Slave receiver leaves the data line High. In Transmit mode, the byte is sent most significant bit first. The Master can generate a Stop condition to abort the transfer.

• Register Access Abbreviations

Register access is designation by the following abbreviations:

| Designation | Description                  |
|-------------|------------------------------|
| R           | Read Only                    |
| R/W         | Read/Write                   |
| W           | Write Only                   |
| _           | Unspecified or indeterminate |

• Use of Fewer Bits Than in a Register Field

When a register field is comprised of multiple bits, a value for the field may be stated as a single number. For example: The reset value for an 8-bit field may be described as 0 when the register contains 8 bits that each have the value 0.

UM001001-1000



# TRADEMARKS

Several trademarks appear in this product specification.

The following items are trademarks of ZiLOG, Inc.:

- Z80
- Z180
- ESCC
- SCC
- Z80185
- Z80195



UM001001-1000



# Table of Contents

| Overview   | 1                                                                                                                                     |
|------------|---------------------------------------------------------------------------------------------------------------------------------------|
|            | Introduction                                                                                                                          |
|            | Pin Description                                                                                                                       |
|            | MPU Functional Description                                                                                                            |
| Memory And | Input/Output Cycle Timing17                                                                                                           |
|            | Timing.17Op Code Fetch Timing.17Operand and Data Read/Write Timing.20Basic Instruction Timing.22Reset Timing.24Bus-Exchange Timing.24 |
|            | Input/Output                                                                                                                          |



| The Processo | r                                                                                                                                                                           |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | Introduction                                                                                                                                                                |
|              | Timing                                                                                                                                                                      |
|              | CPU Options46Z80 versus 64180 Compatibility46I/O Control Register49CPU Control Register51System Configuration Register54On-Chip ROM57Chip Select Outputs57                  |
|              | Wait State Generators60Wait States in I/O Cycles60Wait States in Interrupt Acknowledge Cycles61Wait States in Memory-Space Cycles62                                         |
|              | Halt and Low-Power Operating Modes65Normal Operation65Halt Mode65Sleep Mode66IOStop Mode67System Stop Mode67Idle Mode67Standby Mode With or Without Quick Recovery68        |
|              | Traps and Interrupts70INT/TRAP Control Register72Interrupt Enabling and Disabling74NMI Non-Maskable Interrupt75Maskable Interrupt Level 077Interrupt Vector Low Registers81 |
|              | Interrupt Edge Register 82                                                                                                                                                  |



|         | INT1 and INT2 Interrupts               |
|---------|----------------------------------------|
| Ν       | Iemory Management Unit                 |
| Ν       | 1MU Register Description               |
| Γ       | ynamic RAM Refresh Control             |
|         | Dynamic RAM Refresh Operation Notes101 |
|         | Access                                 |
|         |                                        |
| Iı      | Access                                 |
| Iı<br>E | Access                                 |



viii

|                 | DMA Byte Count Register110DMA Status Register110DMA Mode Register113DMA Wait Control Register116                                                                                                                         |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DM              | IA Operation119Memory to Memory119Memory-Mapped I/O121Channel 1 DMA125DMA Bus Timing126DMAC Channel Priority126DMAC and BUSREQ, BUSACK127DMAC Internal Interrupts127DMAC and NMI128DMAC and Reset129                     |
| Asynchronous Se | rial Communications Interface131                                                                                                                                                                                         |
|                 | Prview   131     Features   131     CL Plack Discrement   122                                                                                                                                                            |
|                 | CI Block Diagram133CI Registers134ASCI Transmit Shift Registers134ASCI Transmit Data Registers134ASCI Receive Shift Registers134ASCI Receive Data FIFO Registers135ASCI Status FIFO Registers135ASCI Status Registers135 |
| ASC             | CI Control Registers                                                                                                                                                                                                     |
| ASO             | CI Control Register B0, 1144ASCI Extension Control Registers147                                                                                                                                                          |



ix

| А              | SCI Time Constant Registers1 | 50             |
|----------------|------------------------------|----------------|
| С              | locking Summary1             | 51             |
| Μ              | Iodem Control                | 53             |
| А              | SCI Interrupts               |                |
| А              | SCI/DMAC Operation           | 56             |
| А              | SCI and Reset                | 57             |
| Clocked Serial | I/O Port                     | 59             |
| F              | eatures                      | 59             |
| С              | SI/O Block Diagram1          | 60             |
| С              | SI/O Registers               | 60<br>61       |
| С              | SI/O Operation               | 63<br>63<br>64 |
| С              | SI/O Operation Timing Notes1 | 64             |
| C              | SI/O Operation Notes1        | 67             |
| С              | SI/O and RESET1              | 68             |
| Programmable   | Reload Timers10              | <b>69</b>      |
| P              | RT Registers1                | 70             |



x

|                | Timer Data Register                             | 170 |
|----------------|-------------------------------------------------|-----|
|                | Timer Reload Register (RLDR: I/O Address = CH0, |     |
|                | OEH, OFH, CH1: 16H, 17H)                        |     |
|                | Timer Control Register                          | 172 |
|                | PRT Timing                                      | 173 |
|                | PRT Interrupts                                  | 175 |
|                | PRT and RESET                                   | 175 |
|                | PRT Operation Notes                             | 175 |
| Counter/Time   | er Channels                                     | 177 |
|                | Introduction                                    | 177 |
|                | I/O Addresses                                   | 177 |
|                | Writing Register                                | 178 |
|                | CTC Registers                                   | 179 |
|                | Control Register (waiting for mnemonic)         | 179 |
|                | Time Constant Register                          | 180 |
|                | Interrupt Vector Register                       | 181 |
|                | Down Counter Register (%DE)                     | 182 |
|                | CTC Operation                                   | 183 |
|                | CTC Interrupts                                  | 184 |
| Watch-Dog T    | imer                                            | 187 |
|                | Introduction                                    | 187 |
|                | WDT Registers                                   | 188 |
| Parallel Ports | •••••••••••••••••••••••••••••••••••••••         | 191 |
|                | Features                                        | 191 |



| Port Register                                        | 191 |
|------------------------------------------------------|-----|
| PIA1 Data Direction Register (%E0)                   | 191 |
| PIA1 Data Register (%E1)                             | 192 |
| PIA2 Data Direction Register (%E2)                   | 192 |
| PIA2 Data Register (%E3)                             | 193 |
| PIA2 Data Alternate Address (%EE)                    | 194 |
| Bidirectional Centronics P1284 Controller            | 195 |
| Introduction                                         | 195 |
| Bidirectional Centronics Registers                   | 197 |
| Reading the Parallel Controls Register               | 197 |
| Writing to the Parallel Controls Register            | 200 |
| Parallel Controls Register Write Peripheral Mode     |     |
| (PARC: DA)                                           |     |
| Writing to the PARC2 Register                        |     |
| Parallel Mode Register                               | 203 |
| PIA 2 Data, Alternate PIA 2 Data, Output Holding and | 205 |
| I/O Registers                                        |     |
| PIA 2 Data Direction Register                        |     |
| Time Constant Register                               |     |
| Vector Register                                      |     |
| Interrupts                                           |     |
| Operating Modes                                      | 211 |
| Non-P128 Mode                                        | 211 |
| Peripheral Inactive Mode                             | 212 |
| Host Compatible Mode                                 | 212 |
| Host Navigation Mode                                 | 213 |
| Host Reserved Mode                                   | 214 |
| Peripheral Compatible/Negotiation Mode               | 214 |
| Host Nibble Mode                                     | 215 |



| Peripheral Nibble Mode<br>Host Byte Mode<br>Peripheral Byte Mode<br>Host ECP Forward Mode                                                                                                                                                                 |     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Peripheral ECP Forward ModesHost ECP Reverse ModesPeripheral ECP Reverse Mode                                                                                                                                                                             | 227 |
| Enhanced Serial Communications Controller                                                                                                                                                                                                                 |     |
| Introduction ESCC Features                                                                                                                                                                                                                                |     |
| The ESCC ChannelBaud Rate GeneratorData Encoding/DecodingDigital Phase-Locked LoopClock SelectionTransmit Data PathReceive Data PathSerial Modes and ProtocolsAsynchronous ModeCharacter-Oriented Synchronous ModesBit-Oriented Synchronous (SDLC/HDLC) M |     |
| SDLC Frame Status FIFO                                                                                                                                                                                                                                    |     |
| Register Addressing                                                                                                                                                                                                                                       | 297 |
| InterruptsInterrupt ControlDaisy-Chain ResolutionInterrupt AcknowledgeThe Receiver InterruptExternal/Status Interrupts                                                                                                                                    |     |



xiii

| Write Registers                  |
|----------------------------------|
| Read Registers                   |
| Instruction Set                  |
| Introduction                     |
| Operand Codes                    |
| Z80 Status Indicator Flags403    |
| Carry Flag                       |
| Add/Subtract Flag405             |
| Parity/Overflow Flag405          |
| Half-Carry Flag406               |
| Zero Flag                        |
| Sign Flag 407                    |
| Instruction Summary408           |
| Appendix A Op Code Maps622       |
| Introduction                     |
| Appendix B Instruction Execution |
| Bus and Control Signal Condition |



xiv



#### ΧV

# List of Figures

| Overview     | •••••      |                                                     |
|--------------|------------|-----------------------------------------------------|
|              | Figure 1.  | Functional Block Diagram                            |
|              | Figure 2.  | 100-Pin QFP Pin Assignments5                        |
| Memory And   | Input/Out  | tput Cycle Timing17                                 |
|              | Figure 3.  | Op Code Fetch Timing Without Wait States            |
|              | Figure 4.  | Op Code Fetch Timing With Wait States19             |
|              | Figure 5.  | Memory Read/Write Timing Without Wait States21      |
|              | Figure 6.  | Memory Read/Write Timing With Wait States           |
|              | Figure 7.  | Instruction Timing                                  |
|              | Figure 8.  | Reset Timing                                        |
|              | Figure 9.  | Bus Exchange Timing During A Memory Read Cycle25    |
|              | Figure 10. | Bus Exchange Timing During CPU Internal Operation26 |
|              | Figure 11. | I/O Read/Write Timing                               |
| The Processo | r          |                                                     |
|              | Figure 12. | RETI Instruction Sequence with MIE Set to 0         |
|              | Figure 13. | MI Temporary Enable Timing                          |
|              | Figure 14. | I/O Read and Write Cycles with IOC Set to 1         |
|              | Figure 15. | I/O Read and Write Cycles with IOC Set to 0         |
|              | Figure 16. | I/O Address Relocation                              |
|              | Figure 17. | Halt Timing                                         |
|              | Figure 18. | Sleep Timing                                        |
|              | Figure 19. | Z80185/Z80195 Idle Mode Exit Because of             |
|              |            | External Interrupt                                  |



| Figure 20.           | Bus Granting to External Master in Idle Mode 35          |
|----------------------|----------------------------------------------------------|
| Figure 21.           | Z8S180 and Z80Z8L180 Standby Mode Exit                   |
|                      | Because of External Interrupt 36                         |
| Figure 22.           | Bus Granting to External Master During Standby Mode . 37 |
| Figure 23.           | TRAP Timing - 2nd Op Code Undefined 38                   |
| Figure 24.           | TRAP Timing - 3rd Op Code Undefined 39                   |
| Figure 25.           | NMI Timing 40                                            |
| Figure 26.           | Level 0 Mode 0 Timing 41                                 |
| Figure 27.           | Level 0 Mode 1 Timing 42                                 |
| Figure 28.           | Level 0 Interrupt Mode 2 Timing 43                       |
| Figure 29.           | INT1, INT2, DMA, ASCI, PRT, CSI/O                        |
|                      | Interrupt Timing                                         |
| Figure 30.           | Refresh Cycle Timing 45                                  |
| Figure 31.           | Refresh Control Register Timing 46                       |
| Figure 32.           | Interrupt Levels                                         |
| Figure 33.           | Level 0 Mode 2 Vector Acquisition 80                     |
| Figure 34.           | INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrupts 86       |
| Figure 35.           | Logical Address Mapping Examples 89                      |
| Figure 36.           | Physical Address Translation                             |
| Figure 37.           | MMU Block Diagram                                        |
| Figure 38.           | I/O Address Translation                                  |
| Figure 39.           | Logical Memory Organization                              |
| Figure 40.           | Logical Space Configuration Example                      |
| Figure 41.           | Physical Address Generation                              |
| Direct Memory Access |                                                          |
| Figure 42.           | DMA Block Diagram 106                                    |
| Figure 43.           | DMA Timing-Cycle Steal Mode 120                          |



xvii

| 131  |
|------|
|      |
|      |
|      |
|      |
| 1 50 |
|      |
|      |
|      |
| 160  |
|      |
|      |
|      |
|      |
|      |
|      |
|      |
|      |



| Counter/Timer Channels                       |                                                            |  |  |  |
|----------------------------------------------|------------------------------------------------------------|--|--|--|
| Figure 62.                                   | CTC Block Diagram 178                                      |  |  |  |
| Bidirectional Centronics P1284 Controller195 |                                                            |  |  |  |
| Figure 63.                                   | Bidirectional Centronics P1284 Controller<br>Block Diagram |  |  |  |
| Enhanced Serial Comm                         | unications Controller                                      |  |  |  |
| Figure 64.                                   | ESCC Channel Block Diagram 235                             |  |  |  |
| Figure 65.                                   | Baud Rate Generator Block Diagram 237                      |  |  |  |
| Figure 66.                                   | Baud Rate Generator Start Up 238                           |  |  |  |
| Figure 67.                                   | Data Encoding Methods                                      |  |  |  |
| Figure 68.                                   | Manchester Encoding Circuit                                |  |  |  |
| Figure 69.                                   | Digital Phase-Locked Loop Block Diagram 245                |  |  |  |
| Figure 70.                                   | DPLL Operation in NRZI Mode 247                            |  |  |  |
| Figure 71.                                   | DPLL Operating Example, NRZI Mode 249                      |  |  |  |
| Figure 72.                                   | .DPLL Operation in FM Mode                                 |  |  |  |
| Figure 73.                                   | DPLL Transmit Clock Counter Output (ESCC Only) 253         |  |  |  |
| Figure 74.                                   | Clock Multiplexer 255                                      |  |  |  |
| Figure 75.                                   | Transmit Data Path Block Diagram 256                       |  |  |  |
| Figure 76.                                   | Receive Data Path Block Diagram                            |  |  |  |
| Figure 77.                                   | Asynchronous Message Format                                |  |  |  |
| Figure 78.                                   | Typical SDLC Message Format                                |  |  |  |
| Figure 79.                                   | SDLC Frame Status FIFO 288                                 |  |  |  |
| Figure 80.                                   | SDLC Byte Counting Detail 290                              |  |  |  |
| Figure 81.                                   | ESCC Interrupt Sources                                     |  |  |  |
| Figure 82.                                   | Peripheral Interrupt Structure                             |  |  |  |
| Figure 83.                                   | Internal Priority Resolution                               |  |  |  |



| Interrupt Flow Chart, For Each Interrupt Source                  |
|------------------------------------------------------------------|
| Write Register 1 Receive Interrupt Mode Control309               |
| Special Conditions Interrupt Service Flow                        |
| TXIP Latching on the ESCC                                        |
| Operation of TBE, Tx Underrun/EOM and TXIP319                    |
| Flow Chart Example of Processing an End-of-Packet320             |
| RR0 External/Status Interrupt Operation                          |
| Data Encoding Waveforms                                          |
| Residue Values vs. Last Characters of Frame,<br>7 Bits/Character |
| Residue Values vs. Last Characters of Frame,<br>6 Bits/Character |
| Residue Values vs. Last Characters of Frame,<br>5 Bits/Character |
|                                                                  |
| Flags Bit Positions                                              |
|                                                                  |



XX



# List of Tables

| The Processor                                |                                                         |  |  |  |
|----------------------------------------------|---------------------------------------------------------|--|--|--|
| Direct Memory Access                         |                                                         |  |  |  |
| Table 1.                                     | Addressing Mode for Channel 0114                        |  |  |  |
| Table 2.                                     | Transfer Mode for Channel 0115                          |  |  |  |
| Table 3.                                     | DMA Transfer Mode Combinations115                       |  |  |  |
| Table 4.                                     | DMA Transfer Mode for Channel 1119                      |  |  |  |
| Table 5.                                     | DMA Source Transfer Request124                          |  |  |  |
| Table 6.                                     | DMA Destination Transfer Request124                     |  |  |  |
| Asynchronous Serial Communications Interface |                                                         |  |  |  |
| Table 7.                                     | ASCI Data Formats                                       |  |  |  |
| Table 8.                                     | Sample Rate                                             |  |  |  |
| Table 9.                                     | Modem Control Signals154                                |  |  |  |
| Clocked Serial I/O Port 159                  |                                                         |  |  |  |
| Table 10.                                    | CSI/O Baud Rate Selection162                            |  |  |  |
| Bidirectional Centronics P1284 Controller195 |                                                         |  |  |  |
| Table 11.                                    | Nibble Mode Bit Assignments                             |  |  |  |
| Enhanced Serial Communications Controller    |                                                         |  |  |  |
| Table 12.                                    | Baud Rates for 18.432-MHz Clock and<br>16X Clock Factor |  |  |  |
| Table 13.                                    | Write Register Bits Ignored in Asynchronous Mode263     |  |  |  |



XX

|                | Table 14.  | Transmit Bits per Character                                            |
|----------------|------------|------------------------------------------------------------------------|
|                | Table 15.  | Data Encoding for Five or Fewer Data Bits 265                          |
|                | Table 16.  | Initialization Sequence Asynchronous Mode 269                          |
|                | Table 17.  | Residue Codes                                                          |
|                | Table 18.  | Initializing in SDLC Mode                                              |
|                | Table 19.  | SDLC Loop Mode Initialization                                          |
|                | Table 20.  | Interrupt Vector Modification                                          |
|                | Table 21.  | Data Encoding for Five or Less Bits/Character in WR5, Bits 6 and 5 350 |
| Instruction Se | et         |                                                                        |
|                | Table 22.  | Operand                                                                |
|                | Table 23.  | Instruction Summary                                                    |
|                | Table 24.  | DAA Addition/Subtraction Operation 449                                 |
| Appendix B I   | nstruction | Execution                                                              |
|                | Table 25.  | Instruction                                                            |
|                | Table 26.  | Interrupt Cycles                                                       |





# Overview

# INTRODUCTION

This manual describes the operation and programming of the Z80185/ Z80195 Smart Peripheral Controllers. The Z80185/Z80195 Product Specification describes the quantitative performance characteristics of the device. This chapter provides an overview of the controllers and describes its pinout and pin functions.

# Features

- Enhanced Z8S180 MPU
  - Code Compatible with ZiLOG's  $Z80^{\ensuremath{\mathbb{R}}}/Z180^{\ensuremath{^{\text{\tiny M}}}}$  CPUs
  - Extended Instructions
  - Two Enhanced DMA Channels
  - On-Chip Interrupt Controllers
  - Three On-Chip WAIT-State Generators
  - On-Chip Clock Oscillator/Generator
  - Expanded MMU Addressing (to 1 MB)
  - Clocked Serial I/O Port
  - Two 16-Bit Counter/Timers
  - Two Enhanced UARTs (to 512 Kbps)
- Four Z80 CTC Channels
- One  $\text{ESCC}^{\mathsf{TM}}$  Channel
- Two 8-Bit Parallel Ports
- Bidirectional Centronics<sup>™</sup> (IEEE P1284) Controller
- Clock Speeds: 20, 33 MHz



2

- Operating Range: 5 Volts (3.3V @ 20 MHz)
- Operating Temperature Range: 0°C to +70°C
- 100-Pin QFP Package Style

# **GENERAL DESCRIPTION**

The Z80185/Z80195 is a smart Peripheral controller device specifically designed to manage input and output (I/O) requirements for both serial and parallel connectivity. The Z80185/Z80195 is the version of the device that does not contain ROM.

These devices are well-suited for use in general-purpose data communication equipment, external modems using a parallel interface, protocol translators, and low-cost WAN adapters. It is ideal for managing laser printer I/O, as well as serving as the main processor in low-cost printer applications.

The Z80185/Z80195 features an enhanced Z8S180 microprocessor linked with one enhanced channel of ZiLOG's industry-standard ESCC serial communications controller, and 25 bits of parallel I/O. Of these 25 I/O lines, 17 can be configured as a Bidirectional Centronics<sup>TM</sup> (IEEE P1284) port. When configured as a P1284 port, the device can operate in either the Host or Peripheral role in compatible, nibble, byte, or ECP mode.

Note: The Z80185/Z80195 device contains a single-channel Enhanced SCC<sup>™</sup>. In this user's manual, it may be called enhanced SCC or ESCC.

For additional information on ZiLOG microprocessors referenced in this user's manual, please refer to the following technical documentation:

- Z80180, Z8S180, Z80181 Microprocessors
  - Z80180/Z180 MPU User's Manual, DC 8276-04
  - Z180 Databook, DB971800100

⋟



3

- SCC, ESCC
  - Serial Communication Controllers User's Manual, DC 8293-02
- Z84C15, Z8430/C30
  - Z80 Microprocessor Family Databook, DC 8321-00



Figure 1. Functional Block Diagram



4 Z i L O G



UM001001-1000



Figure 2. 100-Pin QFP Pin Assignments

## **PIN DESCRIPTIONS**

## **CPU Signals**

**A19-A0.** *Address Bus* (Input/Output, Active High, 3-State). A0-A19 are a 20-bit address bus that provides the address for up to 1 MB of memory, and for up to 64 KB of space. The address bus enters a High impedance state during reset and external bus acknowledge cycles. This bus is an input when BUSACK is Low. No address lines are multiplexed with any other signals.

**D7-D0.** *Data Bus* (Bidirectional, Active High, 3-State). D7-D0 constitute an 8-bit bidirectional data bus, used to transfer information to and from I/ O and memory devices. The data bus enters the High impedance state during reset and external bus acknowledge cycles, as well as during SLEEP and HALT states.

**RD.** *Read* (Input/Output, Active Low, 3-State). RD indicates that the CPU is reading data from memory or an I/O device. The addressed I/O or memory device should use this signal to gate data onto the CPU data bus. This pin is an input during bus acknowledge cycles.

**WR.** *Write* (Input/Output, Active Low, 3-State). WR indicates that the CPU data bus holds valid data to be stored at the addressed I/O or memory location. This pin is an input during bus acknowledge cycles.

**IORQ.** *I/O Request* (Input/Output, Active Low, 3-State).  $\overline{IORQ}$  indicates that the address bus contains a valid I/O address for a read or write operation.  $\overline{IORQ}$  is also generated, along with  $\overline{M1}$ , during the acknowledgment of the  $\overline{INT0}$  input signal to indicate that an interrupt response vector can be placed onto the data bus. This pin is an input during bus acknowledge cycles.



6

**M1**. *Machine Cycle 1* (Input/Output, Active Low). Together with  $\overline{\text{MREQ}}$ ,  $\overline{\text{M1}}$  indicates that the current cycle is the opcode fetch cycle of an instruction execution. Together with  $\overline{\text{IORQ}}$ ,  $\overline{\text{M1}}$  indicates that the current cycle is for an interrupt acknowledge. It is also used with the  $\overline{\text{HALT}}$  and ST signals to indicate the status of the CPU machine cycle. The processor can be configured so that this signal is compatible with the  $\overline{\text{M1}}$  signal of the Z80, or with the  $\overline{\text{LIR}}$  signal of the 64180. This pin is 3-stated during bus acknowledge cycles.

**MREQ.** Memory Request (Input/Output, Active Low, 3-State).  $\overline{\text{MREQ}}$  indicates that the address bus holds a valid address for a memory read or memory write operation. It is included in the RAMCS and ROMCS signals, and because of this may not be needed in some applications. This pin is an input during bus acknowledge cycles.

**WAIT.** (Input/Open-Drain Output, Active Low.) WAIT indicates to the MPU that the addressed memory or I/O devices are not ready for a data transfer. This input is used to induce additional clock cycles into the current machine cycle. External devices should also drive this pin in an open-drain fashion. This results in a wired OR of the Wait indications produced by external devices and those produced by the two separate Wait State generators in the Z80185/Z80195. If the wire-ORed input is sampled Low, then additional wait states are inserted until the WAIT input is sampled High, at which time the cycle is completed.

**HALT.** *Halt/Sleep Status* (Output, Active Low). This output is asserted after the CPU has executed either the HALT or SLP instruction, and is waiting for non-maskable or maskable interrupt before operation can resume. It is also used with the  $\overline{M1}$  and  $\overline{ST}$  signals to indicate the status of the CPU machine cycle. On exit from the Halt/Sleep state, the first instruction fetch is delayed for 16 clock cycles after the HALT pin goes High.

**BUSACK.** *Bus Acknowledge* (Output, Active Low). **BUSACK** indicates to the requesting device that the MPU address and data bus, as well as some control signals, have entered their High impedance state.



**BUSREQ.** *Bus Request* (Input, Active Low). This input is used by external devices (such as DMA controllers) to request access to the system bus. This request has a higher priority than NMI and is always recognized at the end of the current machine cycle. This signal stops the CPU from executing further instructions and places the address and data buses, and other control signals, into the High impedance state.

**NMI.** Non-Maskable Interrupt (Input, Negative Edge Triggered).  $\overline{\text{NMI}}$  has a higher priority than the  $\overline{\text{INT}}$  pins and is always recognized at the end of an instruction, regardless of the state of the interrupt enable flip-flops. This signal forces CPU execution to location 0066H.

**INT0.** *Maskable Interrupt Request 0* (Input/Open-Drain Output, Active Low). This signal is generated by internal and external I/O devices. External devices should also drive this signal in an open-drain fashion. The CPU honors this request at the end of the current instruction cycle as long as it is enabled, and the NMI and BUSREQ signals are Inactive. The CPU acknowledges this interrupt request with an interrupt acknowledge cycle. During this cycle, both the MI and IORQ signals become active.

**INT1, INT2.** *Maskable Interrupt Requests 1 and 2* Inputs, Active Low). These signals are generated by external I/O devices. The CPU honors these requests at the end of the current instruction cycle as long as the NMI, BUSREQ, and INT0 signals are inactive. The CPU responds to these interrupt requests with an idle time period of the same duration as an interrupt acknowledge cycle. Neither the M1 nor the IORQ signals become active during this period. These pins may be programmed to provide active Low level, rising or falling edge interrupts. The level of the external INT1 and INT2 pins may be read in the Interrupt Edge Register.

**RFSH.** *Refresh* (output, Active Low, 3-state). **RFSH** and **MREQ** Active indicate that the current CPU machine cycle and the contents of the address bus should be used for refresh of dynamic memories. The low order eight bits of the address bus (A7-A0) contain the refresh address.



8

# **UART and CSIO Signals**

**CKA0/CKS**. *Asynchronous Clock 0 or Serial Clock* (Input/Output). An optional clock input or output for ASCI channel 0 or the Clocked Serial I/ O Port.

**DCD0/CKA1.** *Data Carrier Detect 0 or Asynchronous Clock 1* (Input/ Output). A Low-Active modem status input for ASCI channel 0, or a clock input or output for ASCI channel 1.

**RTS0/TxS.** *Request to Send 0 or Clocked Serial Transmit Data* (output). A programmable modem control output for ASCI channel 0, or the serial output from the CSIO channel.

**CTS0/RxS.** *Clear to Send 0 or Clocked Serial Receive Data* (Input). A Low-Active modem control input for ASCI channel 0, or the serial data input to the CSIO channel.

**TXA0.** *Transmit Data 0* (Output). This output transmits data from ASCI channel 0.

**RXA0.** *Receive Data 0* (Input). This input receives data for ASCI channel 0.

**RXA1.** *Receive Data 1* (Input). This input receives data for ASCI channel 1.

**TXA1.** *Transmit Data 1* (Output). This output transmits data from ASCI Channel 1.

# **Multiplexed Signal**

 $T_{OUT}$ /DREQ. *Timer Out or External DMA Request* (Input or Output). This pin can be programmed to be either  $T_{OUT}$ , the High-Active pulse output from PRT channel 1, or a Low- Active DMA Request input from an external Peripheral.



# **ESCC Signals**

**TXD.** *Transmit Data* (Output). This output transmits serial data at standard TTL levels.

**RXD.** *Receive Data* (Input). This input receives serial data at standard TTL levels.

**TRXC.** *Transmit/Receive Clock* (Input or Output). This pin functions under program control. TRXC may supply the receive clock or the transmit clock in the input mode or supply the output of the digital phase-locked loop, the crystal oscillator, the baud rate generator, or the transmit clock in the output mode.

**RTXC.** *Receive/Transmit Clock* (Input). This pin functions under program control. RTXC may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock for the digital phase-locked loop. The receive clock may be 1, 16, 32, or 64 times the data rate in asynchronous mode.

**CTS**. *Clear To Send* (Input, Active Low). If this pin is programmed as an auto enable, a Low on it enables the ESCC transmitter. If not programmed as an auto enable, it can be used as a general-purpose input. This pin is Schmitt-trigger buffered to accommodate slow rise-times. The ESCC detects transitions on this input and can interrupt the processor on either logic level transition.

**DCD.** *Data Carrier Detect* (Input, Active Low). This pin functions as an ESCC receiver enable when programmed as an auto enable; otherwise it can be used as a general-purpose input pin. The pin is Schmitt-trigger buffered to accommodate slow rise-times. The ESCC detects transitions on this pin and can interrupt the processor on either logic level transition.

**RTS**. *Request to Send* (Output, Active Low). When the Request to Send (RTS) bit in Write Register 5 is set, the RTS signal goes Low. When the RTS bit is reset in the Asynchronous mode and auto enables is on, the signal goes High after the transmitter is empty. In Synchronous mode, or in Asynchronous mode with auto enables off, the RTS pin strictly follows



10

the state of the RTS bit. Thus the pin can be used as a general-purpose output. In a special AppleTalk mode on the Z80185/Z80195, the pin is under hardware control.

**DTR.** Data Terminal Ready (Output, Active Low). The  $\overline{\text{DTR}/\text{REQ}}$  functionality found in other SCC family members has been reconfigured in the Z80185/Z80195 ESCC. The  $\overline{\text{DTR}}$  output is routed to this pin, while the  $\overline{\text{REQ}}$  signal is routed to the DMA request multiplexing logic as described in a later section on the ESCC. This pin follows the state of the DTR bit in WR5 of the ESCC.

**Note:** The  $\overline{W}/REQ$  pin present on other SCC family members has its two possible functions reconfigured in the Z80185/Z80195. The Wait output of the ESCC drives the WAIT signal in a wire-ORed fashion with other internal and external Peripherals. The REQ component is routed to the DMA request multiplexing logic as described in a later section on the ESCC.

# **Parallel Ports**

**PIA16-14.** *Port 1, Bits 6-4 or CTC ZC/TO2-0* (Input/Output). These lines can be configured as inputs or outputs, or as the 0-count/timeout outputs of three of the four CTC channels, on a bit-by-bit basis.

**PIA13-10.** *Port 1, Bits 3-0 or CTC CLK/TRG3-0* (Input/Output). These lines can be configured as inputs or outputs, or as the clock/trigger inputs of the four CTC channels, on a bit-by-bit basis.

**PIA27-20.** Port 2, Data, or Bidirectional (Input/Output). These lines can be configured as inputs or outputs on a bit-by-bit basis when not used for Bidirectional Centronics  $\neg$  operation. However, when used for Bidirectional Centronics operation, software and hardware controls the direction of all eight as a unit.



# **Bidirectional Centronics Pins**

**nStrobe, nAutoFd, nSelectIn, nInit** (Input/Output). These are inputs when using P27-20 for a Peripheral or outputs when using P27-20 for a Host. In certain P1284 modes, these pins assume other names as described in the section on the P1284 controller. When not using P27-20 for a parallel port, these pins can be used as general-purpose inputs or outputs.

**Busy, nAck, PError, nFault, Select** (Input/Output). These are outputs when using P27-20 for a Peripheral or inputs when using P27-20 for a Host. In certain P1284 modes, these pins have other names as described in the section on the P1284 controller. When not using P27-20 for a parallel port, these pins can be used as general-purpose outputs or inputs. These pins function in the opposite direction from the preceding group.

# **System Control Signals**

**ST.** *Status* (Output, Active High). This signal is used with the  $\overline{M1}$  and  $\overline{HALT}$  output to indicate the nature of each CPU machine cycle.

**RESET.** *Reset Signal* (Input, Active Low). RESET signal is used for initializing the Z80185/Z80195 and other devices in the system. It must be kept Low for at least three system clock cycles.

**IEI.** *Interrupt Enable Signal* (Input, Active High). IEI is used with IEO to form a priority daisy-chain when there are external interrupt-driven Z80-compatible Peripherals.

**IEO**. *Interrupt Enable Output Signal* (Output, Active High). In an interrupt daisy-chain, IEO enables interrupts from external Peripherals that have lower priority than on-chip Peripherals. IEO is Active when IEI is 1, the CPU is not servicing an interrupt from an on-chip Peripheral, and no interrupt is being requested by the ESCC channel, the P1284 controller, or any of the CTC channels.



12

**IOCS.** IOCS decodes  $\overline{IORQ}$ ,  $\overline{M1}$ , and the address lines to ensure it is activated for an I/O space access to any register in any block of eight registers that does not contain any on-chip registers. Also included in the decode is any programmed relocation of the 180 register set in the ICR, and the Decode High I/O bit in the System Configuration Register. If the 180 registers are not relocated, and Decode High I/O is 0,  $\overline{IOCS}$  is Active from address XX40 though XXD7, XXF8 through XXFF, and NN00 through NN3F, where NN are non-zero. If the 180 registers are not relocated and Decode High I/O is 1,  $\overline{IOCS}$  is Active from 0040 through 00D7, and 00F8 through FFFF.  $\overline{IOCS}$  is Active when an external master is in control of the bus, as well as when the Z80185/Z80195 processor has control.

**RAMCS.** *RAM Chip Select* (Output, Active Low). This signal is driven Low for memory accesses at addresses that fall between the values programmed into the RAMLBR and RAMUBR registers. It is Active when an external master has control of the bus, as well as when the Z80185/Z80195 processor is in control.

**ROMCS.** *ROM Chip Select* (Output, Active Low). This output is driven Low for memory accesses between the top of on-chip ROM (if on-chip ROM is enabled) and the value programmed into the ROMBR register. It is Active when an external master has control of the bus, as well as when the Z80185/Z80195 processor is in control.

**XTAL.** *Crystal* (Input, Active High). This pin functions as the Crystal oscillator connection and should be left open if an external clock is used instead of a crystal. The oscillator input is not a TTL level (see the "DC Characteristics" section).

**EXTAL.** *External Clock/Crystal* (Input, Active High). This pin functions as a Crystal oscillator connection. An external clock can be input to the Z80185/Z80195 on this pin when a crystal is not used. This input is Schmitt-triggered.

**PHI.** *System Clock* (Output, Active High). This output is the processor's reference clock, and is provided for the use of external logic. The frequency of this output may be equal to, or one-half that of the crystal or
input clock frequency, depending on an internal register bit. After Reset, the output frequency is one-half the crystal or input clock frequency.

# **MPU FUNCTIONAL DESCRIPTION**

The Z80185/Z80195 includes a ZiLOG Z8S180 MPU (Static Z80180 MPU). This feature allows software code compatibility with existing Z180 software code. The following is an overview of the major functional units of the Z80185/Z80195.

The MPU portion of the Z80185/Z80195 is the Z8S180 core with added features and modifications. The single-channel EMSCC of the Z80185/Z80195 is compatible with the Z85233 EMSCC with additional enhancements for LocalTalk and the demultiplexing of the  $\overline{\text{DTR}/\text{REQ}}$  and  $\overline{\text{WT}/\text{REQ}}$  lines.

# ARCHITECTURE

The Z80185/Z80195 combines a high-performance CPU core with a variety of system and I/O resources useful in a broad range of applications. The CPU core consists of four functional blocks:

- Central Processing Unit (CPU)
- Memory Management Unit (MMU)
- Clock Generator
- Bus State Controller (Dynamic Memory Refresh)

The integrated I/O resources make up the remaining functional blocks:

- Direct Memory Access (DMA Control, Two Channels)
- Asynchronous Serial Communications Controller (ASCI, Two Channels)
- Programmable Reload Timers (PRT, Two Channels)



- Clocked Serial I/O Channel (CSIO)
- Enhanced Z85C33 (ESCC)
- Counter/Timer Channels (CTC)
- Parallel I/O
- Bidirectional P1284 Controller

**Memory Management Unit.** The MMU allows the user to map the memory used by the CPU (logically only 64 KB) into the 1 MB addressing range supported by the Z80185/Z80195. The organization of the MMU object code maintains compatibility with the Z80 CPU while offering access to an extended memory space. This is accomplished by using an effective "common area-banked area" scheme.

**Central Processing Unit.** The CPU is microcoded to provide a core that is object-code compatible with the Z80 CPU. It also provides a superset of the Z80 instruction set, including 8-bit multiply. This core has been modified to allow many of the instructions to execute in fewer clock cycles than on the Z80.

**Clock Generator.** This logic generates the system clock from either an external crystal or clock input. The external clock is divided by one or two, and is provided to both internal and external devices.

**Bus State Controller.** This logic performs the status and bus control activity associated with both the CPU and some on-chip Peripherals. This includes wait state timing, reset cycles, DRAM refresh, and DMA bus exchanges.

**Interrupt Controller.** This logic monitors and prioritizes internal and external interrupts and traps to provide the correct responses from the CPU. To maintain compatibility with the Z80 CPU, three different interrupt modes are supported.

**DMA Controller.** The DMA controller provides high speed transfers between memory and I/O devices. Transfer operations supported are memory to memory, and memory to/from I/O. Transfer modes supported



are request, burst and cycle steal. DMA transfers can access the full 1 MB addressing range with a block length up to 64 KB, and can cross over 64K boundaries. On the Z80185/Z80195, the two DMA channels can handle I/ O from the ESCC, the bidirectional Centronics interface, both UARTs (ASCIs), or an external device. Furthermore, the Z80185/Z80195's two channels can be used for the same device with hardware alternation, allowing continuous operation at very high data rates.

**ESCC.** This multiprotocol serial channel can handle asynchronous formats, character-oriented synchronous protocols, or bit-oriented synchronous protocols such as HDLC, LocalTalk, SDLC, X.25 and frame relay. It is enhanced from the industry-standard SCC by the inclusion of an 8-character receive FIFO and 4-character transmit FIFO and other improvements. For the Z80185/Z80195, the ESCC includes a special LocalTalk (AppleTalk) mode in which it automatically handles start- and end-of-frame transmission that required dedicated processor attention with previous (E)SCCs.

**Bidirectional P1284 Interface.** This controller, when combined with one of the DMA channels, can transfer large blocks of data into or out of one of the Z80185/Z80195's parallel ports without processor attention. It can operate as the Host or Peripheral side of such a parallel link in the standard Centronics compatible mode or any of the IEEE-defined Nibble, Byte or ECP modes. Data rates up to 700 KB/second in compatible mode, and up to about 2.5 MB/second in ECP mode can be achieved. Throughput and software overhead are further improved by hardware RLE-expansion provided by the interface during ECP reception.

**Asynchronous Serial Communications Interface (ASCI).** The ASCI logic provides two full-duplex UARTs. Each channel includes a choice of two programmable baud rate generators and modem control signals. On the Z80185/Z80195, the baud rate generators can be used with any crystal frequency and can handle data rates up to the oscillator rate divided by 64 (520 Kbits/second at 33.33 MHz). A new 4-byte receive FIFO helps make such data rates achievable in most applications.



**Programmable Reload Time (PRT).** This logic consists of two separate channels, each containing a 16-bit counter (timer) and count reload register. The time base for the counters is derived from the system clock (divided by 20) before reaching the counter. PRT channel 1 provides an optional output to allow for waveform generation.

**Counter/Timers (CTCs).** Four of these flexible channels add to the counting and timing facilities provided by the two PRTs. Each channel includes a prescaler and 8-bit downcounter with programmable reload value, and can be programmed for counter/timer, or triggered-timer operation. On the Z80185/Z80195, a Long Counter mode provides for extended time intervals despite today's fast oscillator rates.

**Clocked Serial I/O (CSIO).** The CSIO channel provides a half-duplex serial transmitter and receiver. This channel can be used for simple high-speed data connection to another microprocessor or microcomputer, or to serial memories.



# Memory And Input/Output Cycle Timing

#### TIMING

The basic CPU operation consists of one or more Machine Cycles (MC). A machine cycle consists of an access to internal or external memory or I/ O and includes at least three system clocks called  $T_1$ ,  $T_2$ , and  $T_3$ . Optional Wait states may be inserted between  $T_2$  and  $T_3$ , either by one of the onchip Wait-state generators or by external logic driving the WAIT pin. In this manual, external system clock-cycles that are idle during instruction execution, are not considered machine cycles. Thus, the execution of an instruction requires one or more machine cycles and for some instructions, one or more externally-idle system clocks.

A system clock cycle may be one or two cycles on the XTAL pin(s) depending on the setting for the clock divide option in the CPU Control Register (CCR), as described in the "CPU Options" section.

To avoid undue complexity, the following descriptions and waveforms assume that the MIE and IOC bits in the Operating Mode Control Register (OMCR) are both 1. The "CPU Options" section, describes the effects of the setting of these bits.

# **Op Code Fetch Timing**

Figure 3 describes the Op Code instruction fetch timing with no Wait states. An Op Code fetch cycle is externally indicated when the  $\overline{M1}$  output pin is Low.



18



Figure 3. Op Code Fetch Timing Without Wait States

In the first half of  $T_1$ , the address bus (A19-A0) is driven by the contents of the Program Counter (PC). The address bus contains the translated address Output of the on-chip MMU.

In the second half of  $T_1$ , the  $\overline{\text{MREQ}}$  and  $\overline{\text{RD}}$  signals are asserted Low, enabling memory.



19

The Op Code on the data bus is latched at the Rising edge of  $T_{3}$ , and the bus cycle terminates at the end of  $T_{3}$ .

Figure 4 illustrates the insertion of Wait states  $(T_W)$  into the Op Code fetch cycle. Wait states  $(T_W)$  are controlled by the external WAIT input combined with on-chip programmable Wait-state generators. At the Falling edge of  $T_2$ , the combined WAIT input is sampled. If WAIT input is asserted Low, a Wait state  $(T_W)$  is inserted. The address bus, MREQ, RD and M1 are held stable during Wait states. When WAIT is sampled Inactive High at the Falling edge of  $T_W$ , the bus cycles enter  $T_3$  and completes at the end of  $T_3$ .



Figure 4. Op Code Fetch Timing With Wait States



20

# **Operand and Data Read/Write Timing**

Operand and data read/write timing differs from Op Code fetch timing in two ways. First, the  $\overline{M1}$  output is held Inactive. Second, read-cycle timing is relaxed by one-half clock cycle because data is latched at the Falling edge of T<sub>3</sub>.

Instruction operands include immediate data, displacements, and extended addresses and have the same timing as memory-data reads.

During memory-write cycles, the  $\overline{\text{MREQ}}$  signal goes Active in the second half of T<sub>1</sub>, and the data bus is driven with the write data.

At the start of  $T_2$ , the  $\overline{WR}$  signal is asserted Low enabling memory. MREQ and  $\overline{WR}$  go Inactive in the second half of  $T_3$  followed by disabling of the write data on the data bus.

Wait states ( $T_W$ ) may be inserted as previously described for Op Code fetch cycles. Figure 5 illustrates read/write timing without Wait states, while Figure 6 illustrates read/write timing with Wait states.





Figure 5. Memory Read/Write Timing Without Wait States



22



Figure 6. Memory Read/Write Timing With Wait States

#### **Basic Instruction Timing**

An instruction may consist of a number of machine cycles including Op Code fetch, operand fetch, and data read/write cycles. An instruction may also include clock-cycles for internal processes, during which the bus is Idle.

Figure 7 illustrates the bus timing for the data-transfer instruction (LD (IX+d),g. This instruction moves the contents of a CPU register (g) to the memory location with address computed by adding a signed 8-bit displacement (d) to the contents of an index register (IX).



23



Figure 7. Instruction Timing

The instruction cycle starts with the two machine cycles required to read the two byte instruction Op Code as indicated by  $\overline{M1}$  Low. The instruction operand (d) is fetched.

The external bus is IDLE while the CPU computes the effective address. Finally, the computed memory location is written with the contents of the CPU register (g).



# **Reset Timing**

Figure 8 illustrates hardware Reset timing. If the  $\overline{\text{RESET}}$  pin is Low for six or more clock cycles, processing is terminated and the execution restarts from address (logical and physical) 00000H.





# **Bus-Exchange Timing**

The processor coordinates the exchange of control, address and data bus ownership with another bus Master. The alternate bus Master may request the bus release by asserting the  $\overline{\text{BUSREQ}}$  Input Low. After the Z80185/ Z80195 releases the bus, control passes to the alternate bus Master by asserting the  $\overline{\text{BUSACK}}$  Output Low.

The bus may be released by the Z80185/Z80195 at the end of a machine cycle or an external Idle clock cycle.

When the bus is released, the address bus (A1..A19), data bus (D0..D7), and control signals ( $\overline{\text{MREQ}}$ ,  $\overline{\text{IORG}}$ ,  $\overline{\text{RD}}$ , and  $\overline{\text{WR}}$ ) are placed in the high-impedance state to on-chip memory or I/O. These signals are monitored





for a cycle by the alternate bus Master. Dynamic RAM refresh is not performed when the Z80185/Z80195 has released the bus. The alternate bus Master must provide dynamic-memory refreshing if the bus is released for long periods of time.

Figure 9 illustrates  $\overline{\text{BUSREQ}/\text{BUSACK}}$  bus-exchange timing during a memory-read cycle. Figure 10 illustrates bus exchange during a CPU internal operation.  $\overline{\text{BUSREQ}}$  is sampled at the Falling edge of the system clock prior to T<sub>3</sub>, Ti and Tx (BUS RELEASE state). If  $\overline{\text{BUSREQ}}$  is asserted Low at the Falling edge of the clock state prior to Tx, another Tx is executed.



Figure 9. Bus Exchange Timing During A Memory Read Cycle



26



Figure 10. Bus Exchange Timing During CPU Internal Operation

#### **INPUT/OUTPUT**

Input/Output devices and registers reside in a separate address space from memory. In the original Z80, I/O addresses were 8 bits wide and were carried on the A7..A0 lines, with A15..A8 were driven from various CPU registers and were mostly ignored by I/O devices. With the Z8018X family, I/O addresses are extended to 16 bits, and special instructions like INO and OUTO are included which ensure that the A15..8 lines are all 0.



# Internal I/O Registers

The Z80185/Z80195 contain two groups of I/O registers. Group 1 includes the registers for the MMU, DMA, ASCIs, PRT and CSI/O, and has the following characteristics:

- Decodes 16-bit I/O addresses.
- Resides at addresses 0000-003F after Reset, but may be relocated to 00040-007F or 0080-00BF by programming the I/O Control Register (ICR).
- Is accessed in three clock-machine cycles.

Group 2 includes the registers for the ESCC, parallel ports, Bidirectional Centronics controller, CTCs, chip select, and Watch-Dog Timer, and has the following characteristics:

- May decode 8- or 16-bit addresses depending on the Decode High bit in the System Configuration Register.
- Resides at addresses xxD8-xxF1.
- Is accessed using four machine clock-cycles, like off-chip I/O devices.

## I/O Read/Write Timing

I/O instructions cause data read/write transfers which differ from memory-data transfers in the following ways:

- 1. The  $\overline{\text{IORQ}}$  signal is asserted Low instead of the  $\overline{\text{MREQ}}$  signal.
- 2. The 16-bit I/O address is not translated by the MMU.
- 3. A19..A16 are held Low.
- A15..A8 may or may not be decoded by the I/O device. At least one Wait state (T<sub>W</sub>) is always inserted for I/O ready and write cycles (except Group 1 internal I/O cycles). See Figure 11.



28



Note: A19..A16 = 0 for I/O Cycles







# The Processor

# INTRODUCTION

This chapter describes the processor core of the Z80185/Z80195, with particular emphasis on the operational options provided by its various I/O Registers.

# TIMING

Figure 12 illustrates the RETI instruction sequence. Figure 13 depicts the MI Temporary Enable timing diagram. Figure 14 illustrates the I/O Read and Write Cycles with IOC set to 1.



Figure 12. RETI Instruction Sequence with MIE Set to 0





Figure 13. MI Temporary Enable Timing



Figure 14. I/O Read and Write Cycles with IOC Set to 1



Figure 15 depicts the I/O Read and Write Cycles with IOC set to 0. Figure 16 illustrates the I/O address relocation.



Figure 15. I/O Read and Write Cycles with IOC Set to 0



Figure 16. I/O Address Relocation



Figure 17 depicts Halt timing, while Figure 18 represents Sleep timing. Figure 19 illustrates the Z80185/Z80195 Idle Mode Exit because of External Interrupt.



Figure 17. Halt Timing





Figure 18. Sleep Timing



34



Figure 19. Z80185/Z80195 Idle Mode Exit Because of External Interrupt

Figure 20 illustrates Bus Granting to External Master in Idle Mode. Figure 21 depicts Z8S180 and Z80Z8L180 Standby Mode Exit because of External Interrupt. Figure 22 represents Bus Granting to External Master During Standby Mode.







Figure 20. Bus Granting to External Master in Idle Mode





Figure 21. Z8S180 and Z80Z8L180 Standby Mode Exit Because of External Interrupt





Figure 22. Bus Granting to External Master During Standby Mode

Figure 23 represents TRAP Timing - 2nd Op Code Undefined. Figure 24 depicts TRAP Timing - 3rd Op Code Undefined.





Figure 23. TRAP Timing - 2<sup>nd</sup> Op Code Undefined



39



Figure 24. TRAP Timing - 3<sup>rd</sup> Op Code Undefined

Figure 25 depicts  $\overline{\text{NMI}}$  timing. Figure 26 illustrates Level 0 Mode 0 Timing. Figure 27 represents Level 0 Mode 1 Timing.





Figure 25. NMI Timing







Figure 26. Level 0 Mode 0 Timing



42



\*Two Wait states are automatically inserted.



Figure 28 represents Level 0 Interrupt Mode 2 timing. Figure 29 depicts INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt timing.







Figure 28. Level 0 Interrupt Mode 2 Timing



44



\*Two Wait states are automatically inserted.

#### Figure 29. INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing

Figure 30 depicts Refresh Cycle timing. Figure 31 illustrates the Refresh Control Register timing.





Note: \* If three refresh cycles are specified, TRW, is inserted. Otherwise, TRW is not inserted. MC: Machine Cycle

Figure 30. Refresh Cycle Timing



46



Figure 31. Refresh Control Register Timing

# **CPU OPTIONS**

## Z80 versus 64180 Compatibility

The Z80185/Z80195 is descended from two different *ancestor* processors, ZiLOG's original Z80 and the Hitachi 64180. The Operating Mode Control Register (OMCR) may be programmed to select between certain differences between the Z80 and the 64180.

Operating Mode Control Register (OMCR: 3EH)



|                  |         |                | Table 1:                                                                                                                                                                                                                                                                                                                                                                                    | ziles 47 |
|------------------|---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 7                | 6       | 5              | 4                                                                                                                                                                                                                                                                                                                                                                                           | 0        |
| MIE              | MITE    | IOC            | Reserved                                                                                                                                                                                                                                                                                                                                                                                    |          |
| 1                | 1       | 1              |                                                                                                                                                                                                                                                                                                                                                                                             |          |
| R/W              | W       | R/W            |                                                                                                                                                                                                                                                                                                                                                                                             |          |
|                  |         |                |                                                                                                                                                                                                                                                                                                                                                                                             |          |
| Bit<br>Number Fi | eld R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                 |          |
| 7 M              | IE R/W  | 1              | Enable   MIE controls the MI Output.   1: The MI Output is asserted Low during opcode fetch cycles, INT0 acknowledge cycles, and the first machine cycle of the NMI acknowledge.   On the Z80185/Z80195, this choice makes the processor fetch an RETI instruction once, and when fetching an RETI from Zero-Wait-state memory uses three clock-machine cycles. This mode is not fully Z80- |          |

when MIE is 0.

timing compatible but is compatible with the on-chip CTCs.

0: The processor does not drive  $\overline{\text{MI}}$  Low during instruction fetch cycles, and after fetching an RETI instruction once with normal timing, it goes back and re-fetches the instruction using fully Z80-compatible cycles that include driving  $\overline{\text{MI}}$  Low. This may be needed by some external Z80 peripherals to properly decode the RETI instruction. Refer to Figure 12 in the front of this Chapter. Table 3-1 describes the RETI sequence



| Bit    |          |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field    | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6      | MITE     | W   | 1     | Temporary EnableThis bit controls the temporary assertion of the MI signal.When Bit 7 (MIE) is set to 0 to accommodate certain external Z80peripheral(s), those same device(s) may require a pulse on MI afterprogramming certain of their registers to complete the function beingprogrammed.For example, when a control word is written to the Z80 PIO to enableinterrupts, no enable actually takes place until the PIO sees an ActiveMI signal.1: There is no change in the operation of the MI signal and Bit 7 (MIE)controls its function.0: The MI Output is asserted during the next Op Code Fetch cycleregardless of the state programmed into the Bit 7 (MIE). This is onlymomentary (one time) and the user need not reprogram a 1 to disablethe function. Refer to Figure 13 in the front of this Chapter. |
| 5      | ĪOC      | R/W | 1     | <b>Timing Control</b><br>This bit controls the timing of the IORQ and RD signals.<br>1: The IORQ and RD signals function the same as the Z64180.<br>0: The timing of the IORQ and RD signals match the timing of the Z80.<br>The IORQ and RD signals go Active as a result of the Rising edge of<br>T2. Refer to Figure 14 and Figure 15 in the front of this Chapter.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 40     | Reserved |     | 0     | Reserved<br>Must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |


49

|                  |        |             |             |        |        |          |          | МІ            |             |      |    |
|------------------|--------|-------------|-------------|--------|--------|----------|----------|---------------|-------------|------|----|
| Machine<br>Cycle | States | Address     | Data        | R<br>D | W<br>R | MRE<br>Q | IOR<br>Q | <b>IOC</b> is | IOC is<br>0 | Halt | ST |
| 1                | T1T3   | 1st Op Code | EDH         | 0      | 1      | 0        | 1        | 0             | 1           | 1    | 0  |
| 2                | T1T3   | 2nd Op Code | 4DH         | 0      | 1      | 0        | 1        | 0             | 1           | 1    | 0  |
|                  | Ti     | NA          | 3-<br>State | 1      | 1      | 1        | 1        | 1             | 1           | 1    | 1  |
|                  | Ti     | NA          | 3-<br>State | 1      | 1      | 1        | 1        | 1             | 1           | 1    | 1  |
|                  | Ti     | NA          | 3-<br>State | 1      | 1      | 1        | 1        | 1             | 1           | 1    | 1  |
| 3                | T1T3   | 1st Op Code | EDH         | 0      | 1      | 0        | 1        | 0             | 0           | 1    | 1  |
|                  | Ti     | NA          | 3-<br>State | 1      | 1      | 1        | 1        | 1             | 1           | 1    | 1  |
| 4                | T1T3   | 2nd Op Code | 4DH         | 0      | 1      | 0        | 1        | 0             | 1           | 1    | 1  |
| 5                | T1T3   | SP          | Data        | 0      | 1      | 0        | 1        | 1             | 1           | 1    | 1  |
| 6                | T1T3   | SP+1        | Data        | 0      | 1      | 0        | 1        | 1             | 1           | 1    | 1  |

## I/O Control Register

ICR allows relocating of the internal I/O addresses, and also controls enabling/disabling of the IOStop Mode.



# I/O Control Register (ICR: 3FH)

| 7     | 6    | 5     | 4 |          | 0 |
|-------|------|-------|---|----------|---|
| IOA7  | IOA6 | IOSTP |   | Reserved |   |
| <br>0 | 0    | 0     |   |          |   |
| R/W   | R/W  | R/W   |   |          |   |

| Bit<br>Number | Field        | R/W | Reset<br>Value | Description                                                                                                                                                                                                     |
|---------------|--------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 76            | IOA7<br>IOA6 | R/W | 0              | <b>I/O Address Relocation</b><br>Bit 7 (IOA7) and Bit 6 (IOA6) relocate internal I/O. The<br>High-order 8 bits of 16-bit internal I/O address are always 0.<br>Refer to Figure 16 in the front of this Chapter. |
| 5             | IOSTP        | R/W | 0              | <b>I/O Operation</b><br>IOStop Mode is enabled when Bit 5 (IOSTP) is set to 1.<br>Normal I/O operation resumes when IOStop is repro-<br>grammed or reset to 0.                                                  |
| 40            | Reserved     |     | 0              | Reserved<br>Must be 0.                                                                                                                                                                                          |



## **CPU Control Register**

This register controls the basic clock rate, certain aspects of Power-Down Modes, and Output Drive/Low noise options.

## CPU Control Register (CCR: 1FH)

| 7               | 6                          | 5     | 4     | 3                          | 2    | 1            | 0             |
|-----------------|----------------------------|-------|-------|----------------------------|------|--------------|---------------|
| Clock<br>Divide | Standby/<br>Idle<br>Enable | BREXT | LNPHI | Standby/<br>Idle<br>Enable | LNIO | LNCPUC<br>TL | LNAD/<br>DATA |
| 0               | 0                          | 0     | 0     | 0                          | 0    | 0            | 0             |

| Bit<br>Number | Field           | R/W | Reset<br>Value | Description                                                                                                                                                                                                                     |
|---------------|-----------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Clock<br>Divide |     | 0              | Clock Divide Select.<br>1: XTAL divided by 1.<br>0: XTAL divided by 2.<br>If an external oscillator is used in divide-by-one Mode, the<br>minimum pulse width requirement given in the AC<br>Characteristics must be satisfied. |



| Bit<br>Number | Field                      | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|----------------------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 and 3       | Standby/<br>Idle<br>Enable |     | 0              | <b>Standby/Idle Control</b><br>1: Setting IOStop Bit 5 (ICR5) and executing a SLP instruc-<br>tion puts the part into Quick Recovery Standby Mode, in<br>which the on-chip oscillator is stopped, and the part allows<br>only 64 clock cycles for the oscillator to stabilize when it's<br>restarted.<br>0: A SLP instruction makes the Z80185/Z80195 enter Sleep<br>or System Stop Mode, depending on the IOStop Bit 5<br>(ICR5).<br>When Bit 6 is 0 and Bit 3 is 1, setting the IOStop Bit 5<br>(ICR5) and executing a SLP instruction puts the Z80185/<br>Z80195 into Idle Mode, in which the on-chip oscillator runs<br>but its output is blocked from the rest of the part including $\phi$<br>out.<br>When Bit 6 is 1 and Bit 3 is 0, setting IOStop Bit 5<br>(ICR5) and executing a SLP instruction puts the part into<br>Standby Mode, in which the on-chip oscillator is stopped and<br>the part allows $2^{17}$ (128K) clock cycles for the oscillator to<br>stabilize when it is restarted. |
| 5             | BREXT                      |     | 0              | <b>Bus Request</b><br>This bit controls the ability of the Z80185/Z80195 to honor a<br>bus request during Standby Mode.<br>1: If the part is in Standby Mode, a BUSREQ is honored after<br>the clock stabilization timer has timed out.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4             | LNPHI                      |     | 0              | <b>Clock Output</b><br>This bit controls the drive capability on the $\phi$ Clock Output.<br>1: The $\phi$ Clock Output is reduced to 33% of its full drive capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Bit    |              |     | Reset |                                                                                                                                                                                                                                                                                                             |
|--------|--------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field        | R/W | Value | Description                                                                                                                                                                                                                                                                                                 |
| 2      | LNIO         |     | 0     | I/O Pin Drive Capability Control<br>This bit controls the drive capability of certain external I/O<br>pins of the Z80185/Z80195.<br>1: The output drive capability of the following pins is reduced<br>to 33% of the full drive capability:<br>- RTSO/TxS<br>- CKA1<br>- CKAO<br>- TXAO<br>- TXAI<br>- TOUT |
| 1      | LNCPUC<br>TL |     | 0     | CPU Control Pins Drive Capability Control<br>This bit controls the drive capability of the CPU Control pins.<br>1: The output drive capability of the following pins is reduced<br>to 33% of the full drive capability:<br>- BUSACK<br>- RD<br>- WR<br>- MI<br>- MREQ<br>- IORQ<br>- RFSH<br>- HALT         |



| Bit    |       |     | Reset |                 |                                                     |
|--------|-------|-----|-------|-----------------|-----------------------------------------------------|
| Number | Field | R/W | Value | Descriptio      | n                                                   |
| 0      | LNAD/ |     | 0     | Address/Dat     | ta bus Drive Capability Control                     |
|        | DATA  |     |       | This bit cont   | rols the drive capability of the Address/Data bus   |
|        |       |     |       | Output drive    | rs.                                                 |
|        |       |     |       | 1: The outpu    | t drive capability of the Address and Data bus      |
|        |       |     |       | Output is red   | uced to 33% of its original drive capability.       |
|        |       |     |       | In addition to  | the bits in the CCR, if Bit 1 of the Interrupt Edge |
|        |       |     |       | Register (IE    | R, address DF) is set to 1, the output drive capa-  |
|        |       |     |       | bility of the f | following pins is reduced to 33% of their full      |
|        |       |     |       | drive capabil   | ity:                                                |
|        |       |     |       | - PIA1013       | Busy                                                |
|        |       |     |       | - PIA1416       | nAcK                                                |
|        |       |     |       | - PIA2720       |                                                     |
|        |       |     |       | - ROMCS         | nFault                                              |
|        |       |     |       | - RAMCS         | nInit                                               |
|        |       |     |       | - IOCS          | nSelectIn                                           |
|        |       |     |       | - IEO           | nStrobe                                             |
|        |       |     |       | - RTS           | PError                                              |
|        |       |     |       | - DTR           | Select                                              |
|        |       |     |       | - TXD           |                                                     |
|        |       |     |       | - TRXC          |                                                     |

## **System Configuration Register**

The System Configuration Register controls a number of Device-Level Features on the Z80185/Z80195 and includes the following control bit.





# System Configuration Register (EDH)

| 7                  | 6               | 5                | 4       | 3        | 2                                 | 1 0         |
|--------------------|-----------------|------------------|---------|----------|-----------------------------------|-------------|
| Decode<br>High I/O | Daisy-<br>Chain | Disable<br>ROMCS | EntHunt | ESCC CLK | ROM<br>Emulator<br>Mode<br>(RRME) | Daisy-Chain |
| 0                  | 0               | 0                | 0       | 0        | 0                                 | 0           |

| Bit<br>Number | Field              | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|--------------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Decode<br>High I/O |     | 0              | <b>Decide High I/O</b><br>If this bit is 1, A15A8 must all be 0 to access these registers, as well as the other registers in the Z80185/Z80195.<br>If this bit is 0, A15A8 are not decoded for those registers for which A7A6 are 11; that is, the register is for the ESCC, CTC, I/O Ports, and Bicentronics Controller.<br>1: This bit allows more extensive offchip I/O.<br>0: Internal I/O address decoding is compatible with the Z80181, and Z80182, and allows shorter, and more basic I/O instructions to be used to access these registers. |
| 6             | Daisy-<br>Chain    |     | 0              | <b>Daisy Chain Configuration</b><br>This bit is described with Bits 10, at end of this section.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5             | Disable<br>ROMCS   |     | 0              | Disable ROMCS<br>1: ROMCS is disabled.<br>0: ROMCS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



| Bit    |         |     | Reset |                                                                                                                                                               |
|--------|---------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field   | R/W | Value | Description                                                                                                                                                   |
| 4      | EntHunt |     | 0     | CTS Auto-Enable Function                                                                                                                                      |
|        |         |     |       | When this bit is 1 and ASCI0 is used, the CTS auto-enable                                                                                                     |
|        |         |     |       | function must not be enabled. The multiplexing of CKA0 is                                                                                                     |
|        |         |     |       | important only with respect to output; the same external clock                                                                                                |
|        |         |     |       | may be used for both ASCI0 and CSI0.                                                                                                                          |
|        |         |     |       | 1: The pins have the TXS, RXS and CKS functions, and the                                                                                                      |
|        |         |     |       | CSIO facility may be used.                                                                                                                                    |
|        |         |     |       | 0: The RTSO/TXS, CTSO/RXS and CKA0/CKS pins have                                                                                                              |
|        |         |     |       | the $\overline{\text{RTS0}}$ , $\overline{\text{CTS0}}$ , and CKA0 functions, respectively.                                                                   |
| 3      | ESCC    |     | 0     | ESCC CLK                                                                                                                                                      |
|        | CLK     |     |       | 1: ESCC CLK is $\phi/2$                                                                                                                                       |
|        |         |     |       | 0: ESCC CLK is φ.                                                                                                                                             |
| 2      | RRME    |     | 0     | ROM Emulator Mode Enable                                                                                                                                      |
|        |         |     |       | 1: Data Bus in RRME.                                                                                                                                          |
|        |         |     |       | 0: Data Bus Normal Mode.                                                                                                                                      |
| 10     | Daisy-  |     | 0     | Routing Determination                                                                                                                                         |
|        | Chain   |     |       | These bits, plus Bit 6, determine the routing of the on-chip                                                                                                  |
|        |         |     |       | interrupt daisy-chain, and thus the relative interrupt priority                                                                                               |
|        |         |     |       | of the on-chip interrupt sources to the daisy chain as                                                                                                        |
|        |         |     |       | described in the following table.                                                                                                                             |
|        | •       |     | U     | These bits, plus Bit 6, determine the routing of the interrupt daisy-chain, and thus the relative interru of the on-chip interrupt sources to the daisy chain |

|   | Bit | s |                                                                       |
|---|-----|---|-----------------------------------------------------------------------|
| 6 | 1   | 0 | Daisy-Chain Routing                                                   |
| 0 | 0   | 0 | IEI pin => ESCC =>CTC =>Bidirectional Centronics Controller =>IE0 pin |
| 0 | 0   | 1 | IEI pin => ESCC=> Bidirectional Centronics Controller=>CTC=>IE0 pin   |
| 0 | 1   | Х | IEI pin =>Bidirectional Centronics Controller=>ESCC=>CTC=>IE0 pin     |
| 1 | 0   | 0 | IEI pin => CTC=>ESCC=>Bidirectional Centronics Controller=>IE0 pin    |
| 1 | 0   | 1 | IEI pin=>CTC=>Bidirectional Centronics Controller=>ESCC=>IE0 pin      |
| 1 | 1   | Х | IEI pin => Bidirectional Centronics Controller=>CTC=>ESCC=>IE0 pin    |





### **On-Chip ROM**

The Z80185/Z80195 includes 32,768 bytes of Read-Only Memory, while the Z80195 is a ROMless version. Even with a Z80185/Z80195, if External Logic drives WAIT Low when RESET is Low, on-chip ROM is disabled.

Also, if the contents of the ROM Boundary Register (ROMBR), described in the next section, are less than 03, the latter portion of the on-chip ROM is disabled as follows:

#### Contents of ROMBR Portion of On-Chip ROM Enabled

| 00 | First 8K: 0000001FFF  |
|----|-----------------------|
| 01 | First 16K: 0000003FFF |
| 10 | First 24K: 0000005FFF |

On-chip ROM requires no Wait states, even at the maximum rated clock frequency.

### **Chip Select Outputs**

Z80185/Z80195 includes flexible address decoding logic that controls the ROMCS, RAMCS and  $\overline{IOCS}$  Outputs, as well as affecting the amount of on-chip ROM (if any) that is enabled. ROMCS, RAMCS and  $\overline{IOCS}$  are Active during cycles by the on-chip processor, on-chip DMA and by external Masters. ROMCS and RAMCS are Active only in cycles in which  $\overline{MREQ}$  is also Active.



# ROM Boundary Register (ROMBR: ECH)

| 7 |              | 0 |
|---|--------------|---|
|   | A19A12 ROMBR |   |
|   | 1            |   |

| Bit<br>Number | Field           | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-----------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70            | A19A12<br>ROMBR |     | 1              | Memory Access<br>The Z80185/Z80195 drives the ROMBR pin Low during a<br>memory access if:<br>- Bit 3 of the System Configuration Register is 0, and<br>- Bits A19A12 are less than or equal to the value in ROMBR,<br>and<br>- The part is a ROMless Z80195, or<br>- External hardware drove WAIT Low during Reset, or<br>- The address is greater than or equal to the size of on-chip<br>ROM (32K, 08000H)<br>If the contents of ROMBR are less than 03H, and on-chip<br>ROM is enabled, then the value in ROMBR also limits the<br>effective size of on-chip ROM, as described in the previous<br>section. |



#### RAM Upper Boundary Register (RAMUBR: EAH)

| 7 |               | 0 |
|---|---------------|---|
|   | A19A12 RAMUBR |   |
|   | 1             |   |

#### RAM Lower Boundary Register (RAMLBR: EBH)

| 7             | 0 |
|---------------|---|
| A19A12 RAMLBR |   |
| 1             |   |

| Bit<br>Number | Field                        | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                       |
|---------------|------------------------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70            | RAMUB<br>R and<br>RAMLB<br>R |     | 1              | Memory Access<br>The Z801x5 drives the RAMCS pin Low during a memory<br>access if:<br>- Bits A19A12 are greater than the contents of ROMBR, and<br>- Bits A19A12 are greater than or equal to the contents of<br>RAMLBR and<br>- Bits A19A12 are less than or equal to the contents of<br>RAMUBR. |

## IOCS

The processor drives this output Low during an I/O cycle if the address does not select an on-chip register. The decoding extends only down through A3. The decoding includes the relocation of Group 1 registers per



60

the I/O Control Register (ICR) and the Decode-High bit in the System Configuration Register.

| Decode<br>High | IOA7A6 | Address for which IOCS is Driven Low                             |
|----------------|--------|------------------------------------------------------------------|
| 0              | 00     | 004000D7,00F801D7, 01F802D7,,<br>FEF8FFD7, FFF8FFFF              |
| 0              | 01     | 0000003F, 008000D7, 00F8 01D7, 01F802D7,<br>, FEF8FF07, FFF8FFFF |
| 0              | 10     | 0000007F, 00C000D7, 00F801D7, 01F802D7,<br>, FEF8FFD7, FFF8FFFF. |
| 1              | 00     | 004000D7, 00F8FFFF                                               |
| 1              | 01     | 0000003F, 008000D7, 00F8FFFF                                     |
| 1              | 10     | 0000007F, 00C000D7, 00F8FFFF                                     |

#### WAIT STATE GENERATORS

The Z80185/Z80195 includes several on-chip Wait-state generation facilities. The outputs of these facilities and the external  $\overline{\text{WAIT}}$  Input are logically ORed (Positive-logic ANDed) to produce the effective  $\overline{\text{WAIT}}$  Input of the processor. Thus, the number of Wait states in a cycle is the maximum number requested by any of these sources.

#### Wait States in I/O Cycles

All accesses to Group 1 registers, those normally in address range 0000..003F including the MMU, DMA, ASCIS, PRT and CSI/O, have no internally-generated Wait states. Unless the WAIT pin is for some reason pulled Low during such cycles, they execute in 3  $\phi$  cycles.

All access to Group 2 registers, those in address range D8..F1 including the ESCC, parallel ports, Bidirectional Centronics controller, CTCs, chip select and Watch-Dog Timer, and to off-chip I/O devices, have one to four

Wait states inserted depending on the value of Bits 5..4 (IWI1..IWI0) in the DMA Control Register (DCTRL):

| IWI1 | IWI0 | Wait States |
|------|------|-------------|
| 0    | 0    | 1           |
| 0    | 1    | 2           |
| 1    | 0    | 3           |
| 1    | 1    | 4           |

#### Wait States in Interrupt Acknowledge Cycles

During the first cycle of an interrupt-acknowledge sequence (the one in which  $\overline{\text{MI}}$  is driven Low), for Group 2 devices (the ESCC, Bidirectional Centronics and CTCs) as well as off-chip requests via the  $\overline{\text{INT0}}$  pin, two to six Wait states are inserted by the on-chip Wait-state generators, depending on Bits 5..4 (IWI1..IWI0) of the DMA Control Register (DCTRL):

| IWI0 | Wait States |
|------|-------------|
| 0    | 2           |
| 1    | 4           |
| 0    | 5           |
| 1    | 6           |
|      |             |

During the first cycle of a interrupt-acknowledge sequence (the one in which  $\overline{\text{MI}}$  is driven Low) for Group 1 devices (PRTs, DMAs, CSI/O and ASCIs) as well as interrupts and off-chip requests via the  $\overline{\text{INT1}}$  and  $\overline{\text{INT2}}$  pins, two Wait states are inserted by the on-chip Wait-state generators.



During the first cycle of an NMI sequence (in which  $\overline{\text{MI}}$  and  $\overline{\text{RD}}$  are driven Low), the on-chip Wait-state generators do not insert any Wait states.

Subsequent cycles of interrupt sequences are categorized as memory accesses and the internal Wait-state generators operate as described in the next section.

#### Wait States in Memory-Space Cycles

A global Wait-state generator for all memory-space cycles (including memory-mapped I/O) is controlled by Bits 7..6 (MWI1..MWI0) in the DMA Control Register (DCTRL):

| MWI1 | MWI0 | Wait States |
|------|------|-------------|
| 0    | 0    | 0           |
| 0    | 1    | 1           |
| 1    | 0    | 2           |
| 1    | 1    | 3           |

These bits reset to 11 to insert 3 Wait states into the initial reset code.

If Bits 7..6 (MWI1..MWI0) are subsequently programmed to 00, the Wait-State Generator Chip-Select Register (WSGCS) allows individual Wait-state generation for four subdivisions of memory space.



# WSG Chip Select Register (WSGCS: D8)

| 7 6                     | 5 4        | 3                        | 2 | 1                  | 0 |
|-------------------------|------------|--------------------------|---|--------------------|---|
| RAMCS Wait<br>Insertion | ROMCS Wait | t On-Chip RO<br>Insertic |   | Other Mer<br>Inser | 2 |
| 1                       | 1          | 1                        |   | 1                  | - |

| Bit<br>Number | Field                      | R/W | Reset<br>Value | Description                                                                                                                                                                               |
|---------------|----------------------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–6           | RAMCS<br>Wait<br>Insertion |     | 1              | Wait Insertion<br>This field controls how many Wait states are inserted for<br>accesses to external memory in which RAMCS is asserted:<br>00: None<br>01: 1<br>10: 2<br>11: 4 Wait states |
| 54            | ROMCS<br>Wait<br>Insertion |     | 1              | Wait Insertion<br>This field controls how many Wait states are inserted for<br>accesses to external memory in which ROMCS is asserted.<br>00: None<br>01: 1<br>10: 2<br>11: 4 Wait states |



| Bit<br>Number | Field                                | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|--------------------------------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32            | On-Chip<br>ROM<br>Wait<br>Insertion  |     | 1              | Wait Insertion     This field controls how many Wait states are inserted for access to external memory in which neither RAMCS nor ROMCS is asserted.     The 4-Wait state feature is included to allow the use of commodity DRAMs with a clock rate at, or near, the maximum.     00: None     01: 1     10: 2     11: 4 Wait states                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10            | Other<br>Memory<br>Wait<br>Insertion |     | 1              | Wait InsertionThis bit is used to initiate CRC calculation at the beginning of<br>the last byte transferred from the Receiver Shift Register to<br>the Receive FIFO. This operation occurs independently of the<br>number of bytes in the Receive FIFO. When a particular byte<br>is to be excluded from the CRC calculation, this bit must be<br>reset before the next byte is transferred to the Receive FIFO.<br>If this feature is used, care must be taken to ensure that eight<br>bits per character is selected in the receiver because of an<br>inherent delay from the Receive Shift Register to the CRC<br>checker.<br>This bit is internally 1 in SDLC Mode and the receiver calcu-<br>lates the CRC on all bits except 0s inserted between the<br>opening and closing flags. This bit is ignored in asynchronous<br>modes.<br>00: None<br>01: 1<br>10: 2<br>11: 4 Wait states |



## HALT AND LOW-POWER OPERATING MODES

The Z801x5 may operate in 7 modes with respect to activity and power consumption:

- Normal Operation
- Halt Mode
- IOStop Mode
- Sleep Mode
- System Stop Mode
- Idle Mode
- Standby Mode (with or without Quick Recovery)

#### **Normal Operation**

The Z80185/Z80195 processor is fetching and running a program. All enabled functions and portions of the device are Active, and the  $\overline{\text{HALT}}$  pin is High.

#### Halt Mode

This mode is entered by the Halt instruction. Thereafter, the Z80185/ Z80195 processor continually fetches the following opcode but does not execute it, and drives the HALT, ST and  $\overline{\text{MI}}$  pins all Low. The oscillator and PHI pin remain Active, as well as interrupts and bus granting to external Masters, and DRAM refresh may occur and all on-chip I/O devices continue to operate including the DMA Channels.

The Z80185/Z80195 leaves Halt Mode in response to a Low on RESET, or to an interrupt from an enabled on-chip source, an external request on NMI, or an enabled external request on INTO, INT1, or INT2. In case of an interrupt, the return address is the instruction following the Halt instruction; at that point the program may either branch back to the Halt



instruction to Wait for another interrupt, or may examine the new state of the system/application and respond appropriately. Refer to Figure 17 in the front of this Chapter.

#### **Sleep Mode**

This mode is entered by keeping the IOStop Bit 5 (ICR5) and CPU Control Register Bit 3 (CCR3) and Bit 6 (CCR6) all 0 and executing the SLP instruction. The oscillator and  $\phi$  Output continue operating, but are blocked from the CPU core and DMA Channels to reduce power consumption. DRAM refresh stops but interrupts and granting to external Masters may occur. When the bus is granted to an external Master, A19..A0 and all control signals except HALT are maintained High. HALT is Low. I/O operations continue as before the SLP instruction, except for the DMA Channels.

The Z80185/Z80195 leaves Sleep Mode in response to a Low on  $\overline{\text{RESET}}$ , an interrupt request from an

on-chip source, an external request on  $\overline{\text{NMI}}$ , or an external request on  $\overline{\text{INT0}}$ ,  $\overline{\text{INT1}}$ , or  $\overline{\text{INT2}}$ .

If an interrupt source is individually disabled, it cannot bring the Z80185/ Z80195 out of Sleep Mode. If an interrupt source is individually enabled, and the IEF bit is 1 so that interrupts are globally enabled (by an EI instruction), the highest priority Active interrupt occurs, with the return address being the instruction after the SLP instruction. If an interrupt source is individually enabled, but the IEF bit is 0 so that interrupts are globally disabled (by a DI instruction), the Z80185/Z80195 leaves Sleep Mode by simply executing the following instruction(s).

This provides a technique for synchronization with High-speed external events without incurring the latency imposed by an interrupt-response sequence.

Refer to Figure 18 in the front of this Chapter. This Figure describes the timing for exiting Sleep Mode due to an interrupt request. The Z80185/ Z80195 takes about 1.5 clocks to restart.

#### **IOStop Mode**

IOStop Mode is entered by setting the IOStop bit of the I/O Control Register (ICR) to 1. In this case, on-chip I/O (ASCI, CSI/O, PRT) stops operating but the CPU continues to operate. Recovery from IOStop Mode is by resetting the IOStop bit in ICR to 0.

### System Stop Mode

System Stop Mode is the combination of Sleep and IOStop Modes. System Stop Mode is entered by setting the IOStop bit in ICR to 1 followed by execution of the SLP instruction. In this mode, on-chip I/O and CPU stop operating, reducing power consumption, but the  $\phi$  Output continues to operate. Recovery from System Stop Mode is the same as recovery from Sleep Mode except that internal I/O sources (not clocked due to IOStop) may only generate recovery interrupts that are combinatorial (not dependent on clocking).

### Idle Mode

Software may put the Z80185/Z80195 into this mode by setting the IOStop Bit 5 (ICR5) to 1, Bit 6 (CCR6) to 0, Bit 3 (CCR3) to 1 and executing the SLP instruction. The oscillator keeps operating but its output is blocked to all circuitry including the  $\phi$  pin. DRAM refresh and all internal devices stop, but external interrupts may occur. Bus granting to external Masters may occur if the BREXT bit in the CPU Control Register (CCR5) is set to 1 before Idle Mode is entered.

The Z80185/Z80195 leaves Idle Mode in response to a Low on  $\overline{\text{RESET}}$ , an external-interrupt request on  $\overline{\text{NMI}}$ , or an external-interrupt request on  $\overline{\text{INT0}}$ ,  $\overline{\text{INT1}}$  or  $\overline{\text{INT2}}$  that is enabled in the INT/TRAP Control Register.



As described above for Sleep Mode, when the Z80185/Z80195 leaves Idle Mode due to an  $\overline{\text{NMI}}$ , or due to an enabled external-interrupt request when the IEF Flag is 1 due to an EI instruction, it starts by performing the interrupt with the return address being that of the instruction after the SLP instruction.

If the Z80185/Z80195 leaves Idle Mode due to an external-interrupt request that is enabled in the INT/TRAP Control Register but the IEF1 bit is 0 due to a DI instruction, the processor restarts by executing the instruction(s) following the SLP instruction.

Refer to Figure 19 in the front of this Chapter. The Z80185/Z80195 takes about 9.5 clocks to restart.

While the Z80185/Z80195 is in Idle Mode, it grants the bus to an external Master if Bit 5 (BREXT) in CCR is 1. Refer to Figure 20 in the front of this Chapter. The processor takes 8 clock cycles longer to respond to the Bus Request than in normal operation.

After the external Master negates the bus request, the Z80185/Z80195 disables the  $\phi$  clock and remains in IDLE Mode.

### Standby Mode With or Without Quick Recovery

Software may put the Z80185/Z80195 into this mode by setting the Bit 5 (IOStop) of the ICR register to 1, Bit 6 (CCR) to 1, and executing the SLP instruction. This mode stops the on-chip oscillator and thus draws the least power of any mode, less than 10  $\mu$ A.

As with Idle Mode, the Z80185/Z80195 leaves Standby Mode in response to a Low on  $\overline{\text{RESET}}$  or on  $\overline{\text{NMI}}$ , or a Low on  $\overline{\text{INT0}}$ -2 that is enabled by a 1 in the corresponding bit in the INT/TRAP Control Register, and grants the bus to an external Master if Bit 5 (BREXT) in the CPU Control Register (CCR) is 1. But the time required to restart is greatly increased by the need to restart the on-chip oscillator and ensure that it has stabilized to square-wave operation.



When an external clock is connected to the EXTAL pin rather than a crystal to the XTAL and EXTAL pins, and the external clock runs continuously, there is little need to use Standby Mode because there is no time required to restart the oscillator, and other modes restart faster. However, if external logic stops the clock during Standby Mode (that is, by decoding  $\overline{\text{HALT}}$  Low and  $\overline{\text{MI}}$  High for several clock cycles), then Standby Mode may be useful to allow the external clock source to stabilize after it is re-enabled.

When external logic drives  $\overline{\text{RESET}}$  Low to being a Z80185/Z80195 out of Standby Mode, and a crystal is used or an external clock source has been stopped, the external logic must hold  $\overline{\text{RESET}}$  Low until the on-chip oscillator or external clock source has restarted and stabilized.

The clock stability requirements of the Z80185/Z80195 are much less in the *Divide-By-Two* Mode that is selected by a Reset sequence and thereafter controlled by Bit7 (Clock Divide) in the CPU Control Register (CCR). Because of this, software must:

- 1. Program Bit 7 to 0 to select *Divide-By-Two* Mode, before the SLP instruction that enters Standby Mode.
- After a Reset, interrupt or in-line restart after the SLP 01 instruction, delay programming CCR
  Bit 7 back to 1 to set Divide-By-One Mode, as long as possible to allow additional clock-stabilization time.

When software programs Bit 6 to 1 before a SLP instruction that enters Standby Mode, the value that it writes to the Bit 3 determines how long the processor waits for oscillator restart and stabilization, when it leaves Standby Mode because of an external-interrupt request. If Bit 3 is 0, the processor waits  $2^{17}$  (131,072) clock cycles, while Bit 3 is 1, it waits only 64 clock cycles. The latter is called Quick Recovery Mode. The same delay applies to granting the bus to an external Master during Standby Mode, when Bit 5 (BREXT) is 1.



70

As described previously for Sleep and Idle Modes, when a Z801x5 leaves Standby Mode due to  $\overline{\text{NMI}}$  Low, or due to an enabled  $\overline{\text{INT0..INT2}}$  Low when the IEF1 Flag is 1 due to an IE instruction, it starts by performing the interrupt with the return address being that of the instruction following the SLP instruction. If the processor leaves Standby Mode due to an external-interrupt request that is enabled in the INT/TRAP Control Register, but the IEF1, bit is 0 due to a DI instruction, the processor restarts by executing the instruction(s) following the SLP instruction. If INT0, INT1, or INT2 goes Inactive before the end of the clock stabilization delay, the processor stays in Standby Mode.

Refer to Figure 21 in the front of this Chapter. The Z80185/Z80195 takes either 64 or  $2^{17}$  (131,072) clocks to restart, depending on Bit 3 of the CCR register.

While the Z80185/Z80195 is in Standby Mode, it grants the bus to an external Master if Bit 5 (BREXT) of CCR is 1. Refer to Figure 22 in the front of this Chapter. The part takes 64 or  $2^{17}$  (131,072) clock cycles to grant the bus depending on the CCR Bit 3.

The latter (non-Quick-Recovery) case may be prohibitive for many *demand driven* external Masters. If so, Quick Recovery or Idle Mode may be used.

## TRAPS AND INTERRUPTS

The Z80185/Z80195 has 12 priority levels for interrupts. As depicted in Figure 32, eight of them are assigned to specific on-chip sources. Three levels are assigned to the NMI, INT1 and INT2 pins, each of which may be connected to a specific external-interrupt source or shared among multiple sources. In the latter case, identification of the source of an interrupt is left to software polling.

The twelfth interrupt level is shared among several on-chip interrupt sources (the ESCC, CTCs, and the Bidirectional Centronics controller) and the INT0 pin. INT0 may be connected to a specific external interrupt





source or shared among multiple sources. The on-chip logic associated with this interrupt level allows for the automatic identification of the highest-priority interrupting device within the level, by means of an interrupt-acknowledge daisy-chain.



Figure 32. Interrupt Levels



72

### **INT/TRAP Control Register**

This register is used in handling TRAP interrupts and to enable or disable Maskable Interrupt Level 0 and the  $\overline{INT1}$  and  $\overline{INT2}$  pins.

## Int/Trap Control Register (ITC: 34H)

| 7    | 6   | 5 |          | 3 | 2    | 1    | 0    |
|------|-----|---|----------|---|------|------|------|
| TRAP | UFO |   | Reserved |   | ITE2 | ITE1 | ITE0 |
| 0    | 0   |   |          |   | 0    | 0    | 1    |
| R/W  | R   |   |          |   | R/W  | R/W  | R/W  |

| Bit<br>Number | Field    | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|----------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | TRAP     | R/W | 0              | <b>Undefined Op Code</b><br>1: Bit 7 (TRAP) is set when an undefined Op Code is fetched.<br>TRAP may be reset under program control by writing it with a 0,<br>however, it cannot be written with 1 under program control.                                                                                                                                                                                                                          |
| 6             | UFO      | R   | 0              | Undefined Fetch Object<br>When a TRAP interrupt occurs the contents of UFO allow determi-<br>nation of the starting address of the undefined instruction. This is<br>necessary because the TRAP may occur on either the second or<br>third byte of the Op Code. UFO allows the stacked PC value to be<br>correctly adjusted. UFO is Read-Only.<br>1: The first Op Code address is the stacked PC-2.<br>0: The first Op Code is at the stacked PC-1. |
| 53            | Reserved |     | 0              | Reserved<br>Must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                              |



| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                            |
|---------------|-------|-----|----------------|------------------------------------------------------------------------|
| 20            | ITE2  | R/W | 0              | Interrupt Enable                                                       |
|               | ITE0  |     | 1              | ITE2 and ITE1 enable and disable the External-Interrupt Inputs         |
|               |       |     |                | INT2 and INT1, respectively. ITE0 enables and disables interrupts      |
|               |       |     |                | from the on-chip ESCC, CTCs and Bidirectional Centronics               |
|               |       |     |                | controller as well as the External-Interrupt Input $\overline{INTO}$ . |
|               |       |     |                | 1: Enables the corresponding interrupt level.                          |
|               |       |     |                | 0: Disables it.                                                        |
|               |       |     |                | Reset sets ITE0 to 1 and clears ITE1 and ITE2 to 0.                    |

## **TRAP Interrupt**

The Z80185/Z80195 generates a non-maskable (not affected by the state of IEF1) TRAP interrupt when an undefined Op Code fetch occurs. This feature may be used to increase software reliability, implement an extended instruction set, or both. TRAP may occur during Op Code fetch cycles and also if an undefined Op Code is fetched during the interrupt-acknowledge cycle for INTO when Mode 0 is used.

When a TRAP interrupt occurs, the Z80185/Z80195 operates as follows:

- 1. The TRAP bit in the Interrupt TRAP/Control (ITC) Register is set to 1.
- 2. The current Program Counter (PC) value, reflecting the location of the undefined Op Code, is saved on the stack.
- 3. The Z80180 restarts execution at logical address 0. If logical address 0000H is mapped to physical address 00000H, the vector is the same as for Reset and for the RST 0 instruction. In this case, testing the TRAP bit in ITC reveals whether the restart at physical address 00000H was caused by TRAP.

TRAP interrupts occur after fetching an undefined second Op Code byte following one of the prefix Op Codes CBH, DDH, EDH, or FDH, or after fetching an undefined third-opcode byte following one of the double



74

prefix Op Codes DDCBH or FDCBH. Refer to Figure 23 and Figure 24 in the front of this Chapter.

The state of Bit 6 (UFO) in ITC allows TRAP software to correctly adjust the stacked PC, depending on whether the second or third byte of the opcode generated the TRAP. If UFO is 0, the starting address of the invalid instruction is equal to the stacked PC-1. If UFO is 1, the starting address of the invalid instruction is equal to the stacked PC-2.

### Interrupt Enabling and Disabling

All of the interrupt levels except TRAP and NMI are subject to global enabling and disabling by means of the EI and DI instructions which control two internal bits called IEF1 and IEF2.

IEF1 controls the overall enabling and disabling of all internal and external maskable interrupts (in other words, all interrupts except  $\overline{\text{NMI}}$  and TRAP).

If IEF1 is 0, all maskable interrupts are disabled. IEF1 may be reset to 0 by the DI instruction and set to 1 by the EI instruction.

The purpose of IEF2 is to correctly manage the occurrence of NMI. During NMI, the prior state is saved by copying the state of IEF1 into IEF2 and maskable interrupts are then disabled by clearing IEF1 to 0.

At the end of the NMI interrupt-service routine, execution of the RETN instruction automatically restores the interrupt-receiving state (by copying IEF2 to IEF1) prior to the occurrence of NMI.

The state of IEF2 may be copied to the P/V bit of the CPU Status Register by executing an LD A, I or LD A, R instruction.



| The following table summarizes the relationship between various |  |
|-----------------------------------------------------------------|--|
| operations and the IEF1 and IEF2 Flags.                         |  |
|                                                                 |  |

| CPU Operation                    | IEF1         | IEF2         | Remarks                                                         |
|----------------------------------|--------------|--------------|-----------------------------------------------------------------|
| Reset                            | 0            | 0            | Inhibits all interrupts except $\overline{\text{NMI}}$ and TRAP |
| NMI                              | 0            | IEF1         | Copies the contents of IEF1 to IEF2.                            |
| RETN                             | IEF2         | Not Affected |                                                                 |
| Interrupt Except<br>NMI and TRAP | 0            | 0            | Inhibits all interrupts except <u>NMI</u> and TRAP.             |
| RETI                             | Not Affected | Not Affected |                                                                 |
| TRAP                             | Not Affected | Not Affected |                                                                 |
| EI                               | 1            | 1            |                                                                 |
| DI                               | 0            | 0            |                                                                 |
| LD A, I                          | Not Affected | Not Affected | Copies the contents of IEF2 to the P/V<br>Flag.                 |
| LD A, R                          | Not Affected | Not Affected | Copies the contents of IEF2 to the P/V Flag.                    |

In addition to the global interrupt enabling and disabling afforded by the EI and DI instructions and the IEF1 and IEF2 bits, each interrupt source in the Z80185/Z80195 (other than TRAP and  $\overline{\text{NMI}}$ ) has its own individual enabling/disabling mechanism which is described in later sections.

### **NMI Non-Maskable Interrupt**

The  $\overline{\text{NMI}}$  Interrupt Input is Edge sensitive and cannot be masked by software. When  $\overline{\text{NMI}}$  is detected, the Z80185/Z80195 operates as follows.

- 1. DMA Channel operation is suspended by clearing Bit 0 (DME) in the DSTAT register.
- 2. The PC is pushed onto the stack.



- 3. The contents of IEF1 are copied to IEF2. This saves the interrupt reception state that existed prior to NMI.
- IEF1 is cleared to 0. This disables all external and internal maskable interrupts (in other words, all interrupts except NMI and TRAP).
- 5. Execution commences at logical address 0066H.

The RETN instruction provides a convenient way to return from a nonmaskable interrupt if the software has not done any EI or DI instructions since the NMI occurred. It copies the saved state of IEF2 to IEF1 and restores the return address from the stack.

Alternatively, the NMI software may sense the state of IEF2 by performing an LD A, I or LD A, R instruction, which copies IEF2 to the P/V Flag, branching on P/V, and setting a status bit in memory accordingly. The software may then perform EI and DI instructions as needed. When it is time to return from the NMI, the software may test the status bit in memory and use either an IE-RET or DI-RET sequence to return to the interrupted process.

An NMI service routine may protect against multiple edges on the  $\overline{\text{NMI}}$  line (such as, contact bounce on a push-button) by maintaining an in NMI status bit in memory. One of the first things the service routine must do is to test this status bit, and perform an immediate RETN if the bit is set. If not, it sets the bit. When it is time to return from the NMI, the software clears the bit.

 $\overline{\text{NMI}}$  is Edge sensitive. A Falling edge sets an internal latch that remains set until the interrupt occurs. This latch is sampled by the Falling edge of  $\phi$  in the second-last clock cycle of each instruction. If the latch has been set by the time of that Falling edge, the non-maskable interrupt occurs at the end of the instruction. Refer to Figure 25 in the front of this Chapter.



## Maskable Interrupt Level 0

This is the next highest priority interrupt level after  $\overline{\text{NMI}}$  and is shared by the on-chip ESCC, CTCs,

Bidirectional Centronics interface, and the  $\overline{INT0}$  pin. The logical OR (positive logic AND) of these four requests is sampled at the Falling edge of  $\phi$  in the second-last clock cycle of the execution of most instructions. (Certain instructions such as EI do not allow an interrupt after them.) If the composite request is Low at a Falling edge, and Bit 0 (ITE0) in the INT/TRAP Control Register (ITC) is 1, and the IEF1, bit is 1 (due to an EI instruction) then the Z80185/Z80195 performs an interrupt after the instruction.

The type of interrupt processing the Z80185/Z80195 performs for an interrupt at this level is controlled by the Interrupt Mode (IM) instruction. There are three cases called Modes 0, 1, and 2.

## Level 0 Mode 0 Interrupts

After a Reset and/or an IM 0 instruction, the Z80185/Z80195 begins an interrupt sequence by clearing the IEF1 and IEF2 bits to disable further interrupts, and fetching an Op Code byte from the D7..D0 lines using a special cycle in which it drives  $\overline{\text{MI}}$  and  $\overline{\text{IORQ}}$  both Low. Refer to Figure 26 in the front of this Chapter.

Often this instruction is one of the eight single-byte RST (Restart) instructions which stack the PC and restart execution at one of the Fixed-Logical Addresses 0, 8, ..., 38H. However, multibyte instructions may be processed if the device providing the instruction may provide such a multibyte sequence. Unlike all other interrupts, the Z80185/Z80195 does not automatically stack the PC in this mode.

A TRAP interrupt occurs if an invalid multibyte instruction is provided in this mode.



78

This mode may be supported by the ESCC, CTCs, Bidirectional Centronics interface and other devices that are designed to provide an interrupt vector in Mode 2, by programming the Interrupt Vector Register with the op- code for one of the RST instructions. Devices that may only supply an even vector value is limited to RST 0, 10H, 20H and 30H.

### Level 0 Mode 1 Interrupts

After an IM 1 instruction, the Z80185/Z80195 performs a Level 0 interrupt by clearing IEF1 and IEF2, stacking the PC, and beginning execution at logical address 0038H. In effect this is like a Level 0 Mode 0 interrupt, in which the responding device provides an RST 38H instruction (FFH). Refer to Figure 27 in the front of this Chapter.

Before describing Level 0 Mode 2 it is helpful to describe the I Register.

## The I Register and LD A, I Instructions

The Z80185/Z80195 includes an internal I Register that is used during Level 0 Mode 2 interrupts,  $\overline{INT1}$  and  $\overline{INT2}$  interrupts and interrupts from the on-chip DMAs, ASCIs, PRTs and CSI/0. Rather than having an address in I/O space like most registers in the Z80185/Z80195, the I Register is loaded by the special

instruction LD I, A, and may be read back by the LD A, I instruction.

During the interrupts noted above, the Z80185/Z80195 places the contents of I on the A15..A8 lines while it fetches a two-byte starting address of the interrupt service routine from memory.

### Level 0 Mode 2 Interrupts

After an IM 2 instruction, the Z801x5 starts a Level 0 interrupt by clearing the IEF1 and IEF2 bits to disable further maskable interrupts, and



performing a special interrupt-acknowledge cycle in which it drives  $\overline{\text{MI}}$  and  $\overline{\text{IORQ}}$  both Low. Refer to Figure 28 in the front of this Chapter.

Through this point, operation is the same as Mode 0. But rather than treating the byte supplied by the interrupting device as an instruction Op Code as in Mode 0, in Mode 2 the

Z80185/Z80195 treats the value from the device as an *interrupt vector*. (The value from the device must have its units Bit (DO) in this mode.)

The Z80185/Z80195 automatically stacks the return address from PC, and thereafter fetches two bytes from memory. It fetches the first byte from the logical address formed by using the contents of the I Register as the most-significant byte (A15..A8) and the vector value obtained from the device as the least-significant byte (A7..A0). It treats this first byte as the least-significant byte of the starting address of the interrupt-service routine (ISR). It then fetches a second byte from the next higher address, which it treats as the

most-significant byte of the starting address of the ISR. Finally, it begins executing the instruction(s) at the address it has fetched from memory.

Figure 33 depicts the process of fetching the vector for Level 0 Mode 2 Interrupts.





Figure 33. Level 0 Mode 2 Vector Acquisition



### **Interrupt Vector Low Registers**

Bits 7..5 of IL are used as Bits 7..5 of the synthesized interrupt vector during interrupts for the  $\overline{INT1}$  and  $\overline{INT2}$  pins and for the DMAs, ASCIs, PRTs, and CSI/O. These three bits are cleared to 0 during Reset.

### Interrupt Vector Low Register (IL: 33H)

| 7   | 6   | 5   | 4        | 0 |
|-----|-----|-----|----------|---|
| IL7 | IL6 | IL5 | Reserved |   |
| 0   | 0   | 0   |          |   |
| R/W | R/W | R/W |          |   |

| Bit  |            |     | Reset |               |
|------|------------|-----|-------|---------------|
| Numb | er Field   | R/W | Value | Description   |
| 75   | IL7<br>IL5 | R/W | 0     | Programmable. |
| 40   | Reserved   |     | 0     | Reserved      |
|      |            |     |       | Must be 0.    |





# Interrupt Edge Register

# Interrupt Edge Register (DF)

| 7        | 6          | 5       | 4          | 3                      | 2                         | 1               | 0             |
|----------|------------|---------|------------|------------------------|---------------------------|-----------------|---------------|
| INT2 Sen | se/Unlatch | INT1 Mo | ode Select | INT2<br>Mode<br>Select | INT1<br>Sense/<br>Unlatch | Drive<br>Select | DCD0/<br>CKA0 |

| Bit  |                           |     | Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|---------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Numb | er Field                  | R/W | Value Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 76   | INT2<br>Sense/<br>Unlatch |     | Sense/Unlatch     These bits control the interrupt capture logic for the INT2 pin     0X: The INT2 pin is Level sensitive and Low Active.     10: Negative edge detection is enabled. Any Falling edge     latches an Active Low on the internal INT2 to the processor.     This     interrupt must be cleared by writing a 1 to Bit 3 (INT2) of     this register.     11: Enables Rising edge interrupts to be latched. The latch     must be cleared in the same fashion as for a Falling edge. |



| Bit    |         |     | Reset |                                                                             |
|--------|---------|-----|-------|-----------------------------------------------------------------------------|
| Number | Field   | R/W |       | Description                                                                 |
| 54     | INT1    |     |       | Mode Select                                                                 |
|        | Mode    |     |       | These bits control the interrupt-capture logic for the external             |
|        | Select  |     |       | INT1 pin.                                                                   |
|        |         |     |       | 0X: The $\overline{INT1}$ pin is Level sensitive and Low Active.            |
|        |         |     |       | 10: Negative edge detection is enabled. Any Falling edge                    |
|        |         |     |       | latches an Active Low on the internal $\overline{INT1}$ to the processor.   |
|        |         |     |       | This                                                                        |
|        |         |     |       | interrupt must be cleared by writing a 1 to Bit 2 (INT1) of this            |
|        |         |     |       | register. Programming these bits to 11 enables Rising-edge                  |
|        |         |     |       | interrupt to be latched. The latch must be cleared in the same              |
|        |         |     |       | fashion as for a Falling edge.                                              |
| 3      | INT2    |     |       | Sense/Unlatch                                                               |
|        | Mode    |     |       | Software may read this register to sense the state of the $\overline{INT2}$ |
|        | Select  |     |       | pin. 1 in: Clears the edge detection logic for INT2.                        |
|        |         |     |       | 0 in: INT2 is Low                                                           |
|        |         |     |       | 1 out: Unlatch Edge Detect                                                  |
|        |         |     |       | 0 out: No operation                                                         |
| 2      | INT1    |     |       | Sense/Unlatch                                                               |
|        | Sense/  |     |       | Software may read this register to sense the state of the $\overline{INT1}$ |
|        | Unlatch |     |       | pin. 1 in: Clears the Edge detection logic for INT1.                        |
|        |         |     |       | 0 in: INT1 is Low                                                           |
|        |         |     |       | 1 out: Unlatch Edge Detect                                                  |
|        |         |     |       | 0 out: No operation                                                         |



| Bit<br>Numbe | r Field | R/W | Reset<br>Value | Description                                                         |                     |               |  |  |  |
|--------------|---------|-----|----------------|---------------------------------------------------------------------|---------------------|---------------|--|--|--|
| 1            | Drive   |     |                | Low-Noise Option                                                    |                     |               |  |  |  |
|              | Select  |     |                | This bit selects Low noise or normal drive for the following        |                     |               |  |  |  |
|              |         |     |                | parallel port, bidirectional-Centron                                | ics controller, C   | hip Select,   |  |  |  |
|              |         |     |                | and ESCC pins:                                                      |                     |               |  |  |  |
|              |         |     |                | PIA 1013                                                            | RTS                 | nFault        |  |  |  |
|              |         |     |                | PIA 1416/ZCT0 02                                                    | DTR                 | nlnit         |  |  |  |
|              |         |     |                | PIA 2720                                                            | TXD                 |               |  |  |  |
|              |         |     |                | nSelectln                                                           |                     |               |  |  |  |
|              |         |     |                | ROMCS                                                               | TRXC                |               |  |  |  |
|              |         |     |                | nStrobe                                                             |                     |               |  |  |  |
|              |         |     |                | RAMCS                                                               | BUSY                | PError        |  |  |  |
|              |         |     |                | IOCS                                                                | nAck                | Select        |  |  |  |
|              |         |     |                | IEO                                                                 | nAutoFd             |               |  |  |  |
|              |         |     |                | 1: Selects the Low-noise option, v                                  | which is a 33% r    | eduction in   |  |  |  |
|              |         |     |                | drive capability.                                                   |                     |               |  |  |  |
|              |         |     |                | 0: Selects normal drive, and is the                                 | default after po    | wer-up.       |  |  |  |
|              |         |     |                | Refer to the CPU Register (CCR)                                     | for a list of the p | oins that are |  |  |  |
|              |         |     |                | programmable for Low drive, by                                      | means of the CC     | R Register.   |  |  |  |
| 0            | DCD0/   |     |                | CKA1 Function                                                       |                     |               |  |  |  |
|              | CKA0    |     |                | The $\overline{\text{DCD0}}/\text{CKA1}$ pin has the CK             | A1 function. Th     | e pin is      |  |  |  |
|              |         |     |                | always connected to the DCD Input of ASCI0, so if this pin is       |                     |               |  |  |  |
|              |         |     |                | 1, and ASCI0 is used, it must not be programmed to use DCD          |                     |               |  |  |  |
|              |         |     |                | as a receive auto-enable.                                           |                     |               |  |  |  |
|              |         |     |                | 1: $\overline{\text{DCD0}}/\text{CKA0}$ is $\overline{\text{DCD0}}$ |                     |               |  |  |  |
|              |         |     |                | 0: DCD0/CKA0 is CKA0                                                |                     |               |  |  |  |


## **INT1** and **INT2** Interrupts

These two pins may be programmed for Level-sensitive operation like  $\overline{\text{INT0}}$ , or for Edge-sensitive operation, as described in the preceding section on the Interrupt Edge Register. Interrupt on Rising or Falling edges may be selected and may be switched dynamically by software. When an Active edge has been detected, software must clear the Edge-detection hardware by writing to the Interrupt Edge Register.

The level of  $\overline{INT1}$  and  $\overline{INT2}$ , or the Edge detection latches for these pins, are sampled at the Falling of  $\phi$  in the second-last clock cycle of most instructions. (Certain instructions such as EI do not allow an interrupt after them.) If Bit 1 or 2 in the INT/TRAP Control Register (ITC) is 1, and IEF1 is 1 (due to an EI instruction), then the Z80185/Z80195 performs an interrupt after the instruction.

During such an interrupt, the Z80185/Z80195 stacks the return address from PC and then fetches two bytes from memory at addresses having the contents of the I Register as A15..A8, bits 7..5 of the IL Register as A7..A5, and 00000 followed by 00001 on A4..A0 for  $\overline{INT1}$ , or 00010 followed by 00011 on A4..A0 for  $\overline{INT2}$ . It treats the first byte as the least-significant byte of the logical address of an interrupt service routine, and the second byte as the most-significant byte and begins normal instruction execution at that address.

The same sequence is followed for interrupts for the DMAs, ASCIs, PRTs and CSI/0, differing only in the value on A4..A1. Refer to Figure 29 in the front of this Chapter.

Figure 34 depicts the fetching of the interrupt-service routine address from memory.



86



Figure 34. INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrupts

## DMA, ASCI, PRT and CSI/0 Interrupts

Each of these devices includes one or more interrupt conditions or sources which may be individually enabled or armed to interrupt the Z80185/ Z80195 as described in the later sections about these devices. The processor samples enabled-request signals from each device, at the Falling edge of  $\phi$  in the second-last clock cycle of most instructions. (Certain instructions such as EI do not permit interrupts after them.) If an *enable request* line is sampled as *asserted*, and IEF1, is 1 (due to an EI instruction), then the Z80185/Z80195 performs an interrupt after the instruction.

When the Z80185/Z80195 performs an interrupt, it does so as appropriate for the highest-requesting priority level among the 12 levels described at



the start of this Chapter. If the highest-requesting level is a DMA, ASCI, PRT or CSI/O, the Z80185/Z80195 performs the interrupt exactly as described above for the  $\overline{INT1}$  and  $\overline{INT2}$  interrupts, except that the code on A4..A0 differs according to the highest-priority requesting device, as described in the following table.

|                  |          | IL  |     |     | Fixe | d Code | 9  |    |          |
|------------------|----------|-----|-----|-----|------|--------|----|----|----------|
| Interrupt Source | Priority | A7  | A6  | A5  | A4   | A3     | A2 | A1 | A0       |
| INT1             | Highest  | IL7 | IL6 | IL5 | 0    | 0      | 0  | 0  | 0then 1  |
| INT2             |          | IL7 | IL6 | IL5 | 0    | 0      | 0  | 1  | 0 then 1 |
| PRT Channel 0    |          | IL7 | IL6 | IL5 | 0    | 0      | 1  | 0  | 0 then 1 |
| PRT Channel 1    |          | IL7 | IL6 | IL5 | 0    | 0      | 1  | 1  | 0 then 1 |
| DMA Channel 0    |          | IL7 | IL6 | IL5 | 0    | 1      | 0  | 0  | 0 then 1 |
| DMA Channel 1    |          | IL7 | IL6 | IL5 | 0    | 1      | 0  | 1  | 0 then 1 |
| CSI/O            |          | IL7 | IL6 | IL5 | 0    | 1      | 1  | 0  | 0 then 1 |
| ASCI Channel 0   |          | IL7 | IL6 | IL5 | 0    | 1      | 1  | 1  | 0 then 1 |
| ASCI Channel 1   | Lowest   | IL7 | IL6 | IL5 | 1    | 0      | 0  | 0  | 0 then 1 |

The interrupt-service routine for one of these devices takes appropriate action for the current

conditions, including register accesses to the device that typically causes it to negate its enabled-request signal, before re-enabling interrupts and returning to the interrupted process. These actions and register accesses are described later, in the sections about the devices.

#### The RETI Instruction

The original ZiLOG Z80 peripheral chips (PIO, SIO, CTC and DMA) include a special circuit that monitors the instruction stream being fetched by a Z80 processor and recognizes the special instruction RETI. To the processor, RETI operates exactly like RET, but to Z80 peripherals, it has the additional meaning that a

peripheral that has its Interrupt Under Service (IUS) bit set and its IEI



88

Input asserted, must clear its IUS bit because its interrupt-service routine has concluded.

The CTCs in the Z80185/Z80195 are compatible with the original Z80-CTC and interrupt-service routines for the CTCs must end with RETI instructions, as must ISRs for any external Z80-PIO, SIO, CTC or DMA. In ISRs for other on-chip or external devices, RETI is no different from RET and the latter is preferred because it is shorter and faster. RETI does not re-enable interrupts and must be preceded by an EI instruction just like RET.

The IUS mechanism is intended to allow nested interrupts, wherein a higher-priority device may interrupt the interrupt-service routine for a lower-priority device, the priority being determined by the IEO-IEI daisy-chain. More recent daisy-chainable devices like the ESCC and Bidirectional Centronics controller include explicit means to clear their IUS bits and do not recognize RETI. Non-daisy-chainable devices like the DMAs, ASCIs, PRTs and CSI/O do not support nested interrupts at all, and interrupt-service routines for such devices typically run to completion without being interrupted. They end with an EI directly followed by an RET instruction.

The Z80185/Z80195 processor performs an RETI instruction in two different ways depending on Bit 7 (MIE) in the Operating Mode Control Register (OMCR) as described in the "Z80 versus 64180 Compatibility" section.

#### MEMORY MANAGEMENT UNIT

The processor includes an on-chip MMU which performs the translation of the CPU 64 KB (16-bit addresses 0000H to FFFFH) logical-memory address space into a 1024 KB (20-bit addresses 00000H to FFFFFH) physical memory address space. Address translation occurs internally in parallel with other CPU operation.



89

## **Logical Address Spaces**

The 64 KB CPU logical-address space is interpreted by the MMU as consisting of up to three separate logical address areas, Common Area 0, Bank Area, and Common Area 1.

As depicted in Figure 35, a variety of logical-memory configurations are possible. The boundaries between the Common and Bank Areas may be programmed with 4 KB resolution.



Figure 35. Logical Address Mapping Examples

## Logical to Physical Address Translation

Figure 36 describes an example in which the three logical-address space portions are mapped into a 1024 KB physical-address space. The important points to note are that Common and Bank Areas may overlap and that Common Area 1 and Bank Area may be freely relocated (on 4 KB physical-address boundaries). Common Area 0 (if it exists) is always based at physical address 00000H.





Figure 36. Physical Address Translation

## **MMU Block Diagram**

The MMU block diagram is illustrated in Figure 37. The MMU translates internal 16-bit logical addresses to external 20-bit physical addresses.



91



Figure 37. MMU Block Diagram

Whether address translation takes place depends on the type of CPU cycle, listed as follows:

#### **Memory Cycles**

Address Translation occurs for all memory-access cycles including instruction and operand fetches,

memory-data reads and writes, hardware-interrupt-vector fetch, and software-interrupt restarts.

## I/O Cycles

The MMU is logically bypassed for I/O cycles. The 16-bit logical I/O address space corresponds directly with the 16-bit physical I/O address space. The four High-order Bits (A16..A19) of the physical address are always 0 during I/O cycles (Figure 38).



92

## **DMA Cycles**

When the Z80180 on-chip DMAC is using the external bus, the MMU is physically bypassed. The 20-bit source and destination registers in the DMAC are directly output on the physical-address bus (A19..A0).





#### **MMU Registers**

Three MMU Registers are used to program a specific configuration of logical and physical memory.

- MMU Common/Bank Area Register (CBAR)
- MMU Common Base Register (CBR)
- MMU Bank Base Register (BBR)

CBAR defines the logical memory organization, while CBR and BBR are used to relocate logical areas within the 1024 KB physical-address space. The resolution for both setting boundaries within the logical space and relocation within the physical space is 4 KB.

The CA field of CBAR determines the start address of Common Area 1 (Upper Common) and by default, the end address of the Bank Area. The BAR field determines the start address of the Bank Area and by default, the end address of Common Area 0 (Lower Common).

The CA and BA fields of CBAR may be freely programmed subject only to the restriction that CA may never be less than BA. Figure 39 and



Figure 40 illustrate examples of logical-memory organizations associated with different values of CA and BA.











#### **MMU REGISTER DESCRIPTION**

#### MMU Common/Bank Area Register

CBAR specifies boundaries within the Z80180 64 KB logical-address space for up to three areas; Common Area, Bank Area and Common Area 1.



## MMU Common/Bank Area Register (CBAR: 3AH)

| 7   | 4 | 3   | 0 |
|-----|---|-----|---|
| CA  |   | BA  |   |
| 1   |   | 1   |   |
| R/W |   | R/W |   |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                             |
|---------------|-------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 74            | CA    | R/W | 1              | Logical-Address Space Boundaries<br>CA specifies the start (Low) address (on 4 KB boundaries) for the<br>Common Area 1. This also determines the last address of the Bank<br>Area.      |
| 30            | BA    | R/W | 1              | <b>Logical-Address Space Bounders</b><br>BA specifies the start (Low) address (on 4 KB boundaries) for the<br>Bank Area. This also determines the last address of the Common<br>Area 0. |

#### **MMU** Common Base Register

CBR specifies the base address (on 4 KB boundaries) used to generate a 20-bit physical address for Common Area 1 accesses. All bits of CBR are reset to 0 during Reset.



## MMU Bank Base Register (CBR: 39H)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| CB7 | CB6 | CB5 | CB4 | CB3 | CB2 | CB1 | CB0 |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W |

#### **MMU Bank Base Register**

BBR specifies the base address (on 4 KB boundaries) used to generate a 19-bit physical address for Bank Area accesses. All bits of BBR are reset to 0 during Reset.

#### MMU Bank Base Register (BBR: 39H)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| BB7 | BB6 | BB5 | BB4 | BB3 | BB2 | BB1 | BB0 |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
|     |     |     |     |     |     |     |     |

#### **Register Description Missing**

#### **Physical Address Translation**

Figure 41 describes the way in which physical addresses are generated based on the contents of CBAR, CBR and BBR. MMU comparators classify an access by logical area as defined by CBAR. Depending on which of the three potential logical areas (Common Area 1, Bank Area, or Common Area 0) is being accessed, the appropriate 8-bit base address is added to the High-order 4 bits of the logical address, yielding a 20-bit



physical address. CBR is associated with Common Area 1 accesses. Common Area 0, if defined, is always based at physical address 00000H.

#### **MMU** and Reset

During Reset, all bits of the CA field of CBAR are set to 1 while all bits of the BA field of CBAR, CBR and BBR are reset to 0. The logical 64 KB address space corresponds directly with the first 64 KB (0000H to FFFFH) of the 1024 KB (0000H to FFFFFH) physical-address space. After Reset, the Z80180 begins execution at logical and physical address 0.

#### **MMU Register Access Timing**

When data is written into CBAR, CBR or BBR, the value is effective from the cycle immediately following the I/O write cycle which updates these registers.

Take care during MMU programming to ensure that CPU-program execution is not disturbed. Observe that the next cycle following MMU-Register programming normally is an Op Code Fetch from the newly translated address. One simple technique is to localize all MMU programming routines in a Common Area that is always enabled.



98



Figure 41. Physical Address Generation

#### DYNAMIC RAM REFRESH CONTROL

The Z80185/Z80195 incorporates a dynamic RAM refresh-control circuit including 8-bit refresh-address generation and programmable-refresh timing. This circuit generates asynchronous-refresh cycles inserted at the



programmable interval independent of CPU-program execution. For systems which do not use dynamic RAM, the refresh function may be disabled.

When the internal-refresh controller determines that a refresh cycle must occur, the current instruction is interrupted at the first breakpoint between machine cycles. The refresh cycle is inserted by placing the refresh address on A0..A7 and the  $\overline{\text{RFSH}}$  Output is driven Low.

Refresh cycles may be programmed to be either 2 or 3 clock cycles in duration by programming the REFW (Refresh Wait) bit in the Refresh Control Register (RCR). The external WAIT Input and the internal Wait-state generator are not effective during refresh. Refer to Figure 30 in the front of this Chapter.

#### **Refresh Controller**

#### Refresh Control Register (RCR: 36H)

The RCR specifies the interval and length of refresh cycles, while enabling or disabling the refresh function. Refer to Figure 3-20 in the front of this Chapter.



| 7    | 6    | 5 |          | 2 | 1 | 0  |
|------|------|---|----------|---|---|----|
| REFE | REFW |   | Reserved |   | C | YC |
| 1    | 1    |   |          |   |   | 0  |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | REFE  |     | 1              | <b>Refresh Enable</b><br>When REFE is 0 it disables the refresh controller and when<br>REFE is 1 it enables the refresh-cycle insertion.                                                                                                                                                                                                                                                                      |
| 6             | REFW  |     | 1              | <b>Refresh Wait</b><br>Bit 6 (REFW) set to 0 causes the refresh cycle to be two<br>clocks in duration. REFW set to 1 causes the refresh cycle to<br>be three clocks in duration by adding a refresh-Wait cycle<br>( $TR_W$ ).                                                                                                                                                                                 |
| 52            |       |     | 0              | Reserved<br>Must be 0.                                                                                                                                                                                                                                                                                                                                                                                        |
| 10            | CYC   |     | 0              | <b>Cycle Interval</b><br>CYC specify the interval (in clock cycles) between refresh<br>cycles. In the case of dynamic RAMs requiring 128 refresh<br>cycles every 2 ms (0r 256 cycles in every 4 ms), the required<br>refresh interval is less than or equal to $15.625 \ \mu$ s. The under-<br>lined values indicate the best refresh interval depending on<br>CPU clock frequency (see the following table). |



|      |      |                       | Processor | Interval (in micr | osec) |  |
|------|------|-----------------------|-----------|-------------------|-------|--|
| CYC1 | CYC0 | Insertion<br>Interval | 20 MHz    | 10 MHz            | 8 MHz |  |
| 0    | 0    | 10 states             | 0.5       | 1.0 μ             | 1.25  |  |
| 0    | 1    | 20 states             | 1.0       | 2.0               | 2.5   |  |
| 1    | 0    | 40 states             | 2.0       | 4.0               | 5.0   |  |
| 1    | 1    | 80 states             | 4.0       | 8.0 μ             | 10.0  |  |

#### **Refresh Control and Reset**

After Reset, based on the initialized value of RCR, refresh cycles occur with an interval of 10 clock cycles and are 3 clock cycles in duration.

## **Dynamic RAM Refresh Operation Notes**

- 1. Refresh-Cycle insertion is stopped when the CPU is in the following states:
  - a. During Reset
  - b. When the bus is released in response to  $\overline{\text{BUSREQ}}$
  - c. During Sleep Mode
  - d. During WAIT states
- 2. Refresh cycles are suppressed when the bus is released in response to  $\overline{\text{BUSREQ}}$ . However, the refresh timer continues to operate. The time at which the first refresh cycle occurs after the Z80180 re-acquires the bus depends on the refresh timer and has no timing relationship with the bus exchange.
- 3. Refresh cycles are suppressed during Sleep Mode. If a refresh cycle is requested during Sleep Mode, the refresh-cycle request is internally



102

latched (until replaced with the next refresh request). The latchedrefresh cycle is inserted at the end of the first machine cycle after Sleep Mode is exited. After this initial cycle, the time at which the next refresh cycle occurs depends on the refresh time and has no relationship with the exit from Sleep Mode.

4. The refresh address is incremented by one for each successful refresh cycle, not for each refresh. Thus, independent of the number of missed refresh requests, each refresh-bus cycle uses a refresh address incremented by one from that of the previous refresh-bus cycles.



## **Direct Memory Access**

#### INTRODUCTION

This chapter describes the Direct Memory Access (DMA) channels of the Z80185/Z80195 their characteristics, operation, and programming.

#### **DMA OVERVIEW**

The Z80185/Z80195 includes a two-channel DMA controller which supports high speed data transfer.

#### **Common Capabilities**

Both channels (Channel 0 and Channel 1) have the following capabilities:

#### **Memory Address Space**

Memory source and destination addresses may be directly specified anywhere within the 1024 KB physical address space using 20-bit source and destination memory addresses. In addition, memory transfers can arbitrarily cross 64 KB physical address boundaries without CPU intervention.

## I/O Address Space

I/O source and destination addresses may be directly specified anywhere within the 64 KB I/O address space (16-bit source and destination I/O addresses).



104

## **Transfer Length**

Up to 64 KB may be transferred based on a 16-bit byte count register.

#### **Request Handshaking**

Transfers involving an I/O device are controlled by a Request line from the device, indicating data available from an Input/Source device or data request from an Output/Destination device. Requests may be internally routed to both DMA channels from the ESCC, ASCIs, Bidirectional Centronics controller or from an external device on the  $T_{OUT}/DREQ$  pin.

Requests from Input/Source devices are typically programmed as Level sensitive because these devices have a relatively long time to update their request signal after the DMA channel reads data from them.

Requests from Output/Destination devices are typically programmed as Edge sensitive, because such devices have much less time to update their request signal from the start of the cycle in which the DMA controller writes data to them.

## **Transfer Rate**

A byte transfer may occur every six clock cycles. Wait states may be inserted in DMA cycles for slow memory or I/O devices.

## **Channel Complete Interrupt**

Each DMA channel may request an interrupt when the transfer of the programmed byte count is complete.

## **Alternating-Channel Capability**

When both channels are programmed to service the same high-speed device, special request-routing logic may be invoked. The logic enables



the processor software to load a new buffer address and byte count into one channel while the other channel continues its activity. This methodology provides the efficiency required for handling fast, demanding I/O devices.

#### **Channel 0 Unique Capabilities**

Channel 0 may perform several types of data transfers:

- Memory to memory
- Memory to I/O
- I/O to memory
- Memory to memory mapped I/O
  - These transfers may include a memory address increment, decrement, or no-change
  - Burst or cycle steal memory to memory transfers
  - Channel 0 transfers have higher priority than DMAC Channel 1 transfers

## **Channel 1 Unique Capabilities**

Channel 1 may perform memory-to-I/O and I/O-to-memory transfers. These transfers may include a memory address increment or decrement.

## **DMAC Registers**

Each DMA channel includes twoaddress registers and one byte count register.

The Channel 0 registers are the Source Address Register (SAR0), the Destination Address Register (DAR0), and the Byte Count Register (BCR0).



106

The Channel 1 registers are the Memory Address Register (MAR1), I/O Address Register (IAR1), and the Byte Count Register (BCR1).

SAR0, DAR0, MAR0, and IAR1 are each composed of three registers which are called xxRnB, xxRnH, and xxRnL, xxRnB contains the most-significant bits and xxRnL the least-significant bits.

The two channels share the DMA Status Register (DSTAT), the DMA Mode Register (DMODE), and the DMA Control Register (DCNTL).



#### DMAC BLOCK DIAGRAM

Figure 42. DMA Block Diagram



## DMAC REGISTER DESCRIPTION

#### **DMA Source Address Register**

The DMA Source Address Register (SAR0: 20H to 22H) specifies the physical source address for Channel 0 transfers. The register contains 20 bits and can specify up to 1024 KB memory addresses or up to 64 KB I/O addresses. Channel 0 source can be memory, I/O, or memory mapped I/O. For I/O, the most-significant bits of this register identify the Request Handshake Signal for Channel 0.

#### **DMA Destination Address Register**

The DMA Destination Address Register (DAR0: 23H to 25H) specifies the physical destination address for Channel 0 transfers. The register contains 20 bits and can specify memory addresses up to 1024 KB or I/O addresses up to 64 KB. Channel 0 destination can be memory, I/O, or memory mapped I/O. For I/O, the most-significant bits of this register identify the Request Handshake Signal for Channel 0.

#### **DMA Byte Count Register**

The DMA Byte Count Register (BCR0: 26H to 27H) specifies the number of bytes to be transferred. This register contains 16 bits and may specify transfers up to 64 KB. When one byte is transferred, the register is decremented by 1. If n bytes must be transferred, the value n must be loaded into this register before the DMA operation begins.

#### **DMA Memory Address Register**

The DMA Memory Address Register (MAR1: 28H to 2AH) specifies the physical memory address for Channel 1 transfers. This register may be destination or source memory address. The register contains 20 bits and may specify up to 1024 KB memory address.



108

#### **DMA I/O Address Register**

The DMA I/O Address Register (IAR1: 2BH to 2DH) specifies the I/O address for Channel 1 transfers. This register may be destination or source I/O address. The register contains 16 bits of I/O address; its most-significant byte (IAR1B) identifies the Request Handshake Signal and controls the Alternating-Channel feature, and is described in Figure 43 in the "DMA Operation" section. All bits in IAR1B reset to 0.



# DMA I/O Address Register Most-Significant Byte Register (IAR1B: 2DH)

| 7    | 6    | 5    | 4     | 3                          | 2 |         | 0 |
|------|------|------|-------|----------------------------|---|---------|---|
| AltE | AltF | Rese | erved | T <sub>OUT</sub> /<br>DREQ |   | Req1Sel |   |
| 0    | 0    |      |       | 0                          |   | 0       |   |
| R/W  | R/W  |      |       | R/W                        |   | R/W     |   |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|-------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | AltE  | R/W | 0              | Alternating Channel Enable<br>Set this bit to 1 only when both DMA channels are<br>programmed for the same I/O device.<br>1: A <i>channel-end</i> condition (byte count is 0) on Channel 0<br>sets Bit 6 (AltF), which then routes the device's Request<br>signal to Channel 1 rather than Channel 0. Similarly, a<br>channel-end condition on Channel 1 clears Bit 6 (AltC),<br>which then routes the device's Request to Channel 0 rather<br>than Channel 1.                                                                 |
| 6             | AltF  | R/W | 0              | Alternating Channel Select<br>1: When Bit 7(AltE) is 1, the Request selected by SAR18-16<br>or DAR18-16 is not presented to Channel 0, but Channel 1's<br>request operates normally. This bit may written by the user's<br>software, but a write is performed only when both channels<br>are stopped (both DE1 and DE0 are 0), to select which<br>channel operates first.<br>0: When Bit 7 (AltE) is 1, the Request signal selected by<br>Bits 20 is not presented to Channel 1, and Channel 0's<br>Request operates normally. |



110

| Bit<br>Number | Field         | R/W                    | Reset<br>Value | Description                                                                                                                                                                                                                                                                                     |
|---------------|---------------|------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 54            | Reserved      | Reserved<br>Must be 0. |                |                                                                                                                                                                                                                                                                                                 |
| 3             | TOUT/<br>DREQ | R/W                    | 0              | T <sub>OUT</sub> /DREQ Function Select                                                                                                                                                                                                                                                          |
|               | DKLQ          |                        |                | <ol> <li>1: The pin carries the T<sub>OUT</sub> output from PRT Channel 1.</li> <li>0: As Reset, the T<sub>OUT</sub>/DREQ pin acts as a DREQ Input.</li> </ol>                                                                                                                                  |
| 20            | Req1Sel       | R/W                    | 0              | Channel 1 Request Signal Select<br>These 3 bits select which Request signal is presented to<br>DMA Channel 1:<br>000: External T <sub>OUT</sub> /DREQ<br>001: ASCI 0 Request (TDRE or RDRF)<br>010: ASCI 1 Request (TDRE or RDRF)<br>011: ESCC Request<br>111: Bidirectional Centronics Request |

#### **DMA Byte Count Register**

The DMA Byte Count Register (BCR1: 2EH to 2FH) specifies the number of bytes to be transferred. This register contains 16 bits and may specify up to 64 KB transfers. When one byte is transferred, the register is decremented by 1.

#### **DMA Status Register**

The DMA Status Register (DSTAT) is used to enable and disable DMA transfer an DMA termination interrupts. DSTAT also indicates DMA transfer status; in other words, whether DMA transfers has been completed or are in progress.



## DMA Status Register (DSTAT: 30H)

|   | 7   | 6   | 5    | 4    | 3    | 2    | 1        | 0   |
|---|-----|-----|------|------|------|------|----------|-----|
|   | DE1 | DE0 | DWE1 | DWE0 | DIE1 | DIE0 | Reserved | DME |
| - | 0   | 0   | 1    | 1    | 0    | 0    |          | 0   |
|   | R/W | R/W | W    | W    | R/W  | R/W  |          | R   |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                |
|---------------|-------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | DE1   | R/W | 0              | <ul> <li>DMA Enable Channel 1</li> <li>To perform a software write to DE1, Bit 5 (DWE1) must be written as 0 during the same register Write access.</li> <li>1: Enables Channel 1 DMA and automatically sets (DME) to 1. When a DMA transfer terminates (BCR1 is 0), DE1 is reset to 0 by the DMAC.</li> <li>0: Disables Channel 1 DMA, but DMA is restartable.</li> </ul> |
| 6             | DE0   | R/W | 0              | <ul> <li>DMA Enable Channel 0</li> <li>To perform a software write to DE0, Bit 4 (DWE0) must be written as 0 during the same register Write access.</li> <li>1: Enables Channel 0 DMA and automatically sets (DME) to 1. DE0 is reset to 0 by the DMAC.</li> <li>0: Disables Channel 0 DMA. A DMA interrupt request is made to the CPU.</li> </ul>                         |
| 5             | DWE1  | W   | 1              | <b>DE1 Bit Write Enable</b><br>To write to Bit 7 (DE1), DWE1 must be written as 0 during<br>the same access. DWE1 always reads as 1.                                                                                                                                                                                                                                       |
| 4             | DWE0  | W   | 1              | <b>DE0 Bit Write Enable</b><br>To write to Bit 7 (DE0), DWE0 must be written as 0 during<br>the same access. DWE0 always reads as 1.                                                                                                                                                                                                                                       |



| Bit    |          |     | Reset |                                                                             |
|--------|----------|-----|-------|-----------------------------------------------------------------------------|
| Number | Field    | R/W | Value | Description                                                                 |
| 3      | DIE1     | R/W | 0     | DMA Interrupt Enable Channel 1                                              |
|        |          |     |       | 1: The termination of Channel 1 DMA transfer (indicated                     |
|        |          |     |       | when Bit 7, DE1, is 0) causes a CPU interrupt request to be                 |
|        |          |     |       | generated.                                                                  |
|        |          |     |       | 0: The Channel 0 DMA termination interrupt is disabled.                     |
| 2      | DIE0     | R/W | 0     | DMA Interrupt Enable Channel 0                                              |
|        |          |     |       | 1: The termination of Channel 0 DMA transfer (indicated                     |
|        |          |     |       | when Bit 6, DE0, is 0) causes a CPU interrupt request to be                 |
|        |          |     |       | generated.                                                                  |
|        |          |     |       | 0: The Channel 0 DMA termination interrupt is disabled.                     |
| 1      | Reserved |     | 0     | Reserved                                                                    |
|        |          |     |       | Must be 0.                                                                  |
| 0      | DME      | R   | 0     | DMA Main Enable                                                             |
|        |          |     |       | A DMA operation is only enabled when the channel's DE                       |
|        |          |     |       | bit, Bit 6 (DE0) for Channel 0 for Bit 7 (DE1) for Channel 1,               |
|        |          |     |       | and the DME bit are both set.                                               |
|        |          |     |       | When $\overline{\text{NMI}}$ interrupt occurs, DME is reset to 0, thus      |
|        |          |     |       | disabling DMA activity during the $\overline{NMI}$ interrupt-service        |
|        |          |     |       | routine. To restart, DMA, DE0 and/or DE1 are 1 (even if the                 |
|        |          |     |       | contents are already 1). This sequence automatically sets                   |
|        |          |     |       | DME to 1, allowing DMA operations to continue. DME                          |
|        |          |     |       | cannot be written directly. It is cleared to 0 by $\overline{NMI}$ or indi- |
|        |          |     |       | rectly set to 1 by setting DE0 and/or DE1 to 1.                             |

112



#### **DMA Mode Register**

DMODE is used to set the addressing and transfer mode for Channel 0 (Tables 2 and 2).

#### DMA Mode Register (DMODE: 31H)

| 7   | 6     | 5   | 4   | 3   | 2   | 1    | 0        |
|-----|-------|-----|-----|-----|-----|------|----------|
| Res | erved | DM1 | DM0 | SM1 | SM0 | MMOD | Reserved |
|     |       | 0   | 0   | 0   | 0   | 0    |          |
|     |       | R/W | R/W | R/W | R/W | R/W  |          |

| Bit<br>Number | Field      | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                              |
|---------------|------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 76            | Reserved   |     | 0              | Reserved<br>Must be 0.                                                                                                                                                                                                                                   |
| 54            | DM1<br>DM0 | R/W | 0              | <b>Destination Mode Channel 0</b><br>Specifies whether the destination for Channel 0 transfers is<br>memory or I/O, and whether the address is incremented or<br>decremented for each byte transferred. Values for this bit are<br>described in Table 2. |
| 32            | SM1<br>SM0 | R/W | 0              | <b>Source Mode Channel 0</b><br>Specifies whether the source for Channel 0 transfers is<br>memory or I/O, and whether the address is incremented or<br>decremented for each byte transferred. Values for this bit are<br>described in Table 3            |



| Bit    |          |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field    | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1      | MMOD     | W   | 0     | Memory Mode Channel 0<br>When Channel 0 is configured for memory to memory trans-<br>fers there is no Request Handshake Signal to control the<br>transfer timing. Instead, two automatic transfer timing modes<br>are selectable: Burst (MMOD is 1) and Cycle Steal (MMOD<br>is 0). For burst memory to memory transfers, the DMAC<br>controls the bus continuously until the DMA transfer<br>completes (when the byte count register reaches 0). In Cycle<br>Steal mode, the CPU is granted one cycle for each DMA<br>byte-transfer cycle until the transfer is completed.<br>For Channel 0 DMA with I/O source or destination, the<br>selected Request signal controls the transfer, and MMOD is<br>ignored. |
| 0      | Reserved |     | 0     | Reserved<br>Must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Table 2.Addressing Mode for Channel 0

|     |     |             | Address             |
|-----|-----|-------------|---------------------|
| DM1 | DM0 | Memory/ I/O | Increment/Decrement |
| 0   | 0   | Memory      | +1                  |
| 0   | 1   | Memory      | -1                  |
| 1   | 0   | Memory      | Fixed               |
| 1   | 1   | I/O         | Fixed               |



|     |     |            | Memory              |
|-----|-----|------------|---------------------|
| SM1 | SM0 | Memory I/O | Increment/Decrement |
| 0   | 0   | Memory     | +1                  |
| 0   | 1   | Memory     | -1                  |
| 1   | 0   | Memory     | Fixed               |
| 1   | 1   | I/O        | Fixed               |

#### Table 3.Transfer Mode for Channel 0

Table 4 describes all DMA transfer mode combinations of DM0, DM1, SM0, SM1. Because I/O-to-I/O transfers are not implemented, 12 combinations are available.

|         |            |         |           |                     | Address             |
|---------|------------|---------|-----------|---------------------|---------------------|
| DM1     | DM0        | SM1     | SM0       | Transfer Mode       | Increment/Decrement |
| 0       | 0          | 0       | 0         | Memory to Memory    | SAR0+1, DAR0+1      |
| 0       | 0          | 0       | 1         | Memory to Memory    | SAR0-1, DAR0+1      |
| 0       | 0          | 1       | 0         | Memory* to Memory   | SAR0 fixed, DAR0+1  |
| 0       | 0          | 1       | 1         | I/O to Memory       | SAR0 fixed, DAR0+1  |
| 0       | 1          | 0       | 0         | Memory to Memory    | SAR0+1, DAR0-1      |
| 0       | 1          | 0       | 1         | Memory to Memory    | SAR0-1, DAR0-1      |
| 0       | 1          | 1       | 0         | Memory* to Memory   | SAR0 fixed, DAR0-1  |
| 0       | 1          | 1       | 1         | I/O to Memory       | SAR0 fixed, DAR0-1  |
| 1       | 0          | 0       | 0         | Memory to Memory*   | SAR0+1, DAR0 fixed  |
| 1       | 0          | 0       | 1         | Memory to Memory*   | SAR0-1, DAR0 fixed  |
| 1       | 0          | 1       | 0         | Reserved            |                     |
| 1       | 0          | 1       | 1         | Reserved            |                     |
| 1       | 1          | 0       | 0         | Memory to I/O       | SAR0+1, DAR0 fixed  |
| The * i | ndicates t | hat mem | ory-mappe | ed I/O is included. |                     |

#### Table 4. DMA Transfer Mode Combinations



Z80185/Z80195

|         |                                                     |     |     |                      | Address                    |  |  |  |
|---------|-----------------------------------------------------|-----|-----|----------------------|----------------------------|--|--|--|
| DM1     | DM0                                                 | SM1 | SM0 | <b>Transfer Mode</b> | <b>Increment/Decrement</b> |  |  |  |
| 1       | 1                                                   | 0   | 1   | Memory to I/O        | SAR0-1, DAR0 fixed         |  |  |  |
| 1       | 1                                                   | 1   | 0   | Reserved             |                            |  |  |  |
| 1       | 1                                                   | 1   | 1   | Reserved             |                            |  |  |  |
| The * i | The * indicates that memory-mapped I/O is included. |     |     |                      |                            |  |  |  |

#### Table 4. DMA Transfer Mode Combinations

## DMA Wait Control Register

DCNTL controls the insertion of Wait states into DMAC and CPU accesses of memory or I/O. Also, it defines the Request signal for each channel as Level or Edge sense. DCNTL also sets the DMA transfer mode for Channel 1, described in Table 5, which is limited to memory I/O transfers.



## DMA Wait Control Register (DCNTL: 32H)

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| MWI1 | MWI0 | IWI1 | IWI0 | DMS1 | DMS0 | DIM1 | DIM0 |
| 1    | 1    | 1    | 1    | 0    | 0    | 0    | 0    |
| R/W  |

| Bit<br>Numbe |              | -   | Reset |                                                                                                                                                                              |
|--------------|--------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| r            | Field        | R/W | Value | Description                                                                                                                                                                  |
| 76           | MWI1<br>MWI0 | R/W | 1     | Memory Wait Insertion<br>Specifies the number of Wait states introduced into CPU and<br>DMAC memory access cycles. See the "Wait State Genera-<br>tion" section for details. |
| 54           | IWI1<br>IWI0 | R/W | 1     | I/O Wait Insertion<br>Specifies the number of Wait states introduced into CPU and<br>DMAC I/O access cycles. See the "Wait State Generation"<br>section for details.         |



| Bit<br>Numbe<br>r | Field        | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|--------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32                | DMS1<br>DMS0 | R/W | 0              | <b>DMA Request Sense</b><br>Specifies the DMA request sense for Channel 0 and Channel 1, respectively.<br>Typically, for an Input/Source device, the associated DMS bit<br>is programmed as 0 for Level sense. The device has a rela-<br>tively long time to update its Request signal after the DMA<br>channel reads data from it in the first of the two machine<br>cycles involved in transferring a byte.<br>An Output/Destination device has much less time to update<br>its Request signal, after the DMA channel starts a Write oper-<br>ation to it. The update occurs in the second of two machine<br>cycles involved in transferring a byte. With Zero-Wait state I/<br>O cycles, which apply only to the ASCIs, it is impossible for<br>a device to update its Request signal in time, and Edge<br>sensing must be used. |
|                   |              |     |                | With one-Wait-state I/O cycles (the fastest possible except for<br>the ASCIs), it is unlikely that an output device is able to<br>update its Request in time. Edge sense is required for output<br>to the ESCC and Bidirectional Centronics controller, and is<br>recommended for External Output devices connected to<br>$T_{OUT}$ /DREQ.<br>With two or more Wait states in I/O cycles, External Output<br>devices on $T_{OUT}$ /DREQ may use Edge or Level sense<br>depending on their characteristics; Edge sense is still recom-<br>mended for output on the ESCC and Bidirectional Centronics<br>controller.<br>1: The Input is Edge sense.<br>0: The Input is Level sense.                                                                                                                                                   |
| 10                | DIM1<br>DIM0 | R/W | 0              | <b>DMA Channel 1 I/O and Memory Mode</b><br>Specifies the source, destination, and address for Channel 1<br>memory to/from I/O transfer modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



|      |      |               | Address              |
|------|------|---------------|----------------------|
| DIM1 | DMI0 | Transfer Mode | Increment/Decrement  |
| 0    | 0    | Memory to I/O | MAR1 +1, IAR1 fixed  |
| 0    | 1    | Memory to I/O | MAR1-1, IAR1 fixed   |
| 1    | 0    | I/O to Memory | IAR1 fixed, MAR1 + 1 |
| 1    | 1    | I/O to Memory | IAR1 fixed, MAR1 –1  |

#### Table 5.DMA Transfer Mode for Channel 1

#### DMA OPERATION

This section discusses the various operating modes of DMA Channels 0 and 1.

#### **Memory to Memory**

For memory-to-memory transfers, no Request signal governs DMA transfer timing. Rather, the DMA operation is timed in one of two programmable modes - Burst or Cycle Steal. In both modes, the DMA operation automatically proceeds until the byte count in BCR0 has been decremented to 0.

In Burst mode, the DMA operation proceeds until termination. In this case, the CPU cannot perform any program execution until the DMA operation is completed.

In Cycle Steal mode, DMA and CPU operation alternated until the DMA is completed. The following sequence is repeated until DMA is completed.

- 1. 1 CPU Machine Cycle
- 2. 1 DMA Byte Read
- 3. 1 DMA Byte Write





Figure 43 describes Cycle Steal mode DMA timing.

Figure 43. DMA Timing-Cycle Steal Mode

To initiate memory-to-memory DMA transfer for Channel 0, perform the following operations.

1. Load the memory source and destination addresses into SAR0 and DAR0.


- 2. Specify memory-to-Memory mode and Address Increment/ Decrement in the SM0, SM1, DM0 and DM1 bits of DM0DE.
- 3. Load the number of bytes to transfer into BCR0.
- 4. Specify Burst or Cycle Steal mode in the MMOD bit of DCNTL.
- 5. Program Bit 6 (DE0) as 1 (with Bit 4 DWE0 written as 0 in the same access) in DSTAT. If an interrupt is required after the programmed byte count has been transferred, set Bit 2 (DIE0) to 1 in the same write to DSTAT. The DMA operation starts one machine cycle later.

#### Memory-Mapped I/O

For memory to/from memory-mapped I/O, a Request signal controls DMA operation. The DMA channels may be programmed to use this Request in a Level- or Edge-Sensitive Mode.

When Level sense is programmed, DMA operation is triggered when the Request line (such as,  $T_{OUT}/DREQ$ ) is sampled Low. As depicted in Figure 44, the Request line is sampled again at the Rising edge of 0 that begins the second-last clock cycle of the machine cycle that writes the data byte to the destination. If the Request is low at that time, as in Figure 44, DMA operation continues for another byte. If the Request is High at that time, the DMA channel relinquishes use of the bus after the current Write operation.



Z80185/Z80195



#### Figure 44. CPU Operation and DMA Operation With Level Sense Request

When Edge sense is programmed, DMA operation is triggered by a Falling edge on the Request line ( $T_{OUT}$ /DREQ or Request from an ASCI, ESCC or the Bidirectional Centronics controller). If another Falling edge is detected before the Rising edge of  $\phi$  at the start of the second-last clock cycle of the machine cycle that writes the data to the destination, DMA operation continues for another byte. If not (as in Figure 45) the DMA channel relinquishes use of the bus after the Write operation. DMA operation by the channel is triggered again when a Falling edge on the Request line precedes the Rising edge of  $\phi$  at the start of the second-last clock cycle in a machine cycle.





Figure 45. CPU Operation and DMA Operation With Edge Sense Request

To initiate a memory to/from mapped I/O, DMA transfer for Channel 0, including DMA transfers with an ASCI, ESCC or Bidirectional Centronics Controller, perform the following operations:

- Load the memory and I/O or memory mapped I/O source and destination addresses into SAR0 and DAR0. I/O addresses (not memory mapped I/O) are limited to 16 bits (A15..A0). For an I/O source or destination, program A18..16 to select the Request signal that controls the operation, as described in Table 6. (For memorymapped I/O, T<sub>OUT</sub>/DREQ is automatically selected as the Request signal.)
- Specify memory to/from I/O or memory to/from memory-mapped I/O Mode and Address Increment/ Decrement in the SM0, SM1, DM0 and DM1 bits of DMODE.
- 3. Load the number of bytes to transfer into BCR0.
- 4. Specify whether the Request line is Edge or Level-sense by programming the DMS0 bit of DCNTL.
- 5. Enable or disable DMA termination interrupt with the DIE0 bit in DSTAT.



124

- 6. Program DE0 to 1 and DWE0 to 0 in the same access (in DSTAT). DMA operation then begins under the control of the Request signal.
- 7. For an Edge-sensed Request line from a destination device, if the Request line was asserted before step 6, write one byte of data to the device under program control, so that the Request line is negated. Refer to Table 6.

#### Table 6. DMA Source Transfer Request

| SAR18 | SAR17 | SAR16 | DMA Transfer Request           | Edge/Level Sense  |
|-------|-------|-------|--------------------------------|-------------------|
| 0     | 0     | 0     | T <sub>OUT</sub> /DREQ         | Level recommended |
| 0     | 0     | 1     | ASCI0 RDRF                     | Level             |
| 0     | 1     | 0     | ASCI1 RDRF                     | Level             |
| 0     | 1     | 1     | ESCC Rx                        | Level             |
| 1     | 0     | х     | Reserved                       |                   |
| 1     | Х     | 0     | Reserved                       |                   |
| 1     | 1     | 1     | Bidirectional Centronics Input | Either            |

 Table 7.
 DMA Destination Transfer Request

| DAR18 | DAR17 | DAR16 | DMA Transfer Request            | Edge/Level Sense |
|-------|-------|-------|---------------------------------|------------------|
| 0     | 0     | 0     | T <sub>OUT</sub> /DREQ          | Edge recommended |
| 0     | 0     | 1     | ASCI0 TDRF                      | Edge             |
| 0     | 1     | 0     | ASCI1 TDRF                      | Edge             |
| 0     | 1     | 1     | ESCC Tx                         | Edge             |
| 1     | 0     | Х     | Reserved, do not program        |                  |
| 1     | Х     | 0     | Reserved, do not program        |                  |
| 1     | 1     | 1     | Bidirectional Centronics output | Edge             |





#### Channel 1 DMA

DMAC Channel 1 performs memory to/from I/O transfers. Except for different registers and status/control bits, operation is similar to that described for Channel 0 memory to/from I/O DMA.

To initiate DMA Channel 1 memory to/from I/O transfer including DMA transfers with an ASCI, ESCC or Bidirectional Centronics controller, perform the following operations:

- 1. Load the memory address (20 bits) into MAR1.
- 2. Load the I/O address (16 bits) into the least- significant 16 bits of IAR1.
- 3. Program the 3 least-significant bits of IAR1B (which corresponds to A18..A16 if IAR1 holds a memory address) to select the Request line that controls the transfer. These bits are encoded as depicted in Table 6 for Channel 0.
- 4. Program the Source/Destination and Address Increment/Decrement mode using Bit 3 (DIM1) and Bit 0 (DIM0) in DCNTL.
- 5. Specify whether the Request signal is Level or Edge sense in Bit 3 (DMS1) in DCNTL. The Request line is sampled as described for Channel 0, and the same considerations described previously apply to this choice.
- 6. Enable or disable DMA termination interrupt with Bit 3 (DIE1) in DSTAT.
- 7. Program Bit 3 (DE1) to 1 and Bit 4 (DWE1) to 0 in the same access in DSTAT. The DMA operation then begins under the control of the Request signal.
- 8. For an Edge-sensed Request line from a destination device, if the Request line was asserted before step 7, write one byte of data to the device under program control, so that the Request line is negated.



126

#### **DMA Bus Timing**

When memory (or memory mapped I/O) is specified as a source or destination,  $\overline{\text{MREQ}}$  goes Low during the memory access. When I/O is specified as a source or destination,  $\overline{\text{IORQ}}$  goes Low during the I/O access.

When I/O (and memory mapped I/O) is specified as a source or destination, DMA operation is controlled by the Request signal from the I/O device, which may be an internal signal or the  $T_{OUT}$ /DREQ pin from an external device.

For accesses to I/O devices other than the ASCIs, one Wait state is automatically inserted. Additional Wait states may be inserted by programming the on-chip Wait state generator or, for external devices, by using the external  $\overline{\text{WAIT}^*}$  Input. For memory mapped I/O accesses, the only automatic Wait-state generation available is via Bits 1..0 of the WSGCS.

For memory-to-memory transfers (Channel 0 only) no Request signal is used. Automatic DMA timing is programmed as either burst or cycle steal.

When a DMA memory address carry/borrow between Bits A15 and A16 or the address bus occurs (when crossing a 64 KB boundary), the minimum bus cycle is extended to 4 clocks by automatic insertion of one internal clock cycle.

#### **DMAC Channel Priority**

In case of simultaneous requests, Channel 0 has priority over Channel 1. When Channel 0 is performing a memory to/from memory transfer, Channel 1 cannot operate until the Channel 0 operation has terminated. If Channel 1 is operating, Channel 0 cannot operate until Channel 1 releases control of the bus.



#### DMAC and BUSREQ, BUSACK

The BUSREQ and BUSACK Inputs allow another bus Master to take control of the bus. BUSREQ and BUSACK have priority over the on-chip DMAC, and suspend DMAC operation. The DMAC releases the bus to the external-bus Master between DMAC memory or I/O accesses. Because a single byte DMAC transfer requires a read and a Write cycle, it is possible for the DMAC to be suspended after the DMAC read, but before the DMAC write. When the external Master releases the bus (BUSREQ High), the on-chip DMAC continues the suspended DMA operation.

#### **DMAC Internal Interrupts**

Figure 46 illustrates the internal DMA interrupt request generation circuit.



Figure 46. DMA Interrupt Request Generation

DSTAT Bit 6 (DE0) and Bit 7 (DE1) are automatically cleared to 0 at the completion (byte count is 0) of a DMA operation for Channel 0 and Channel 1, respectively. They remain 0 until a 1 is written. A Level-sensitive interrupt occurs any time a DE bit (Bit 6, DE0, or Bit 7, DE1) is



0, the corresponding DIE bit (Bit 2, DIE0, and Bit 3, DIE1) is 1, and the CPU IEF1 flag is 1. Therefore, the DMA termination interrupt service routine disables further DMA interrupts by programming the channel DIE bit to 0, before enabling CPU interrupts by executing an IE instruction to set IEF1 to 1. Alternatively, after reloading the DMAC address and count registers, software sets the DIE bit to 1 to reenable the channel interrupt in the same instruction that reenables DMA operation by programming the channel DE bit to 1.

# DMAC and NMI

 $\overline{\text{NMI}}$ , unlike other interrupts, automatically disables DMAC operation by clearing the Bit 0 (DME) in DSTAT. Thus, the  $\overline{\text{NMI}}$  interrupt service routine may respond to time-critical events without delay due to DMAC bus usage. Also,  $\overline{\text{NMI}}$  may be used as an external DMA abort input, in that both channels are suspended by the clearing of DME. Figure 47 illustrates  $\overline{\text{NMI}}$  and DMA operation

If the Falling edge of  $\overline{\text{NMI}}$  occurs before the Falling clock of the state prior to T3 (T2 or TW) of a DMA Write cycle, the DMAC is suspended and the CPU starts the NMI response at the end of the current cycle.



Figure 47. NMI and DMA Operation



When software sets a Bit 7 (DE1) or Bit 6 (DE0) in DMODE to 1, the channel correctly resumes operation from the point at which it was suspended by  $\overline{\text{NMI}}$ .

### **DMAC and Reset**

During Reset the bits in DSTAT, DMODE, and DCNTL are initialized as stated in their individual register descriptions. Any DMA operation in progress is stopped, allowing the CPU to use the bus to perform the Reset sequence. However, the contents of the address registers (SAR, DAR0, MAR1, and IAR1) and byte count registers (BCR0, BCR1) contents are not changed during Reset.



130





# Asynchronous Serial Communications Interface

# **OVERVIEW**

The Z80185/Z80195 on-chip Asynchronous Serial Communications Interface (ASCI) consists of two independent, full-duplex serial channels. The ASCI channels can communicate with a variety of standard Universal Asynchronous Receiver/Transmitters (UARTs) including the Z8440 SIO and the Z8530 SCC.

## Features

- Each channel is independently programmable
- Full-Duplex communication
- 7- or 8-Bit data length
- Program-Controlled 9th data bit for multiprocessor communication
- 1 or 2 Stop bits
- Odd, Even, No parity
- Parity, Overrun, Framing Error, and Break detection
- Programmable baud rate generators for each channel
- Speed to 520 Kb per second (for CPU fc = 33.33 MHz /16 mode).
- Channel-0 Modem control signals: DCD0, CTS0 and RTS0
- Programmable interrupt condition Enable and Disable
- Operation with on-chip DMAC
- 4-Character Receive FIFOs



- External clock input or output
- Divide by 1, 16, or 64 Clocking
- Break generation and detection



133

#### ASCI BLOCK DIAGRAM



Note: The \* denotes registers that are not program accessible.

Figure 48. ASCI Block Diagram



134

#### **ASCI REGISTERS**

The following registers are not program accessible. The information contained in this section is for reference only

#### **ASCI Transmit Shift Registers**

The ASCI Transmit Register 0 (TSRO) and ASCI Transmit Shift Register 1 (TSRI) receives data from the ASCI Transmit Data Register (TDR). Data is shifted out to the TXA pin. When transmission is completed, the next byte (if available) is automatically loaded from TDR into TSR and the next transmission starts. When no data is available for transmission, TSR idles by outputting a continuous High level. This register is not program accessible.

#### **ASCI Transmit Data Registers**

ASCI Transmit Data Register 0 (TDR0: 06H) and ASCI Transmit Data Register 1 (TDR1: 07H) contain data to be transferred to the TSR as soon as it is empty. Data can be written while the TSR is shifting out the previous byte of data. Therefore, the ASCI transmitter is double buffered.

Data can be written into and read from the ASCI Transmit Data Register. When data is read from the ASCI Transmit Data Register, operation is not affected.

#### **ASCI Receive Shift Registers**

This register receives data shifted in from the RXA pin. When a character is received, it is automatically transferred to the ASCI FIFO when the FIFO is not full. When the FIFO is full when the next incoming data byte is completed, an overrun error occurs. This register is not program accessible.



#### **ASCI Receive Data FIFO Registers**

ASCI Receive Data Register 0 (RDR0: 08H) and ASCI Receive Data Register 1 (RDR1: 09H) are read-only registers. When a complete incoming data byte is assembled in the RSR, it is automatically transferred to the 4-character Receive Data First-In First-Out (FIFO) memory. The oldest character in the FIFO (if any) can be read from the Receive Data Register (RDR). The next incoming data byte is shifted into the RSR while the FIFO is full. Therefore, the ASCI receiver is well buffered.

#### **ASCI Status FIFO Registers**

This four-entry, First-In First-Out (FIFO) Register contains Parity Error, Framing Error, Rx Overrun, and Break status bits associated with each character in the receive-data FIFO. The status of the oldest character (if any) can be read from the status registers.

#### **ASCI Status Registers**

ASCI Status Register 0 (STAT0) and ASCI Status Register 1 (STAT1) contain status information about ASCI communication, error and modem control signals. These registers support the enabling or disabling of ASCI interrupts.



# ASCI Status Register 0 (STAT0: 04H)

| 7    | 6    | 5  | 4  | 3   | 2    | 1    | 0   |
|------|------|----|----|-----|------|------|-----|
| RDRF | OVRN | PE | FE | RIE | DCD0 | TDRE | TIE |
| 0    | 0    | 0  | 0  | 0   | 0    | 1    | 0   |
| R    | R    | R  | R  | R/W | R    | R    | R/W |

| Bit    |       |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|-------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7      | RDRF  | R   | 0     | <ul> <li>Receive Data Register Full</li> <li>1: An incoming data byte is remains loaded into an empty<br/>Rx FIFO. When a framing or parity error occurs, RDRF is<br/>set, and the receive data (which generated the error) remains<br/>loaded into the FIFO.</li> <li>0: RDRF is cleared to 0 by reading the last character in the<br/>FIFO from the RDR, in IOSTOP Mode, during Reset, and,<br/>for ASCI0, if the DCD0 input is Auto-enabled and is High.</li> </ul>                                                                                                                                                                                                                                                                              |
| 6      | OVRN  | R   | 0     | <b>Overrun Error</b><br>An overrun condition occurs when the receiver is finished assembling a character and the Rx FIFO is too full to receive another character. When an overrun occurs, the receiver does not place the character in the shift register into the FIFO, or any subsequent characters, until the last good character reaches the top of the FIFO so that OVRN is set, and software then writes a 1 to EFR to clear it.<br>1: This status bit is set when the last character received before the overrun becomes the oldest byte in the FIFO. This bit is cleared to 0 when software writes a 0 to the EFR bit in the CNTLA register, and also by Reset, in IOSTOP Mode, and for ASCI0 if the DCD0 pin is Auto-enabled and is High. |



137

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5             | PE    | R   | 0              | <ul> <li>Parity Error</li> <li>A parity error is detected when parity checking is enabled<br/>by the MOD1 bit in the CNT1LA register (set to1), and a<br/>character is assembled in which the parity does not match<br/>the PEO bit in the CNTLB register.</li> <li>1: PE is set when the error character becomes the oldest<br/>character in the RxFIFO.</li> <li>0: PE is cleared to 0 when software writes a 0 to the EFR<br/>bit in the CNTRLA register, and also by Reset, in IOSTOP<br/>Mode, and for ASCI0 if the DCD0 pin is Auto-enabled and<br/>is High.</li> </ul> |
| 4             | FE    | R   | 0              | <ul> <li>Framing Error</li> <li>A framing error is detected when the Stop bit of a character is sampled as 0/Space.</li> <li>1: FE is set when the error character becomes the oldest character in the RxFIFO.</li> <li>0: FE is cleared to 0 when software writes a 0 to the EFR bit in the CNTLA register, and also by Reset, in IOSTOP Mode, and for ASCI0 if the DCD0 pin is Auto-enabled and is High.</li> </ul>                                                                                                                                                         |
| 3             | RIE   | R/W | 0              | <b>Receive Interrupt Enable</b><br>1: Enable ASCI receive interrupt requests. When RIE is 1,<br>the Receiver requests an interrupt when a character is<br>received and RDRF is set, but only if Bit 7 of the ASCI<br>Extension Control Register is 0. When Bit 7 is 1, the ASCI<br>does not request an interrupt for RDRF. When RIE is 1, an<br>ASCI requests an interrupt when OVRN, PE or FE is set,<br>and ASCI0 requests an interrupt when DCD0 goes High.<br>0: Disable ASCI receive interrupt requests.                                                                 |



| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|-------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2             | DCD0  | R   | 0              | <ul> <li>Data Carrier Detect</li> <li>1: When Bit 0 of the Interrupt Edge Register (IER0) is 0, the DCD0 CKA1 pin performs the DCD0 function, and this bit is set to 1 when the pin is High.</li> <li>0: The first read of STAT0 following the pin's transition from High to Low and during Reset. When IER0 is 0, Bit 6 of the ASEXT0 register is 0 to select Auto-enabling, and the pin is High, the receiver is reset and receiver operation is inhibited.</li> <li>Bit 2 of STAT1 is reserved.</li> </ul>                                                                                      |
| 1             | TDRE  | R   | 1              | <b>Transmit Data Register Empty</b><br>The TDR is empty and the next transmit data byte can be<br>written to the TDR. After the byte is written to the TDR,<br>TDRE is cleared to 0 until the ASCI transfers the byte from<br>the TDR to the TSR and then TDRE is again set to 1. TDRE<br>is set to 1 in IOSTOP Mode and during Reset. On ASCI0,<br>the TDRE bit is inhibited (forced to 0) if the CTS0 pin is<br>Auto-enabled in the ASEXT0 register and the pin is High.<br>1: TDR is empty; or, IOSTOP Mode is in effect.<br>0: TDR is not empty; or, CTS0 is High and Bit 5 of ASEXT0<br>is 0. |
| 0             | TIE   | R/W | 0              | <ul> <li>Transmit Interrupt Enable</li> <li>1: Enable ASCI transmit interrupt requests. When TIE is 1, an interrupt is requested when TDRE is set to1.</li> <li>0: Disable ASCI receive interrupt requests.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                             |



#### 7 6 5 3 4 2 1 0 RDRF OVRN PE FE RIE Reserved TDRE TIE 0 0 0 0 0 1 0 R R R R/W R R/W R

#### ASCI Status Register 1 (STAT1: 05)

The fields of the ACSI Status Register 1 (STAT1) are identical to those for ACSI Status Register 0 (STAT0).

# **ASCI CONTROL REGISTERS**

ASCI-Channel Control Register A (CNTLA0) and ASCI-Channel Control Register B (CNTLA1) configure the major operating modes such as receiver/transmitter enable and disable, data format, and multiprocessor communication modes.



# ASCI Control Register A0 (CNTLA0: 00H)

| 7   | 6   | 5   | 4    | 3            | 2    | 1    | 0    |
|-----|-----|-----|------|--------------|------|------|------|
| MPE | RE  | TE  | RTS0 | MPBR/<br>EFR | MOD2 | MOD1 | MOD0 |
| 0   | 0   | 0   | 1    | -            | -    | -    | -    |
| R/W | R/W | R/W | R/W  | R/W          | R/W  | R/W  | R/W  |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|-------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | MPE   | R/W | 0              | <b>Multi-Processor Mode Enable</b><br>The ASCI performs a multiprocessor communication mode<br>that utilizes an extra data bit for selective communication<br>when a number of processors share a common serial bus.<br>Multiprocessor data format is selected when the MP bit in<br>CNTLB is set to 1. When multiprocessor mode is not<br>selected (MP bit in CNTLB is 0), MPE has no effect. When<br>multiprocessor mode is selected, MPE enables or disables<br>the wake-up feature as follows. When MPE is set to 1, only<br>received bytes in which the multiprocessor bit (MPB) is 1<br>are received and affect the RDRF and error flags. Other<br>bytes (when MPB is 0) are ignored by the ASCI. When<br>MPE is reset to 0, all bytes, regardless of the state of the<br>MPB data bit, are received and affect the RDRF and error<br>flags. |
| 6             | RE    | R/W | 0              | <ul> <li>Receiver Enable</li> <li>1: ASCI receiver is enabled.</li> <li>0: Receiver is disabled, and any receive operation in progress is interrupted. However, the RDRF and error flags are not reset and the previous contents of RDRF and error flags are held. RE is cleared to 0 in IOSTOP Mode and during Reset.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



141

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                              |
|---------------|-------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5             | TE    | R/W | 0              | Transmitter Enable         1: ASCI transmitter is enabled.         0: Transmitter is disabled, and any transmit operation in progress is interrupted. However, the TDRE flag is not reset and the previous contents of TDRE are held. TE is cleared to 0 in IOSTOP Mode and during Reset.                |
| 4             | RTS0  | R/W | 1              | Request to Send Channel 0When Bit 5 of the System Configuration Register is 0, theRTS0 TxS pin performs the RTS0 function and tracks thisbit in a real-time, positive-logic fashion (1 makes the pinHigh and a 0 makes it Low).Bit 4 in CNTLA1 is not used.1: RTS0 TxS pin is High0: RTS0 TxS pin is Low |



| Bit    |       |     | Reset |                                                            |
|--------|-------|-----|-------|------------------------------------------------------------|
| Number | Field | R/W | Value | Description                                                |
| 3      | MPBR/ | R/W | -     | Multiprocessor Bit Receive/Error Flag Reset                |
|        | EFR   |     |       | When multiprocessor mode is enabled (MP in CNTLB is 1),    |
|        |       |     |       | MPBR, when read, contains the value of the MPB bit for the |
|        |       |     |       | last receive operation.                                    |
|        |       |     |       | 1: No effect.                                              |
|        |       |     |       | 0: The EFR function is selected to reset all error flags   |
|        |       |     |       | (OVRN, FE, PE and BRK in the ASEXT Register) to 0.         |
|        |       |     |       | MPBR EFR is undefined during Reset.                        |
| 2-0    | MOD2  | R/W | -     | ASCI Data Format Mode                                      |
|        | MOD1  |     |       | These bits program the ASCI data format as follows:        |
|        | MOD0  |     |       | MOD2                                                       |
|        |       |     |       | 1: 8-Bit data                                              |
|        |       |     |       | 0: 7-Bit data                                              |
|        |       |     |       | MOD1                                                       |
|        |       |     |       | 1: Parity enabled                                          |
|        |       |     |       | 0: No parity                                               |
|        |       |     |       | MOD0                                                       |
|        |       |     |       | 1: 2 Stop bit                                              |
|        |       |     |       | 0: 1 Stop bits                                             |
|        |       |     |       | The data formats available based on all combinations of    |
|        |       |     |       | MOD2, MOD1, and MOD0 are shown below.                      |





|      | Table 8. | ASCI Data l | Formats                              |
|------|----------|-------------|--------------------------------------|
| MOD2 | MOD1     | MOD0        | Data Format                          |
| 0    | 0        | 0           | Start + 7 bit data + 1 stop          |
| 0    | 0        | 1           | Start + 7 bit data + 2 stop          |
| 0    | 1        | 0           | Start + 7 bit data + parity + 1 stop |
| 0    | 1        | 1           | Start + 7 bit data + parity + 2 stop |
| 1    | 0        | 0           | Start + 8 bit data + 1 stop          |
| 1    | 0        | 1           | Start + 8 bit data + 2 stop          |
| 1    | 1        | 0           | Start + 8 bit data + parity + 1 stop |
| 1    | 1        | 1           | Start + 8 bit data + parity + 2 stop |

#### ASCI Control Register A1 (CNTLA1: 01H)

| 7   | 6   | 5   | 4        | 3     | 2    | 1    | 0    |
|-----|-----|-----|----------|-------|------|------|------|
| MPE | RE  | TE  | Reserved | MPBR/ | MOD2 | MOD1 | MOD0 |
|     |     |     |          | EFR   |      |      |      |
| 1   | 1   | 0   |          | 0     | Х    | Х    | Х    |
| R/W | R/W | R/W | R/W      | R/W   | R/W  | R/W  | R/W  |

The fields of the ACSI Control Register 1 (CNTLA1) are identical to those for ACSI Control Register 0 (CNTLA0).



Z80185/Z80195

# **ASCI CONTROL REGISTER B0, 1**

Each ASCI-Channel Control Register B 0 (CNTLB0) and ASCT Control Register B1 (CNTLB1) configure multiprocessor mode, parity, and baudrate selection.

#### ASCI Control Register B0 (CNTLB0: 02H)

| 7    | 6   | 5      | 4   | 3   | 2   | 1   | 0   |
|------|-----|--------|-----|-----|-----|-----|-----|
| MPBT | MP  | CTS/PS | PEO | DR  | SS2 | SS1 | SS0 |
| -    | 0   | 0      | 0   | 0   | 1   | 1   | 1   |
| R/W  | R/W | R/W    | R/W | R/W | R/W | R/W | R/W |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                |
|---------------|-------|-----|----------------|------------------------------------------------------------|
| 7             | MPBT  | R/W | -              | Multiprocessor Bit Transmit                                |
|               |       |     |                | When multiprocessor communication format is selected       |
|               |       |     |                | (Bit 6 is 1), MPBT is used to specify the MPB data bit for |
|               |       |     |                | transmission.                                              |
|               |       |     |                | 1: The value 1 is transmitted.                             |
|               |       |     |                | 0: The value 0 is transmitted.                             |
|               |       |     |                | MPBT state is undefined during and after Reset.            |
| 6             | MP    | R/W | 0              | Multiprocessor Mode                                        |
|               |       |     |                | 1: The data format is configured for multiprocessor mode   |
|               |       |     |                | based on the MOD2 (number of data bits) and MOD0           |
|               |       |     |                | (number of stop bits) bits in CNTLA. The format is as      |
|               |       |     |                | follows:                                                   |
|               |       |     |                | Start bit + 7 or 8 data bits + MPB bit + 1 or 2 stop bits  |
|               |       |     |                | The multiprocessor format (MP is 1) has no provision for   |
|               |       |     |                | parity. 0: The data format is based on MOD0, MOD1,         |
|               |       |     |                | MOD2, and may include parity.                              |



145

| D:4           |        |     | Deret          |                                                                                                   |
|---------------|--------|-----|----------------|---------------------------------------------------------------------------------------------------|
| Bit<br>Number | Field  | R/W | Reset<br>Value | Description                                                                                       |
|               |        |     |                | •                                                                                                 |
| 5             | CTS/PS | R/W | 0              | Clear to Send/Prescale                                                                            |
|               |        |     |                | When Bit 5 of the System Configuration Register is 0, the                                         |
|               |        |     |                | $\overline{\text{CTS0 RxS}}$ pin performs the $\overline{\text{CTS0}}$ function, and the state of |
|               |        |     |                | the pin can be read in Bit 5 of CNTLB0 in a real-time,                                            |
|               |        |     |                | positive-logic fashion (High is 1, Low is 0). When Bit 5 in                                       |
|               |        |     |                | the System Configuration Register is 0, Bit 5 of ASEXTO is                                        |
|               |        |     |                | 0 to Auto-enable $\overline{\text{CTS0}}$ , and the pin is High, the TDRE bit                     |
|               |        |     |                | is Inhibited (forced to 0). Bit 5 of CNTLB1 reads back as 0.                                      |
|               |        |     |                | When the Bits 20 in this register are not 111 and Bit 3                                           |
|               |        |     |                | (BRG0 Mode bit) in the ASEXT register is 0, then writing                                          |
|               |        |     |                | Bit 5 CNTLB0 sets the prescale (PS) control as described in                                       |
|               |        |     |                | the "Clock Modes" section.                                                                        |
|               |        |     |                | 1: Divide by 30                                                                                   |
|               |        |     |                | 0: Divide by 10                                                                                   |
| 4             | PEO    | R/W | 0              | Parity Even Odd                                                                                   |
|               |        |     |                | PEO selects Even or Odd parity. PEO does not affect the                                           |
|               |        |     |                | enabling/disabling of parity, which is controlled by Bit 1                                        |
|               |        |     |                | (the MOD1 bit) of CNTLA.                                                                          |
|               |        |     |                | 1: Odd parity                                                                                     |
|               |        |     |                | 0: Even parity                                                                                    |
|               |        |     |                | o. 2. on party                                                                                    |



| Bit<br>Number | Field               | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|---------------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3             | DR                  | R/W | 0              | <b>Divide Ratio</b><br>This bit specifies the divider used to obtain the baud rate<br>from the data sampling clock, when Bit 4 (the X1 bit) in the<br>ASEXT register is 0<br>1: Divide by 64<br>0: Divide by 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 20            | SS2,<br>SS1,<br>SS0 | R/W | 1              | Source/Speed Select<br>When these bits are 111, as they are after a Reset, the CKA<br>pin is specified as a clock input, and is divided by 1, 16, or<br>64 depending on the DR bit and Bit 4 (the X1 bit) in the<br>ASEXT register.<br>When these bits are not 111 and Bit 3 (the BRG Mode bit)<br>in the ASEXT is 0, then these bits specify a power-of-two<br>devisor for the PHI clock as shown in the table below.<br>Setting or leaving these bits at 111 is appropriate for a<br>channel only when its CKA pin is selected for the CKA<br>function. CKA0 CKS performs the CKA0 function when<br>Bit 4 of the System Configuration Register is 0. DCD0<br>CKA1 performs the CKA1 function when Bit 0 of the<br>Interrupt Edge Register is 1.<br>SS2SS1SS0Divide Ratio<br>000 <sup>3</sup> 1<br>001÷2<br>010÷4<br>011÷8<br>100÷16<br>101÷32<br>110÷64<br>11 1External Clock |

146



|       |     |        | U   |     |     |     |     |
|-------|-----|--------|-----|-----|-----|-----|-----|
| 7     | 6   | 5      | 4   | 3   | 2   | 1   | 0   |
| MPBT  | MP  | CTS/PS | PEO | DR  | SS2 | SS1 | SS0 |
| <br>- | 0   | 0      | 0   | 0   | 1   | 1   | 1   |
| R/W   | R/W | R/W    | R/W | R/W | R/W | R/W | R/W |

# ASCI Control Register B1 (CNTLB1: 03H)

The fields of the ACSI Control Register B1 (CNTLB1) are identical to those for ACSI Control Register B0 (CNTLB0).

# **ASCI Extension Control Registers**

ASCI Extension Control Register 0 (ACEXT0) and ASCI Extension Control Register 1 (ASEXT1) control functions that have been added to the ASCIs in the Z8018x family.



# ASCI Extension Control Register 0 (ASEXT0: 12H)

| 7      | 6       |      | 5       | 4                                                                                                                                         | 3              | 2                                               | 1              | 0             |  |
|--------|---------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------|----------------|---------------|--|
| RDRF   |         |      | CTS0    | X1                                                                                                                                        | BRG0           | Break                                           | Break          | Send          |  |
| DI     | DCE     | 00   | Disable | m                                                                                                                                         | Mode           | Enab                                            | Dieun          | Break         |  |
| -      | -       |      | _       | —                                                                                                                                         | —              | _                                               | —              | -             |  |
| R/W    | R/W     | V    | R/W     | R/W                                                                                                                                       | R/W            | R/W                                             | R/W            | R/W           |  |
|        |         |      |         |                                                                                                                                           |                |                                                 |                |               |  |
| Bit    |         |      | Reset   |                                                                                                                                           |                |                                                 |                |               |  |
| Number | Field   | R/W  | Value   | Descriptio                                                                                                                                | n              |                                                 |                |               |  |
| 7      | RDRF0   | R/W  | ,       | <b>RDRF</b> Int                                                                                                                           | errupt Disa    | ble                                             |                |               |  |
|        | D       |      |         | When this                                                                                                                                 | bit is 1, an A | SCI does no                                     | ot request rec | eive data     |  |
|        |         |      |         |                                                                                                                                           |                | to 1 when a l                                   | DMA chann      | el is used to |  |
|        |         |      |         | handle an A                                                                                                                               | ASCI's recei   | ve data.                                        |                |               |  |
| 6      | Disable | R/W  | _       |                                                                                                                                           | able ASCI0     | •                                               |                |               |  |
|        | DCD0    |      |         |                                                                                                                                           |                | rupt Edge Re                                    |                |               |  |
|        |         |      |         |                                                                                                                                           |                | DCD0 CKA                                        |                |               |  |
|        |         |      |         | then the $\overline{\text{DCD0}}$ pin Auto-enables the ASCI0 receiver, so that when the pin is negated/High, the Receiver is held in a    |                |                                                 |                |               |  |
|        |         |      |         |                                                                                                                                           |                |                                                 |                |               |  |
|        |         |      |         |                                                                                                                                           |                | of the IER is                                   |                | · ·           |  |
|        |         |      |         |                                                                                                                                           |                | as no effect o                                  |                |               |  |
|        |         |      |         |                                                                                                                                           |                | oftware can                                     |                |               |  |
|        |         |      |         |                                                                                                                                           |                | 0 register, an $\overline{20}$ when its         |                | er interrupts |  |
| -      | OTCA    | D/II | r       | -                                                                                                                                         | -              | D0 when its 1                                   | KIE DIUIS 1.   |               |  |
| 5      | CTS0    | R/W  | —       |                                                                                                                                           | ble ASCI0      | •                                               | ation Desint   |               |  |
|        | Disable |      |         |                                                                                                                                           |                | em Configuration of the $\overline{\text{CTS}}$ |                |               |  |
|        |         |      |         |                                                                                                                                           |                |                                                 |                |               |  |
|        |         |      |         | is 0, then the $\overline{\text{CTS0}}$ pin Auto-enables the ASCI0 transmitter, so that when the pin is negated/High, the TDRE bit in the |                |                                                 |                |               |  |
|        |         |      |         | STAT0 register is forced to 0. When Bit 5 of the System                                                                                   |                |                                                 |                |               |  |
|        |         |      |         | -                                                                                                                                         |                | is 0 and this                                   |                | •             |  |
|        |         |      |         |                                                                                                                                           | -              | on the transr                                   |                |               |  |
|        |         |      |         |                                                                                                                                           |                | e can read th                                   |                |               |  |
|        |         |      |         |                                                                                                                                           | LB0 register   |                                                 |                | ··· r         |  |
|        |         |      |         |                                                                                                                                           | 0              |                                                 |                |               |  |



149

| Bit<br>Number | Field         | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|---------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4             | X1            | R/W | -              | <ul> <li>X1</li> <li>1: The clock from the Baud Rate Generator or CKA pin is taken as a 1X bit clock (this is sometimes called isochronous mode). In this mode, receive data on the RXA pin must be synchronized to the clock on the CKA pin, regardless of whether CKA is an input or an output.</li> <li>0: The clock from the Baud Rate Generator or CKA pin is divided by 16 or 64 as specified by the DR bit in the CNTLB register, to obtain the actual bit rate. In this mode, receive data on the RXA pin need not be synchronized to a clock.</li> </ul>                                                                             |
| 3             | BRG0<br>Mode  | R/W | -              | <b>BRG Mode</b><br>When the SS2-0 bits in the CNTLB register are not 111, and this bit is 0, this ASCI's Baud Rate Generator divides PHI by 10 or 30 depending on the DR bit in CNTLB. Then this number is by a power of two, which is selected by the SS2-0 bits, to obtain the clock that is presented to the transmitter and receiver, which is then output on the CKA pin. When SS2-0 are not 111, and this bit is 1, the Baud Rate Generator divides PHI by the quantity (twice the 16-bit value programmed into the Time Constant Registers, plus two). This mode is identical to the operation of the baud rate generator in the ESCC. |
| 2             | Break<br>Enab | R/W | _              | Break Enable<br>1: The receiver detects Break conditions and reports them in<br>Bit 1, and the transmitter sends Breaks to the control of Bit<br>0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



150

| Bit<br>Number | Field         | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|---------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | Break         | R/W | -              | <ul> <li>Break Detect</li> <li>1: The receiver sets this read-only bit to 1 when an all-zero character with a Framing Error becomes the oldest character in the Rx FIFO.</li> <li>0: The bit is cleared to 0 when software writes a 0 to the EFR bit in CNTLA register, also by Reset, by IOSTOP Mode, and for ASCI0 if the DCD0 pin is Auto-enabled and is High.</li> </ul> |
| 0             | Send<br>Break | R/W | _              | <ul> <li>Send Break</li> <li>1: When this bit and Bit 2 are both 1, the transmitter holds the TXA pin Low to send a Break condition. The duration of the Break is under software control (one of the PRTs or CTCs can be used to time it).</li> <li>0: The TXA carries the serial output of the transmitter</li> </ul>                                                       |

#### ASCI Extension Control Register 1 (ASEXT1: 13H)

| 7        | 6   | 5   | 4   | 3            | 2             | 1     | 0             |
|----------|-----|-----|-----|--------------|---------------|-------|---------------|
| RDRF1 DI |     |     | X1  | BRG1<br>Mode | Break<br>Enab | Break | Send<br>Break |
| _        | 0   | 0   | 0   | 0            | 1             | 1     | 1             |
| R/W      | R/W | R/W | R/W | R/W          | R/W           | R/W   | R/W           |

The fields of the ACSI Extension Control Register 1 (ASEXT1) are identical to those for ACSI Extension Control Register 0 (ASEXT0).

### **ASCI TIME CONSTANT REGISTERS**

When the SS2-0 bits of the CNTLA register are not 111, and the BRG Mode bit in the ASEXT register is 1, the ASCI divides the PHI clock by (twice the 16-bit value in these registers, plus two), to obtain the clock



that is presented to the transmitter and receiver for division by 1, 16, or 64, and that value is output on the CKA1 pin.

# ASCI Time Constant Register 0 Low (ASTCOL: 1AH) and ASCI Time Constant Register 1 Low (ASTC1L:

1CH)



**Note:** ASTC0L0,1 are 16 bits. Cannot be the 8 LSBs. The same is true for ASTC0H0,1.

| 7 | 6 | 5        | 4             | 3            | 2        | 1 | 0 |
|---|---|----------|---------------|--------------|----------|---|---|
|   |   | Least Si | gnificant 8 B | Bits of Time | Constant |   |   |

#### ASCI Time Constant Register 0 High (ASTCOH: 1BH) and ASCI Time Constant Register 1 High (ASTC1H: 1DH)

| 7 | 6 | 5       | 4             | 3           | 2        | 1 | 0 |
|---|---|---------|---------------|-------------|----------|---|---|
|   |   | Most Si | gnificant 8 B | its of Time | Constant |   |   |

# **CLOCKING SUMMARY**

The sampling rate is 1, 16, or 64 depending on Bit 4 (the X1 bit) in the ASEXT register and the DR bit What bit is that? CNTLA does not have a DR Bit. in the CNTLA register:



152

| Table 9. | Sample | Rate                      |  |  |  |
|----------|--------|---------------------------|--|--|--|
| X1 Bit   | DR Bit | Sampling Rate             |  |  |  |
| 0        | 0      | 16                        |  |  |  |
| 0        | 1      | 64                        |  |  |  |
| 1        | 0      | 1                         |  |  |  |
| 1        | 1      | Reserved, do not program. |  |  |  |

When the SS2..SS0 bits in the CNTLA register are 111, and the multiplexed CKA pin is selected for the CKA function, then the pin is used as a clock input, and is divided by the sampling rate by the receiver and transmitter:

bits/second = fCKAin / Sampling Rate



**Note:** In the following formulas:

PS selects between a prescaler of 10 and 30, and 2<sup>SS2-0</sup> is a power of two between 1 and 64.

When the SS2..SS0 bits are not 111, and Bit 3 (the BRG0 Mode bit) in the ASEXT register is 0, then the baud rate generator divides PHI for serial clocking.

```
bits/second = fPHI/ ((10+20*PS) *2*SS2-0 *Sampling
Rate)
```

When the multiplexed CKA pin is selected for the CKA function, it outputs the clock before the final division by the Sampling Rate:

fCKAout = fPHI/((10+20\*PS)\*2^SS2..SS0)



**Note:** In the following formulas:

TC is the 16-bit value programmed into the TC High and Low registers.

To find the TC value for a particular serial bit rate: TC = (fPHI/(2\*bits/second\*Sampling Rate)) - 2



When the SS2..SS0 bits are not 111, and Bit 3 (the BRG Mode) bit is 1, the baud rate generator divides PHI for serial clocking as on the ESCC:

bits/second = fPHI/(2\*(TC+2)\*Sampling Rate)

When the multiplexed CKA pin is selected for the CKA function, it outputs the clock before the final division by the Sampling Rate:

fCKAout = fPHI/(2\*(TC+2))

#### **MODEM CONTROL**

#### Signals

ASCI Channel 0 has  $\overline{\text{CTS0}}$ ,  $\overline{\text{DCD0}}$ ,  $\overline{\text{RTS0}}$  and a clock (CKA0), which are multiplexed with the CSI/O signals and with the ASCI Channel 1 clock (CKA1). It is possible to run ASCI0, ASCI1, and the CSI/O simultaneously, as long as the only modem control or ASCI clock is either  $\overline{\text{DCD0}}$  or CKA1.



| Table 10. | Modem | Control | Signals |
|-----------|-------|---------|---------|
|-----------|-------|---------|---------|

| Mnemonic | Name                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CTS0     | Clear to Send 0<br>(Input)       | When Bit 4 of the System Configuration Register is 0, the $\overline{\text{CTS0}}/\text{RxS}$ pin performs the $\overline{\text{CTS0}}$ function. The state of the pin can be read by software as Bit 5 of the CNTLB0 register. When Bit 5 of the ASEXT0 register is 0, the pin provides external control (start/stop) of ASCI channel 0 transmit operations. When $\overline{\text{CTS0}}$ is High, the channel 0 TDRE bit is held at 0 whether or not TDR0 (the Transmit Data Register) is full or empty. When $\overline{\text{CTS0}}$ is Low, TDRE indicates the state of TDR0. The actual transmit operation is not disabled by $\overline{\text{CTS0}}$ High, only TDRE is inhibited.                                                                                                                                                                                                  |
| DCD0     | Data Carrier<br>Detect 0 (Input) | When Bit 0 of the Interrupt Edge Register is 0, the DCD0/CKA1<br>pin performs the DCD0 function. The state of the pin can be read<br>by software as Bit 2 of the STAT0 register. When Bit 6 of the<br>ASEXT0 register is 0, the pin provides external control of ASCI<br>channel 0 receive operations.<br>When DCD0 is High, the channel 0 RDRF bit is held at 0<br>whether or not the RDR0 (the Receive Data Register) is full or<br>empty. The error flags (PE, FE, and OVRN bits) are also held at<br>0. Even after the DCD0 input goes Low, these bits do not<br>resume normal operation until the status register (STAT0) is<br>read. This first read of STAT0, while enabling normal<br>operation, continues to indicate the DCD0 input is High (DCD0<br>bit is 1) even though it has gone Low. Therefore, read the<br>STAT0 register twice to ensure that the DCD0 bit is reset to 0. |
| RTS0     | Request to Send 0<br>(Output)    | When Bit 4 of the System Configuration Register is 0, the $\overline{\text{RTS0}}/\text{TxS}$ pin performs the $\overline{\text{RTS0}}$ function. $\overline{\text{RTS0}}$ is essentially a 1 bit output port, having no other effects on other ASCI registers or flags.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



## Timing

Modem control signal timing is depicted in Figure 49 and Figure 50.







Figure 50. Write Timing



#### **ASCI INTERRUPTS**

Interrupts for the Transmitter and Receiver are enabled by the TIE and RIE bits in STAT register, respectively. When Bit 7 of the ASEXT register is 1, then the ASCI does not request Receive Data Interrupts. That is, if ASEXT Bit 7 is 1, an ASCI does not include RDRF in its Receive Interrupt Request Figure 51 illustrates the ASCI Interrupt Request Circuit diagram



Figure 51. ASCI Interrupt Request Circuit Diagram

#### **ASCI/DMAC OPERATION**

Operation of the ASCIs with the on-chip DMA channels requires the DMAC be correctly configured to use the ASCI flags as DMA request signals. An ASCI disables its receive DMA request when any of the error flags PE, FE, OVERN, or BRK are set, so that software can analyze which character has a problem. Bit 7 of the ASEXT register can be set to 1 and the RIE bit can be set to 1, to enable receive interrupts only on error corrections.


#### **ASCI AND RESET**

During RESET, the ASCI status and control registers are initialized as defined in the individual register descriptions. Receive and Transmit operations are stopped during RESET, and the RxFIFO clears to 0.



158



# **Clocked Serial I/O Port**

#### FEATURES

- A simple, high-speed clock
- Synchronous serial I/O port
- Transmit/receive (half-duplex), fixed 8-bit data
- Internal or external data clock selection
- High-speed operation (up to PHI/20 bits/second)

The CSI/O is ideal for implementing a multiprocessor communication link between multiple Z80185/Z80195 family members.

The three pins associated with the CSI/O are multiplexed with auxiliary pins for ASCI0. Bit 4 of the System Configuration Register must be 1 to use the CSI/O as described in this section.



#### CSI/O BLOCK DIAGRAM



Figure 52. CSI/O Block Diagram

#### **CSI/O REGISTERS**

The CSI/O includes two registers: the Transmit/Receive Data Register (TRDR) and Control Register (CNTR).

#### CSI/O Transmit/Receive Data Register (TRDR:0BH)

The TRDR is used for both CSI/O transmission and reception. The system design must ensure that the constraints of half-duplex operation are met (Transmit and Receive operation cannot occur simultaneously). CSI/O transmission cannot be performed while the CSI/O is receiving data. The TRDR is not buffered. Therefore, attempting to perform a CSI/O transmit while the previous transmit data is still being shifted out causes the shift data to be immediately updated, thereby corrupting the transmit operation in progress. The TRDR must not be read while a transmit or receive is in progress



161

#### CSI/O Control/Status Register (CNTR:0AH)

CNTR is used to monitor CSI/O status, enable and disable the CSI/O, enable and disable interrupt generation, and select the data clock speed and source.

| 7  | 6   | 5   | 4   | 3 | 2   | 1   | 0   |
|----|-----|-----|-----|---|-----|-----|-----|
| EF | EIE | RE  | TE  | _ | SS2 | SS1 | SS0 |
| R  | R/W | R/W | R/W |   | R/W | R/W | R/W |

| Bit    |                            |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|----------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                      | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7      | End Flag<br>E              | R   | 0     | EF is set to 1 by the CSI/O to indicate completion of an 8-<br>bit data transmit or receive operation. If EIE (End Interrupt<br>Enable) bit is 1 when EF is 1, a CPU interrupt request is<br>generated. Program access of TRDR only occurs if EF is 1.<br>The CSI/O clears EF to 0 when TRDR is read or written. EF<br>is 0 during RESET and IOSTOP mode.                                                                                                                                                                                                                                                                            |
| 6      | End<br>Interrupt<br>Enable | R/W | 0     | EIE is set to 1 to generate a CPU interrupt request. The interrupt request is inhibited if EIE is reset to 0. EIE is cleared to 0 during RESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5      | Receive<br>Enable          | R/W | 0     | A CSI/O receive operation is started by setting RE to 1.<br>When RE is set to 1, the data clock is enabled. In internal<br>clock mode, the data clock is output from the CKS pin. In<br>external clock mode, the clock is input on the CKS pin. In<br>either case, data is shifted in on the RXS pin in<br>synchronization with the (internal or external) data clock.<br>After receiving 8 bits of data, the CSI/O automatically<br>clears RE to 0, sets EF to 1, and generates an interrupt (if<br>enabled by EIE is 1). RE and TE are never both set to 1 at<br>the same time. RE is cleared to 0 during RESET and ISTOP<br>mode. |



162

| Bit<br>Number | Field              | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|--------------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4             | Transmit<br>Enable | R/W | 0              | A CSI/O transmit operation is started by setting TE to 1.<br>When TE is set to 1, the data clock is enabled. When in<br>internal clock mode, the data clock is output from the CKS<br>pin. In external clock mode, the clock is input on the CKS<br>pin. In either case, data is shifted out on the TXS pin<br>synchronous with the (internal or external) data clock. After<br>transmitting 8 bits of data, the CSI/O automatically clears<br>TE to 0, sets EF to 1 and generates an interrupt if EIE is 1.<br>TE and RE are never both set to 1 at the same time. TE is<br>cleared to 0 during RESET and IOSTOP mode. |
| 3             |                    |     |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2             | SS2                | R/W | 0              | SS2, SS1 and SS0 select the CSI/O transmit/receive clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1             | SS1                | R/W | 0              | source and speed. SS2, SS1 and SS0 are all set to 1 during                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0             | SS0                | R/W | 0              | RESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Table 11 describes the CSI/O Baud Rate Selection.

#### Table 11. CSI/O Baud Rate Selection

| SS2 | SS1 | SS0 | Divide Ratio                                                            |
|-----|-----|-----|-------------------------------------------------------------------------|
| 0   | 0   | 0   | <sup>3</sup> 20                                                         |
| 0   | 0   | 1   | <sup>3</sup> 40                                                         |
| 0   | 1   | 0   | <sup>3</sup> 80                                                         |
| 0   | 1   | 1   | <sup>3</sup> 160                                                        |
| 1   | 0   | 0   | <sup>3</sup> 320                                                        |
| 1   | 0   | 1   | <sup>3</sup> 640                                                        |
| 1   | 1   | 0   | <sup>3</sup> 1280                                                       |
| 1   | 1   | 1   | External Clock Input (frequency must be less than PHI <sup>3</sup> 20.) |

After RESET, the CKS pin is configured as an external clock input (SS2, SS1, SS0 are all 1). Changing these values causes CKS to become an



output pin; the selected clock is output only when transmit or receive operations are in operation.

#### **CSI/O Interrupts**

The CSI/O interrupt request circuit is depicted in Figure 53.



Figure 53. CSI/O Interrupt Request Generation

#### **CSI/O OPERATION**

The CSI/O is operated using status polling or interrupt-driven algorithms.

#### **Transmit - Polling**

- 1. Poll the TE bit in the CNTR until TE is 0.
- 2. Write the transmit data into the TRDR.
- 3. Set the TE bit in the CNTR to 1.
- 4. Repeat steps 1, 2 and 3 for each transmit data byte.

#### **Transmit - Interrupts**

- 1. Poll the TE bit in the CNTR until TE is 0.
- 2. Write the first transmit data into the TRDR.



164

- 3. Set the TE and EIE bits in the CNTR to 1.
- 4. When the transmit interrupt occurs, write the next transmit data byte into the TRDR.
- 5. Repeat steps 3 and 4 for each transmit data byte.

#### **Receive - Polling**

- 1. Poll the RE bit in the CNTR until RE = 0
- 2. Set the RE bit in the CNTR to 1
- 3. Poll the RE bit in the CNTR until RE = 0
- 4. Read the receive data from the TRDR
- 5. Read 2 to 4 for each receive data byte

#### **Receive - Interrupts**

- 1. Poll the RE bit in the CNTR until RE = 0.
- 2. Set the RE and EIE bits in the CNTR to 1.
- 3. When the receive interrupt occurs, read the receive data from the TRDR.
- 4. Repeat steps 2 and 3 for each receive data byte.

#### **CSI/O OPERATION TIMING NOTES**

Transmitter clocking and receiving sampling timing are different in internal and external timing modes. Figures 54 through 57 illustrate CSI/ O Transmit/Receive Timing.



165







#### Figure 55. Transmit Timing External Clock





Read or Write of CSI Transmit/Receive Data Register





167



Figure 57. Receive Timing External Clock

#### **CSI/O OPERATION NOTES**

- 1. Disable the transmitter and receiver (TE and RE is 0) before initializing or changing the baud rate. When changing the baud rate after completion of transmission or reception, a delay of at least one bit time is required before baud rate modification.
- 2. When RE or TE is cleared to 0 by software, a corresponding receive or transmit operation is immediately terminated. Normally, TE or RE is only cleared to 0 when EF is 1.
- 3. Simultaneous transmission and reception is not possible. Thus, TE and RE must not both be 1 at the same time.



#### **CSI/O AND RESET**

During RESET each bit in the CNTR is initialized as defined in the CNTR register description.

CSI/O transmit and receive operations in progress are aborted during RESET. However, the contents of the TRDR are not changed.





# **Programmable Reload Timers**

## INTRODUCTION

The Z80185/Z80195 contains a two-channel 16-bit Programmable Reload Timer (PRT). Each PRT channel contains a 16-bit Down Counter and a 16-bit reload register. The Down Counter can be directly read and written, and a Down Counter Overflow interrupt can be programmably enabled or disabled. Also, if Bit 3 of the IAR1B register is 1, the  $T_{OUT}\overline{DREQ}$  pin has the  $T_{OUT}$  function, and can be set High, Low, or toggled when PRT Channel 1 (PRT1) counts down to 0. Therefore, PRT1 can perform programmable-output waveform generation.

### PRT BLOCK DIAGRAM

The PRT block diagram is illustrated in Figure 58. The two channels have separate timer data and reload registers and a common status/control register. The PRT input clock for both channels is equal to the system clock divided by 20.



Figure 58. Programmable Reload Timer (PRT) Block Diagram

170

#### PRT REGISTERS

#### **Timer Data Register**

(TMDR: I/O Address = CH0, 0DH, 0CH, CH1: 15H, 14H). PRT0 and PRT1 each have 16-bit Timer Data Registers (TMDR). TMDR0 and TMDR1 are each accessed as Low and High byte registers (TMDR0H, TMDR0L and TMDR1H, TMDR1L). During reset, TMDR0 and TMDR1 are set to FFFFH.

The TMDR is decremented once every twenty clocks. When the TMDR counts down to 0, it is automatically reloaded with the value contained in the reload register (RLDR).

The TMDR is read and written by software using the following procedures. The read procedure uses a PRT internal temporary storage register to return accurate data without requiring the timer to be stopped. The write procedure requires the PRT to be stopped.

For reading (without stopping the timer), the TMDR is read in the order of lower byte/higher byte (TMDRnL, TMDRnH). The lower byte read (TMDRnL) stores the higher byte value in an internal register. The following higher byte read (TMDRnH) accesses this internal register. This procedure ensures timer data validity by eliminating the problem of potential 16-bit timer updating between the two 8-bit read. Specifically, reading the TMDR in higher byte/ower byte order may result in invalid data. Note the implications of TMDR higher byte internal storage for applications that may read only the lower or higher bytes. In normal operation, all TMDR read routines access both the lower and higher bytes, in that order. For writing, TMDR down counting must be inhibited using the Timer Down Count Enable (TDE) bits in the Timer Control Register (TCR). Then, the higher and lower bytes of TMDR can be written and read in any order.

UM001001-1000



#### Timer Reload Register (RLDR: I/O Address = CH0, OEH, OFH,

CH1: 16H, 17H)

PRT0 and PRT1 each have 16-bit Timer Reload Registers (RLDR). RLDR0 and RLDR1 are each accessed as Low and High byte registers (RLDR0H, RLDR0L and RLDR1H, RLDR1L). During reset, RLDR0 and RLDR1 are set to FFFFH.

When the TMDR counts down to 0, it is automatically reloaded with the contents of RLDR.



#### **Timer Control Register**

#### Timer Control Register (TCR: 10H)

The TCR monitors both channels (PRT0, PRT1) status. It also controls enabling and disabling of down counting and interrupts.

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| TIF1 | TIF0 | TIE1 | TIE0 | TOC1 | TOC0 | TDE1 | TDE0 |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |
| R    | R    | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                 |
|---------------|-------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | TIF1  | R   | 0              | Timer Interrupt Flag 1<br>When TMDR1 decrements to 0, TIF1 is 1. This process<br>generates an interrupt request if enabled by TIE1 as 1. TIF1<br>is reset to 0 when the TCR is read as well as when either<br>byte of TMDR1 is read. During RESET, TIF1 is cleared to<br>0. |
| 6             | TIF0  | R   | 0              | Timer Interrupt Flag 0<br>When TMDR0 decrements to 0, TIF0 is set to 1. This<br>process generates an interrupt request if enabled by TIE0 as<br>1. TIF0 is reset to 0 when TCR is read as well as when either<br>byte of TMDR0 is read. During reset TIF0 is cleared to 0.  |
| 5             | TIE1  | R/W | 0              | Timer Interrupt Enable 1<br>When TIE1 is 1, when TIF1 is 1 TIE1 generates a CPU<br>interrupt request. When TIE1 is reset to 0, the interrupt<br>request is inhibited. During reset, TIE1 is cleared to 0.                                                                   |
| 4             | TIE0  | R/W | 0              | Timer Interrupt Enable 0<br>When TIE0 is 1, when TIF1 is 1 TIE0 generates a CPU<br>interrupt request. When TIE0 is reset to 0, the interrupt<br>request is inhibited. During reset, TIE0 is cleared to 0.                                                                   |



173

| Bit<br>Number | Field   | R/W | Reset<br>Value | Descrip                                                                                                                                                                                                                                                                                                                                                                                                            | otion |           |                                                         |
|---------------|---------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|---------------------------------------------------------|
| 32            | TOC1, 0 | R/W | 0              | Timer Output Control<br>TOC1 and TOC0 control the output of PRT1 using the<br>multiplexed $T_{OUT}\overline{DREQ}$ pin as shown in Figure 58. During<br>RESET, TOC1 and TOC0 are cleared to 0. If Bit 3 of the<br>IAR1B register is 1, the $T_{OUT}$ function is selected. By<br>programming TOC1 and TOC0, the $T_{OUT}\overline{DREQ}$ pin can be<br>forced High, Low, or toggled when TMDR1 decrements to<br>0. |       |           |                                                         |
|               |         |     |                | TOC1                                                                                                                                                                                                                                                                                                                                                                                                               | TOC0  |           | Output                                                  |
|               |         |     |                | 0                                                                                                                                                                                                                                                                                                                                                                                                                  | 0     | Inhibited | The $T_{OUT}\overline{DREQ}$ pin is not affect the PRT. |
|               |         |     |                | 0                                                                                                                                                                                                                                                                                                                                                                                                                  | 1     | Toggled   | If Bit 3 of IAR1B is 1, the $T_{OUT}\overline{E}$       |
|               |         |     |                | 1                                                                                                                                                                                                                                                                                                                                                                                                                  | 0     | 0         | pin is toggled or set Low or High                       |
|               |         |     |                | 1                                                                                                                                                                                                                                                                                                                                                                                                                  | 1     | 1         | - indicated.                                            |
| 10            | TDE1,0  | R/W | 1              | Timer Down Count Enable<br>TDE1 and TDE0 enable and disable down counting for<br>TMDR1 and TMDR0, respectively. When TDEn (n is 0, 1)<br>is set to 1, down counting is stopped and TMDRn can be<br>read or written. TDE1 and TDE0 are cleared to 0 during<br>RESET and TMDRn does not decrement until TDEn is 1.                                                                                                   |       |           |                                                         |

#### PRT TIMING

Figure 59 illustrates timer initialization, count down, and reload timing. Figure 60 illustrates timer output ( $T_{OUT}\overline{DREQ}$ ) timing.



174



Figure 59. Timer Initialization, Count Down, and Reload Timing



Figure 60. Timer Output Timing



#### PRT INTERRUPTS

The PRT interrupt request circuit is shown in Figure 61.



Figure 61. RPT Interrupt Generation

#### PRT AND RESET

During reset, the bits in the TCR are initialized as defined in the TCR register description. Down counting is stopped and the TMDR and RLDR registers are initialized to FFFFH.

#### PRT OPERATION NOTES

- 1. TMDR data can be accurately read without stopping down counting, by reading the lower (TMDRnL\*) and higher (TMDRnH\*) bytes in that order. Also, the TMDR can be read or written by stopping the down counting.
- 2. Take care that a timer reload does not occur during or between writing of the lower (RLDRnL\*) and higher (RLDRnH\*) byte writes. This



176

condition is guaranteed by system design/timing or by stopping down counting (with the TMDR containing a non-zero value) during the RLDR updating. Similarly, in applications where the TMDR is written at each TMDR overflow, the system/software design guarantees that RLDR can be updated before the next overflow occurs. Otherwise, time base inaccuracy occurs.



**Note:** Note: \*n is 0, 1



# **Counter/Timer Channels**

#### INTRODUCTION

The Z80185/Z80195 includes four independently programmable counter/ timer channels called CTC0 through CTC3. Each Counter/Timer Channel (CTC) includes a prescaler that can divide by 16 or 256, and an 8-bit Down Counter that counts down from a programmable starting Time Constant value.

Each channel can operate in a Counter mode. Each channel counts transitions on a CLK/TRG input, or a Timer mode in which it is driven by the master PHI clock. Optionally, timing can be triggered by a transition on CLK/TRG. Each channel has a Zero Count/TimeOut (ZC/TO) output, three of which can be driven onto output pins. The CLK/TRG inputs and ZC/TO outputs are multiplexed with Parallel port 1 on pins of the Z80185/Z80195, and the ZC/TO outputs can be internally routed to CLK/TRG inputs of other CTCs, to produce longer timing intervals.

#### **I/O ADDRESSES**

Each CTC has one address in I/O space:

| Channel | Address |  |
|---------|---------|--|
| CTC0    | E4      |  |
| CTC1    | E5      |  |
| CTC2    | E6      |  |
| CTC3    | E7      |  |

As illustrated in Figure 62, at each of these addresses software can write to a Control Register or a Time Constant Register for that channel, or can



write to an Interrupt Vector register that is shared in common among all four channels, and can read the value in the channel's Down Counter.



Figure 62. CTC Block Diagram

#### WRITING REGISTER

Normally, writing an even value (a value with Bit 0 at 0) to any of the four CTCs writes to the Interrupt Vector register that is shared in common by all four CTCs. Writing an odd value (a value with Bit 0 is 1) writes to the Control Register for that channel. After software writes a value with Bits 2 and 0 both 1 to the Control Register, that CTC enters a special mode in which the next value written to that CTC's I/O address are loaded into the CTC's Time Constant register, whether the value is odd or even. After software has written the Time Constant value, the CTC returns to its normal mode, in which the Control Register or Interrupt Vector register can be written.





#### **CTC REGISTERS**

#### **Control Register** (waiting for mnemonic)

| 7         | 6    | 54        | 4       | 3    | 2                | 1     | 0                  |
|-----------|------|-----------|---------|------|------------------|-------|--------------------|
| Interrupt | Mode | Prescaler | CLK/TRG | Mode | Time<br>Constant | Reset | Vector/<br>Control |
| R/W       | R/W  | R/W       | R/W     | R/W  | W                | R/W   | R/W                |

| Bit    |           |     | Reset |                                                             |
|--------|-----------|-----|-------|-------------------------------------------------------------|
| Number | Field     | R/W | Value | Description                                                 |
| 7      | Interrupt |     |       | 1: This CTC requests an interrupt when its Down Counter     |
|        |           |     |       | reaches 0.                                                  |
|        |           |     |       | 0: The CTC does not request an interrupt when its Down      |
|        |           |     |       | counter reaches 0.                                          |
| 6      | Mode      |     |       | 1: Counter mode, in which the CTC counts transitions on its |
|        |           |     |       | CLK/TRG input.                                              |
|        |           |     |       | 0: Timer mode, in which the PHI clock decrements the        |
|        |           |     |       | Prescaler, and the Prescaler decrements the Down Counter.   |
| 5      | Prescaler |     |       | 1: Divide by 256.                                           |
|        | Operatio  |     |       | 0: Divide by 16.                                            |
|        | n         |     |       |                                                             |
| 4      | CLK/      |     |       | 1: A rising edge on the CLK/TRG input enables timing and    |
|        | TRG       |     |       | CTC counting.                                               |
|        | Edge      |     |       | 0: A falling edge on the CLK/TRG input enables timing and   |
|        | Selection |     |       | CTC counting                                                |
| 3      | Mode      |     |       | Timer mode                                                  |
|        |           |     |       | 1: CLK/TRG Pulse starts timing                              |
|        |           |     |       | 0: Automatic trigger when Time Constant loads               |
|        |           |     |       | Counter mode                                                |
|        |           |     |       | 1: CLK/TRG decrements Prescaler.                            |
|        |           |     |       | 0: CLK/TRG decrements Down Counter.                         |



180

| Bit<br>Number | Field     | R/W  | Reset<br>Value | Description                                                    |
|---------------|-----------|------|----------------|----------------------------------------------------------------|
|               |           | K/ W | Value          | Description                                                    |
| 2             | Time      |      |                | When this bit is 1, the CTC loads the next byte written to its |
|               | Constant  |      |                | I/O address into the Time Constant register. When this bit is  |
|               |           |      |                | 0, the CTC loads the next byte written into the Control        |
|               |           |      |                | Register or Interrupt Vector register, depending on Bit 0 of   |
|               |           |      |                | that byte.                                                     |
|               |           |      |                | 1: Time Constant follows.                                      |
|               |           |      |                | 0: No Time Constant follows.                                   |
| 1             | Reset     |      |                | Software Reset.                                                |
|               |           |      |                | Writing a 1 to this bit and a 0 to Bit 2 stops the CTC.        |
|               |           |      |                | Writing a 1 to both this bit and Bit 2 resets the CTC, which   |
|               |           |      |                | then starts when the Time Constant is written.                 |
|               |           |      |                | 1: Software reset.                                             |
|               |           |      |                | 0: Continued operation.                                        |
| 0             | Vector or |      |                | This bit must be 1 for a write to the Control Register. When   |
|               | Control   |      |                | this bit is 0 (and the CTC is not expecting a Time Constant    |
|               |           |      |                | value as described for Bit 2) the byte is placed into the      |
|               |           |      |                | Interrupt Vector register.                                     |
|               |           |      |                | 1: Control                                                     |
|               |           |      |                | 0: Vector.                                                     |
|               |           |      |                |                                                                |

#### **Time Constant Register**

Writing a value after writing the Control Register with Bits 1 and 2 both 1, writes the value into both the Time Constant register and the Down Counter, and starts the CTC into operation. Writing a value after writing the Control Register with Bits 2..1 written as 10, stores the value in the Time Constant register but does not affect the Down Counter until the next time it counts down to 0.

Because the CTC only checks the Down Counter for 0 after it counts down, a Zero Time Constant makes the CTC decrement the Down Counter 256 times before reaching the ZC/TO condition.



#### Interrupt Vector Register

There is a register for each CTC. When the processor acknowledges an interrupt from any of the CTCs, Bits 7..3 of the interrupt vector come from this register, while Bits 2..1 identify the highest-priority CTC currently requesting an interrupt, with CTC0 having the highest priority and CTC3 the lowest

| Vector |       |      |  |  |  |  |  |
|--------|-------|------|--|--|--|--|--|
| Bit 2  | Bit 1 | СТС  |  |  |  |  |  |
| 0      | 0     | CTC0 |  |  |  |  |  |
| 0      | 1     | CTC1 |  |  |  |  |  |
| 1      | 0     | CTC2 |  |  |  |  |  |
| 1      | 1     | CTC3 |  |  |  |  |  |

Bit 0 of an interrupt vector must be 0, as required by the processor, by the mechanism used to write the Interrupt Vector register.



182

#### Down Counter Register (%DE)

Software reads the value in this counter from the CTC's I/O address at any time. (The Control Register, Time Constant register, and Interrupt Vector register are all write-only registers.)

| 7        | 6                | 5                | 4                | 3              | 2              | 1              | 0        |
|----------|------------------|------------------|------------------|----------------|----------------|----------------|----------|
| Reserved | PIA16/<br>ZT/CO2 | PIA15/<br>ZT/CO1 | PIA14/<br>ZT/CO0 | PIA13/<br>TRG3 | PIA12/<br>TRG2 | PIA11/<br>TRG1 | Reserved |
| _        | R/W              | R/W              | R/W              | R/W            | W              | R/W            | R/W      |

| Bit<br>Number | Field            | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Reserved         | _   | _              | Reserved. Must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6             | PIA16/<br>ZT/CO2 | R/W | 0              | When software has programmed one of the PIA16-14/ZT/<br>CO2-0 pins as an output in the PIA1 Data Direction register,<br>and the<br>corresponding one of these bits is 0, the Z80185/Z80195<br>drives the corresponding bit of the PIA1 Data Register onto<br>the pin. When software has programmed such a pin as an<br>output, and the corresponding bit here is 1, the Z80185/<br>Z80195 drives the pin with the ZC/TO output of the<br>indicated CTC.<br>1: ZT/CO2 |
|               |                  |     |                | 0: PIA16                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5             | PIA15/<br>ZT/CO1 | R/W | 0              | See the description for Bit 6.<br>1: ZT/CO1<br>0: PIA15                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4             | PIA14/<br>ZT/CO0 | R/W | 0              | See the description for Bit 6.<br>1: ZT/CO2<br>0: PIA14                                                                                                                                                                                                                                                                                                                                                                                                              |



183

| Bit<br>Number | Field          | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                |
|---------------|----------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3             | PIA13/<br>TRG3 | R/W | 0              | This bit control whether the CLK/TRG inputs of CTC3-1<br>are taken from the PIA13-11 pins respectively, or from the<br>ZC/TO outputs respectively. The CLK/TRG input of CTC0<br>is always taken from the PIA10 pin.<br>1: TRG3<br>0: PIA13 |
| 2             | PIA12/<br>TRG2 | R/W | 0              | See the description for Bit 3.<br>1: TRG2<br>0: PIA12                                                                                                                                                                                      |
| 1             | PIA11/<br>TRG1 | R/W | 0              | See the description for Bit 3.<br>1: TRG1<br>0: PIA11                                                                                                                                                                                      |
| 0             | Reserved       | _   | _              | Reserved. Must be 0.                                                                                                                                                                                                                       |

#### **CTC OPERATION**

The four major modes of operation of a CTC are controlled by Bits 6 and 3 of its Control Register:

| Bit 6 | Bit 3 | Mode             |
|-------|-------|------------------|
| 0     | 0     | Auto-Start Timer |
| 0     | 1     | Triggered Timer  |
| 1     | 0     | 8-Bit Counter    |
| 1     | 1     | Long Counter     |

The difference between these modes is described in the section on the Control Register. In any of these modes, software starts a CTC using a Software Reset followed by writing a Time Constant value. When a CTC counts its downcounter down to 0, the following process occurs:



184

- 1. The CTC produces a pulse on its ZT/CO output.
- 2. It requests an interrupt When Bit 7 of its Control Register is 1.
- 3. It reloads its Down Counter from its Time Constant register.
- 4. The CTC continues operating.

There is no option to make a CTC stop automatically when it reaches 0. Software can stop a CTC at any time by writing a 1 to the Software Reset bit in its Control Register.

#### **CTC INTERRUPTS**

The CTCs are part of an interrupt acknowledge daisy-chain internal to the Z80185/Z80195, as are the ESCC channel and the Bidirectional Centronics controller. This daisy chain controls which of these three devices has the highest interrupt priority, and enables a higher-priority device to interrupt the interrupt service routine for a lower-priority device. (The DMAs, ASCIs, PRTs, and CSI/O use a fixed interrupt priority and do not allow such *nested* interrupts.)

The relative priority of the CTCs, ESCC, and Bidirectional Centronics controller is programmable as described in the section, "CPU Options" on page 3-1. The daisy chain can be extended to include external devices, by connecting the IEO output of a high-priority external device to the Z80185/Z80195's IEI input, or by connecting the Z80185/Z80195's IEO output to the IEI input of a low-priority external device.

The internal daisy chain includes the four CTCs in the fixed-priority order CTC0, which is the highest in priority, to CTC1, 2, and 3, which are the lowest in priority.

Each device on the daisy chain features its own Interrupt Under Service (IUS) latch, which it sets when the processor acknowledges an interrupt from that device. While a device's IUS latch is set, it negates its IEO output to lower-priority devices so that they cannot interrupt this device's interrupt service routine (ISR).



The ISR for a daisy-chained device must clear the device's IUS latch to allow lower-priority devices to request interrupts. When the ISR reenables processor interrupts to allow nested interrupts from higherpriority devices during its execution, it must clear IUS at the end of its execution; if not, the ISR can clear the IUS latch at any point in its execution.

The ESCC and Bidirectional Centronics controller include explicit operations in I/O space for clearing their IUS bits. The CTCs do not: the IUS bit of a CTC must be cleared by ending its interrupt service routine with the special instruction RETI. This instruction fetches a return address from the stack and resumes execution, just like the RET instruction, but the highest-priority CTC having its IUS bit set notes the execution of the RETI, and clears its IUS bit.

The RETI instruction is necessary only for an interrupt service routine for an internal CTC or an external Z80 PIO, SIO, CTC, or DMA. ISRs for other devices can and must end with an RET instruction because it is shorter and faster.

The CTCs inside the Z80185/Z80195 recognize an RETI instruction, and clears IUS as a result, whether or not the M1E bit is set as described in the section, "CPU Options" on page 46. When external Z80 devices are included in an application, software may need to program the M1E bit to 0 to ensure that these devices correctly recognize and respond to an RETI.



186



# Watch-Dog Timer

#### INTRODUCTION

The Watch-Dog Timer (WDT) is enabled at Reset and must be disabled by software. When software does not disable the WDT, it must periodically clear the WDT in order to avoid a hardware Reset of the entire Z80185/Z80195.



## WDT Registers

## Watch-Dog Timer Master Register (waiting for

address)

| 7      | 6          | 5         | 4     | 3 |                   | 0 |
|--------|------------|-----------|-------|---|-------------------|---|
| WDT    | WDT Period | lic Field | Drive |   | WDT Compatibility |   |
| Enable |            |           | Reset |   |                   |   |
| 1      | 1          |           | 1     |   | -                 |   |
| R/W    | R/W        | T         | R/W   |   | R/W               |   |

| Bit<br>Number | Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                      |
|---------------|-------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | TIF1  | R   | 1              | WDT Enable<br>When this bit is 1, as it is after a reset, the WDT is enabled.<br>In order to disable the WDT, software must write this bit as<br>0 and then write the value B1H to the WDT Command<br>Register. This two-step disabling procedure ensures than<br>runaway software/<br>firmware does not disable the WDT.<br>1: WDT enabled.<br>0: WDT disabled. |
| 65            | TIFO  | R/W | 1              | WDT Periodic Field<br>These bits select how long software can go without writing<br>a Clear command to the WDT Command Register, before<br>the WDT Resets the entire Z80185/Z80195. They reset to<br>11, the longest interval<br>00: Period is (TcC x 2*16)<br>01: Period is (TcC x 2*18)<br>10: Period is (TcC x 2*20)<br>11: Period is (TcC x 2*22)            |



189

| Bit    |         |     | Reset |                                                           |
|--------|---------|-----|-------|-----------------------------------------------------------|
| Number | Field   | R/W | Value | Description                                               |
| 4      | TIE1    | R/W | 1     | Drive Reset                                               |
|        |         |     |       | When this bit is 1, as it is after a Reset, when the WDT  |
|        |         |     |       | times out, it drives the RESET pin Low to reset external  |
|        |         |     |       | logic as well as the Z80185/Z80195. When this bit is 0, a |
|        |         |     |       | WDT timeout only internally resets the Z80185/Z80195.     |
|        |         |     |       | 1: Output of WDT is driven onto RESET pin                 |
|        |         |     |       | 0: WDT output only resets Z80185/Z80195                   |
| 30     | TOC1, 0 | R/W | -     | WDT Compatibility                                         |
|        |         |     |       | For compatibility with other ZiLOG WDTs, these bits are   |
|        |         |     |       | written as 0011. They read back as 0011                   |

#### WDT Command Register (WDTCR: F1H)

The WDT decodes two values written to the WDTCR address.



| Bit<br>Number Field | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                  |
|---------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70                  | W   | 0              | <ul> <li>B1H. Writing this value, when Bit 7 of the Master Register is 0, disables the WDT.</li> <li>4EH. Writing this value clears the WDT to 0, therefore delaying the time when it would time out and Reset the Z80185/Z80195.</li> </ul> |



190



## **Parallel Ports**

#### **FEATURES**

The Z80185/Z80195 features two 8-bit bidirectional ports. Each bit is individually programmable for input or output. Each port includes two registers: the Port Direction Control Register and the Port Data Register. The second port also includes an Alternate Address for its data register that is used with the Bidirectional Centronics feature.

#### PORT REGISTER

# 7 6 0 Reserved PIA1 Data Direction R/W

| Bit<br>Number | Field                     | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                    |
|---------------|---------------------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Reserved                  | _   |                | Reserved. Do not program.                                                                                                                                                                                                                                                                                                                      |
| 60            | PIA1<br>Data<br>Direction |     | 0              | The data direction register determines which of the PIA16-<br>10 pins are inputs and outputs. When a bit is 1, the<br>corresponding bit in the PIA1 Data Register is an input. If<br>the bit is 0, then the corresponding pin is an output. These<br>bits must be set appropriately even if these pins are used for<br>CTC inputs and outputs. |

#### PIA1 Data Direction Register (%E0)



#### PIA1 Data Register (%E1)

| 7        | 6 |           | 0 |
|----------|---|-----------|---|
| Reserved |   | PIA1 Data |   |
| <u>.</u> | • | R/W       |   |

| Bit<br>Number | Field        | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                     |
|---------------|--------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Reserve      | d – |                | Reserved. Do not program.                                                                                                                                                                                                                                       |
| 60            | PIA1<br>Data | R/W | 0              | When the processor writes to the PIA1 Data Register, the<br>data is stored in the internal buffer. Any bits that are output<br>are then driven onto the pins.<br>When the processor reads the PIA1 Data Register, the data<br>on the external pins is returned. |

#### PIA2 Data Direction Register (%E2)

| 7 |                     | 0 |
|---|---------------------|---|
|   | PIA2 Data Direction |   |
|   | R/W                 |   |

| Bit<br>Number | Field                     | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                     |
|---------------|---------------------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70            | PIA2<br>Data<br>Direction | R/W | 0              | .When the Bidirectional Centronics interface is not<br>controlling the direction of the PIA20-27 pins, this register<br>does so. When one of these bits is 1, the corresponding pin<br>among PIA20-27 is an input. If the bit is 0, then the<br>corresponding pin is an output. |


193

## PIA2 Data Register (%E3)

| 7 |                     | 0 |
|---|---------------------|---|
|   | PIA2 Data Direction |   |
|   | R/W                 |   |

| Bit<br>Number | Field        | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|--------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70            | PIA2<br>Data | R/W | 0              | When the processor writes to the PIA2 Data Register, the<br>data is stored in the internal buffer. Any bits that are output<br>are then driven on to the pins. In certain modes of the<br>Bidirectional Centronics Controller, an intermediate register<br>called the Output Holding Register is activated. The transfer<br>of data from the OHR to the pins is under the control of the<br>controller.<br>When the processor reads the PIA2 Data Register, the data<br>on the external pins is returned. In certain modes of the<br>Bidirectional Centronics Controller, reading from this<br>address reads the data that has been stored in the port<br>register from PIA27-20 under the control of the controller. |



## PIA2 Data Alternate Address (%EE)

| 7 |                     | 0 |
|---|---------------------|---|
|   | PIA2 Data Direction |   |
|   | R/W                 |   |

| Bit<br>Number | Field        | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                |
|---------------|--------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70            | PIA2<br>Data | R/W | 0              | Reading and writing this register is the same as reading and writing address E3 as described above. In certain modes of the Bidirectional Centronics Controller, writing to this address sets a <i>ninth bit</i> in the opposite sense from writing address E3. This process drives one of the control outputs with the opposite polarity. |



#### 195

## **Bidirectional Centronics P1284 Controller**

#### INTRODUCTION

≻

The Centronics P1284 Controller can operate in either the Host or Peripheral role in Compatibility mode (host to printer), Nibble or Byte mode (printer to host), and ECP mode (bidirectional). It provides no hardware support for the EPP mode, although it may be possible to implement this mode by software.

Nine control signals have dedicated hardware pins, and have  $\pm 12$  mA drive (P1284 Level 2) capability as does the 8-bit data port PIA27-20.

**Note:** Signal names listed below are those for the original Compatible mode. The names shown in parentheses represent the same signal, but in a more recent mode. The Z80185 does not include hardware support for the P1284 EPP mode.

The following signals are outputs in a Peripheral mode, inputs in a Host mode:

- Busy (PtrBusy, PeriphAck)
- nAck (PtrClk, PeriphClk)
- PError (AckDataReq, nAckReverse)
- nFault (nDataAvail, nPeriphRequest)
- Select (Xflag)

The following signals are inputs in a Peripheral mode, outputs in a Host mode:

• nStrobe (HostClk)

⋟



- nAutoFd (HostBusy, HostAck)
- nSelectIn (P1284Active)
- nInit (nReverseRequest)

Because the Host/Peripheral mode is fully controlled by software, a Z80185-based product can operate as a Host in one system, or as a Peripheral in another, without any change to the hardware. A Z80185-based product could even act as a Host at one time and a Peripheral at another time within the same system, if a controller exists for the alternate use.

In general, the interface architecture automates operations that are seen as performance-critical, while leaving less frequent operations to software control. To achieve top performance, software assigns a DMA channel to the current direction of data flow.





197

## **BIDIRECTIONAL CENTRONICS REGISTERS**

#### **Reading the Parallel Controls Register**

Reading the Parallel Controls Register enables software to sense the state of the input signals per the current mode, plus two or three status flags.

## Parallel Controls Register (PARC: DA) Read Host Mode

| 7    | 6      | 5      | 4      | 3    | 2     | 1    | 0    |
|------|--------|--------|--------|------|-------|------|------|
| Busy | PError | Select | nFault | nAck | IllOp | DREQ | Idle |
| -    | -      | -      | -      | -    | -     | -    | -    |
| R    | R      | R      | R      | R    | R     | R    | R    |

| Bit<br>Number | Field  | R/W | Reset<br>Values | Description |
|---------------|--------|-----|-----------------|-------------|
| 7             | Busy   | R   |                 | Busy        |
| 6             | PError | R   |                 | PError      |
| 5             | Select | R   |                 | Select      |
| 4             | nFault | R   |                 | nFault      |
| 3             | nAck   | R   |                 | nAck        |



| Bit<br>Number | Field | R/W | Reset<br>Values | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|-------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2             | IllOp | R   | 0               | <b>Illegal Operation</b><br>The controller sets IllOp when it detects an error in the protocol, for example, if it is in Peripheral mode and it detects that the host has driven P1284Active (nSelectIn) Low at a time that mandates an immediate Abort, that is, outside one of the windows in which this event indicates an organized disengagement. If status interrupts are Enabled, an interrupt is always requested when Bit 2 (IllOp) is set. Setting NewMode to 1 clears IllOp. |
| 1             | DREQ  | R   |                 | <b>External DMA Request</b><br>DREQ is the Request presented to the DMA channels,<br>which may or may not be programmed to service this<br>request. If not, an interrupt can be enabled when DREQ is<br>set.                                                                                                                                                                                                                                                                            |



ZILOG

199

# Parallel Controls Register (PARC: DA) Read Peripheral Mode

| 7             | 6         |     | 5         | 4                                                                                 | 3                                                                                                                          | 2                                                                                           | 1                                                                                                 | 0                                                                |
|---------------|-----------|-----|-----------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| nAutoFo       | l nStrol  | be  | nSelectIn | ninit                                                                             | Reserved                                                                                                                   | IllOp                                                                                       | DREQ                                                                                              | Idle                                                             |
| -             | -         |     | -         | -                                                                                 | -                                                                                                                          | -                                                                                           | -                                                                                                 | -                                                                |
| R             | R         |     | R         | R                                                                                 | R                                                                                                                          | R                                                                                           | R                                                                                                 | R                                                                |
| Bit           |           |     | Reset     |                                                                                   |                                                                                                                            |                                                                                             |                                                                                                   |                                                                  |
| Bit<br>Number | Field     | R/V | 110500    | Descriptio                                                                        | n                                                                                                                          |                                                                                             |                                                                                                   |                                                                  |
| 7             | nAutoFd   | R   |           | nAutoFd                                                                           |                                                                                                                            |                                                                                             |                                                                                                   |                                                                  |
| 6             | nStrobe   | R   |           | nStrobe                                                                           |                                                                                                                            |                                                                                             |                                                                                                   |                                                                  |
| 5             | nSelectIn | R   |           | nSelectIn                                                                         |                                                                                                                            |                                                                                             |                                                                                                   |                                                                  |
| 4             | ninit     | R   |           | ninit                                                                             |                                                                                                                            |                                                                                             |                                                                                                   |                                                                  |
| 3             | Reserved  | R   |           | Reserved                                                                          |                                                                                                                            |                                                                                             |                                                                                                   |                                                                  |
| 2             | IllOp     | R   | 0         | an error in<br>mode and<br>(nSelectIn<br>Abort, that<br>event indic<br>interrupts | the protocol,<br>it detects that<br>) Low at a tin<br>t is, outside o<br>cates an organ<br>are Enabled,<br>2 (IIIOp) is se | for example<br>the host has<br>ne that mand<br>ne of the wi<br>nized diseng<br>an interrupt | e, if it is in P<br>s driven P12<br>lates an imm<br>ndows in wh<br>agement. If s<br>is always rec | eripheral<br>84Active<br>ediate<br>ich this<br>status<br>juested |
| 1             | DREQ      | R   |           | which may                                                                         | quest<br>he Request p<br>or may not<br>not, an interr                                                                      | be programm                                                                                 | ned to servic                                                                                     | e this                                                           |



200

#### Writing to the Parallel Controls Register

Writing to PARC allows the software to set and clear the output signals per the current mode.

### Parallel Controls Register Write Host Mode (PARC: DA)

| 7       | 6         |     | 5             | 4           | 3             | 2       | 1         | 0     |
|---------|-----------|-----|---------------|-------------|---------------|---------|-----------|-------|
| nAutoFo | d nStrol  | be  | nSelectIn     | ninit       | nAutoFd       | nStrobe | nSelectln | ninit |
| -       | -         |     | -             | -           | -             | -       | -         | -     |
| W       | W         |     | W             | W           | W             | W       | W         | W     |
|         |           |     |               |             |               |         |           |       |
| Bit     |           |     | Reset         |             |               |         |           |       |
| Number  | Field     | R/W | <b>Values</b> | Descriptio  | n             |         |           |       |
| 7       | nAutoFd   | W   | 0             | 1: Drive n  | AutoFd High   | •       |           |       |
| 6       | nStrobe   | W   | 0             | 1: Drive n  | Strobe High.  |         |           |       |
| 5       | nSelectln | W   | 0             | 1: Drive n  | Selectln High | l.      |           |       |
| 4       | ninit     | W   | 0             | 1: Drive ni | init High.    |         |           |       |
| 3       | nAutoFd   | W   | 0             | 1: Drive n  | AutoFd Low.   |         |           |       |
| 2       | nStrobe   | W   | 0             | 1: Drive n  | Strobe Low.   |         |           |       |
| 1       | nSelectln | W   | 0             | 1: Drive n  | Selectln Low  | •       |           |       |
| 0       | ninit     | W   | 0             | 1: Drive ni | init Low.     |         |           |       |



ZILOG



# Parallel Controls Register Write Peripheral Mode (PARC: DA)

| 7             | 6      |     | 5               | 4          | 3           | 2      | 1      | 0      |
|---------------|--------|-----|-----------------|------------|-------------|--------|--------|--------|
| Busy          | PErro  | or  | Select          | nFault     | Busy        | PError | Select | nFault |
| -             | -      |     | -               | -          | -           | -      | -      | -      |
| W             | W      |     | W               | W          | W           | W      | W      | W      |
| Bit<br>Number | Field  | R/W | Reset<br>Values | Descriptio | )n          |        |        |        |
| 7             | Busy   | W   | 0               | 1: Drive B | usy High.   |        |        |        |
| 6             | PError | W   | 0               | 1: Drive P | Error High. |        |        |        |
| 5             | Select | W   | 0               | 1: Drive S | elect High. |        |        |        |
| 4             | nFault | W   | 0               | 1: Drive n | Fault High. |        |        |        |
| 3             | Busy   | W   | 0               | 1: Drive B | busy Low.   |        |        |        |
| 2             | PError | W   | 0               | 1: Drive P | Error Low.  |        |        |        |
| 1             | Select | W   | 0               | 1: Drive S | elect Low.  |        |        |        |
| 0             | nFault | W   | 0               | 1: Drive n | Fault Low.  |        |        |        |



202

### Writing to the PARC2 Register

Because there are five outputs in a Peripheral mode, another register, called PARC2, allows software to change the nAck line, rather than the Select line.

#### PARC2 Register Write Peripheral Mode (PARC2: DB)

| 7    | 6      | 5    | 4      | 3    | 2      | 1    | 0      |
|------|--------|------|--------|------|--------|------|--------|
| Busy | PError | nAck | nFault | Busy | PError | nAck | nFault |
| -    | -      | -    | -      | -    | -      | -    | -      |
| W    | W      | W    | W      | W    | W      | W    | W      |

| Bit    |        |     | Reset  |                       |
|--------|--------|-----|--------|-----------------------|
| Number | Field  | R/W | Values | Description           |
| 7      | Busy   | W   | 0      | 1: Drive Busy High.   |
| 6      | PError | W   | 0      | 1: Drive PError High. |
| 5      | nAck   | W   | 0      | 1: Drive nAck High.   |
| 4      | nFault | W   | 0      | 1: Drive nFault High. |
| 3      | Busy   | W   | 0      | 1: Drive Busy Low.    |
| 2      | PError | W   | 0      | 1: Drive PError Low.  |
| 1      | nAck   | W   | 0      | 1: Drive nAck Low.    |
| 0      | nFault | W   | 0      | 1: Drive nFault Low.  |



203

#### **Parallel Mode Register**

The Parallel Mode Register includes the basic mode control of the controller.

## Parallel Mode Register (PARM: D9)

| 7       | 6      | 5      | 4      | 3    | 0 |
|---------|--------|--------|--------|------|---|
| NewMode | IdleIE | StatIE | DREQIE | Mode |   |
| -       | -      | -      | -      | -    |   |
| W       | W      | W      | W      | W    |   |

| Bit<br>Number | Field       | R/W | Reset<br>Values | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|-------------|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | NewMod<br>e | W   | 0               | New Mode<br>1: Reinitializes the state machine to the initial state for the<br>mode called out by the Mode field. Never change the Mode<br>without writing a 1 in this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6             | IdleIE      | W   | 0               | <b>Idle Interrupt Enable</b><br>1: Enable interrupts when the controller sets the Idle flag.<br>When software uses a DMA channel to provide data to the<br>P1284 controller, it can be expected that the channel does so<br>in a timely manner, and that an Idle condition signifies that<br>the channel has finished transferring the block. (Software<br>can also enable an interrupt from the DMA channel, but on<br>the transmit side these interrupts are not well-synchronized<br>to events on the P1284 controller.) Conversely, if software<br>provides data, Idle may not be grounds for an interrupt.<br>Some modes set the Idle flag when they are entered.<br>However, such a setting of Idle never requests an interrupt. |



| Bit    |                          |     | Reset  |                                                               |
|--------|--------------------------|-----|--------|---------------------------------------------------------------|
| Number | Field                    | R/W | Values | Description                                                   |
| 5      | StatIE                   | W   | 0      | Status Interrupt Enable                                       |
|        |                          |     |        | 1: Enable status interrupts that are described separately for |
|        |                          |     |        | each mode.                                                    |
| 4      | DREQIE                   | W   | 0      | External DMA Request Interrupt Enable                         |
|        |                          |     |        | 1: Enable interrupts when the controller sets DREQ, except    |
|        |                          |     |        | in those modes that set DREQ when they are entered and do     |
|        |                          |     |        | not request an interrupt.                                     |
| 30     | Mode                     | W   | 0      | Mode                                                          |
|        |                          |     |        | 0000: Non-P1284 mode                                          |
|        |                          |     |        | 0001: Peripheral Compatible/Negotiation mode                  |
|        |                          |     |        | 0010: Peripheral Nibble mode                                  |
|        |                          |     |        | 0011: Peripheral Byte mode                                    |
|        |                          |     |        | 0100: Peripheral ECP Reverse mode                             |
|        |                          |     |        | 0101: Peripheral Inactive mode                                |
|        |                          |     |        | 0110: Peripheral ECP Forward mode with software RLE           |
|        |                          |     |        | handling                                                      |
|        |                          |     |        | 0111: Peripheral ECP Forward mode with hardware RLE           |
|        |                          |     |        | expansion                                                     |
|        |                          |     |        | 1000: Host Negotiation mode                                   |
|        |                          |     |        | 1001: Host Compatible mode                                    |
|        |                          |     |        | 1010: Host Nibble mode                                        |
|        |                          |     |        | 1011: Host Byte mode                                          |
|        |                          |     |        | 1100: Host ECP Forward mode                                   |
|        | 1101: Host Reserved mode |     |        |                                                               |
|        |                          |     |        | 1110: Host ECP Reverse mode with software RLE                 |
|        |                          |     |        | handling                                                      |
|        |                          |     |        | 1111: Host ECP Reverse mode with hardware RLE                 |
|        |                          |     |        | expansion                                                     |

204





## PIA 2 Data, Alternate PIA 2 Data, Output Holding and I/O Registers

A second output register has been added for PIA27..PIA20. Writing to either the Z80181-compatible PIA 2 Data Register (address E3) or the new Alternate PIA 2 Data Register (address EE) writes to the Output Holding Register (OHR). When the PIA27..PIA20 pins are outputs, the outputs of the OHR are the inputs to the second register, which is called the I/O register (IOR), these outputs drive the PIA27..PIA20 pins. When the pins are inputs, they are the inputs to the IOR, which can be read from the PIA 2 Data Register (address E3).

## **PIA 2 Data Direction Register**

In non-P1284 mode, Host Negotiation mode, Reserved Modes, and in Peripheral Compatible/Negotiation mode when the host drives nSelectIn (P1284 Active) High to select negotiation, the direction of the PIA27..PIA20 pins are controlled by the PIA 2 Data Direction register, as on the Z80181. Also in these modes the IOR is loaded on every  $\Phi$  clock, so that operation is virtually identical to the Z80181. In other modes the controller controls the direction of PIA27..PIA20 and when the IOR is loaded.



206

#### **Time Constant Register**

A Time Constant Register (PART) must be loaded by software with the smallest number of  $\Phi$  clocks that equals or exceeds the critical time for the mode selected in PARM.

#### Time Constant Register Write (PART: DC)

| 7       | 6      | 5       | 4                                        | 0 |
|---------|--------|---------|------------------------------------------|---|
| Set IUS | cir IP | cir IUS | number of $\Phi$ clocks in critical time |   |
| -       | -      | -       | -                                        |   |
| W       | W      | W       | W                                        |   |

| Bit    | <b>E</b> . 11 | DAV | Reset  |                                       |
|--------|---------------|-----|--------|---------------------------------------|
| Number | Fleid         | R/W | values | Description                           |
| 7      | Set IUS       | W   |        | Set Interrupt Under Service           |
| 6      | cir IP        | R   |        | cir Interrupt Pending                 |
| 5      | cir IUS       | R   |        | cir Interrupt Under Service           |
| 40     | Phi           | R   |        | Number of Phi clocks in critical time |
|        | clocks        |     |        |                                       |

The critical time is 750 ns for Host Compatible mode and 500 ns for most other modes. In the Host ECP Forward and Peripheral ECP Reverse modes, the time specified by this field is used in two ways:

- It determines how long the controller waits after requesting data without receiving data, before setting the Idle flag to indicate DMA completion.
- When RLE encoding is enabled, it determines how long the controller will wait after requesting data, to see if the next character is the same as its predecessor, before sending the previous character.



207

## Time Constant Register Read (PART: DC)

| 7   | 6  | 5 | 4                                     | 0 |
|-----|----|---|---------------------------------------|---|
| IUS | IP | 0 | number of Phi clocks in critical time |   |
| -   | -  | - | -                                     |   |
| R   | R  | R | R                                     |   |

| Bit    |               |     | Reset  |                                       |
|--------|---------------|-----|--------|---------------------------------------|
| Number | Field         | R/W | Values | Description                           |
| 7      | IUS           | R   |        | Interrupts Under Service              |
| 6      | IP            | R   |        | Interrupts Pending                    |
| 5      | 0             | R   |        |                                       |
| 40     | $\Phi$ clocks | R   |        | Number of Phi clocks in critical time |

Reading PART yields the status of the IP and IUS bits, which are described in the Bidirectional Centronics Interface section:



208

#### **Vector Register**

Bits 7..1 of the Vector Register (PARV) must be loaded by software with the interrupt vector to be used for interrupts from this controller.

#### Vector Register (PARV: DD)

| 7                | 1 | 0             |
|------------------|---|---------------|
| Interrupt Vector |   | Enable<br>RCE |
| -                |   | -             |
| R/W              |   | R/W           |

| Bit<br>Number | Field               | R/W | Reset<br>Values | Description                |
|---------------|---------------------|-----|-----------------|----------------------------|
| 71            | Interrupt<br>Vector | R/W |                 | Interrupt Vector           |
| 0             | Enable<br>RCE       | R/W |                 | Enable Run Length Encoding |

The least-significant bit of PARV is a write-only bit that can be set to 1 by software to enable Run Length Encoding in the Host ECP Forward and Peripheral ECP Reverse modes. The bit always reads as 0, when reading PARV and in interrupt acknowledge cycles.

Figure 63 illustrates the Bidirectional Centronics P1284 Controller Block Diagram .







Figure 63. Bidirectional Centronics P1284 Controller Block Diagram



210

#### **INTERRUPTS**

As in other Zilog peripherals, the controller includes an Interrupt Pending (IP) bit and an Interrupt Under Service (IUS) bit. The controller is part of an on-chip interrupt acknowledge daisy-chain that extends from the IEI pin, through the EMSCC, CTC, and this controller in a programmable priority order, and from the lowest-priority of these devices to the IEO pin. The interrupt request from the controller is logically ORed with INTO and the interrupt requests from the ESCC and CTCs.

The controller sets its IP bit whenever any of three conditions occurs:

PARM4 is 1, and the controller sets the DREQ bit. This does not include when the controller forces the DREQ bit to 1, when software first places the controller in Peripheral Nibble, Peripheral Byte, Peripheral ECP Reverse, Host Compatible, or Host ECP Forward mode.

PARM5 is 1, and a mode-dependent status interrupt condition occurs. The following sections describe the status interrupt conditions (if any) for each mode.

PARM6 is 1, and the controller sets the Idle bit, except when the controller forces the Idle bit to 1, when software first places the controller in Peripheral Nibble, Peripheral Byte, Peripheral ECP Reverse, Host Compatible, or Host ECP Forward mode. The following sections describe when Idle is set in each mode.

When IP is set, it remains set until software writes a 1 to PARM6.

The controller begins requesting an interrupt of the processor whenever IP is set, its IEI signal from the on-chip daisy-chain is High/True, and its IUS bit is 0. When it starts requesting an interrupt, the controller continues to request until  $\overline{IORQ}$  goes Low in an interrupt-acknowledge cycle, or IP is 0, or IUS is 1.

The controller drives its IEO output High, if its IEI input is High, and its IP and IUS bits are both 0. A Z80 interrupt acknowledge cycle is signalled by M1 going Low, followed by IORQ going Low. The



controller, and all other devices in the daisy-chain, freeze the contribution of their IP bits to their IEO outputs while M1 is Low, which prevents new events from affecting the daisy-chain. By the time  $\overline{IORQ}$  goes Low, one and only one device has its IEI pin High and its IEO pin Low. This device responds to the interrupt by providing an interrupt vector and setting its IUS bit. This controller also clears its IP bit when it responds to an interrupt acknowledge cycle.

The Interrupt Service Routine (ISR), that is initiated when the interrupt vector value identifies an interrupt from this controller, saves the processor's context and then proceeds as follows:

- 1. If the ISR does not allow nested interrupts, it can clear the IP and IUS bits by writing 60H, plus the critical time value to the PART register, then read the status from PARC and proceed based on that status. Near the end of the ISR it re-enables processor interrupts.
- 2. If the ISR allows nested interrupts, it can re-enable processor interrupts, clear IP by writing 40H plus the critical time value to the PART register, and then read the status from PARC and proceed based on that status. At the end of the ISR it clears IUS to allow further interrupts from this controller and devices lower on the daisy-chain, by writing 20H plus the critical time value to the PART register.

## **OPERATING MODES**

The remainder of this section describes the operation of the various operating modes that can be selected.

#### Non-P128 Mode

The Z80185 and Z80195 default to this mode after a Reset, and this mode is compatible with the use of PIA27..PIA20 on the Z80181. The directions of PIA27..PIA20 can be controlled individually by writing to register E2, as on the Z80181. The state of outputs among PIA27..PIA20



212

can be set by writing to register E3, and the state of all eight pins can be sensed by reading register E3. The Busy, nAck, PError, nFault, and Select pins are tri-stated in this mode, while nStrobe, nAutoFd, nSelectIn, and nInit are inputs. There are no status interrupts in this mode.

#### **Peripheral Inactive Mode**

Peripheral Inactive mode operates identically to Non-P1284 mode as described above, except that the Busy, nAck, PError, nFault, and Select pins are outputs that can be controlled via the PARC and PARC2 registers, and status interrupts can occur in response to any edge on nAutoFd, nStrobe, nSelectIn, or nInit. This mode differs from Peripheral Compatibility/Negotiation mode with nSelectIn (P1284 Active) High, only in that the controller does not operate in Compatibility mode if nSelectIn goes Low.

### **Host Compatible Mode**

- 1. Setting this mode configures PIA27..PIA20 as outputs regardless of the contents of register E2. When entering this mode, the controller sets the Idle and DREQ bits, but these settings do not request an interrupt.
- 2. If software, or a DMA channel, writes eight bits to the Output Holding Register (OHR) when Idle is set, the controller transfers the byte to the Input/Output Register and negates DREQ only momentarily, so as to request another byte from software or the DMA channel.
- 3. In this mode, the nAutoFd line is not under control of the PARC register, but rather under control of which register the software uses to write data to the OHR. Each time the controller transfers a byte from the OHR to the Input/Output Register, it sets nAutoFd High if the byte was written to address E3, and Low if the byte was written to the alternate address EE. In a DMA application all of the bytes transferred



213

from one output buffer will have the same state of nAutoFd, but this state can be changed from one buffer to the next by changing the I/O address used by the DMA channel. In non-DMA applications, software can set the state of nAutoFd for each character, by writing data to the two different register addresses.

4. When a data byte has been valid on PIA27..PIA20 for 750 ns (as controlled by the PART register), and the Busy and PError lines are Low and the Select, nAck, and nFault lines are High, the controller drives nStrobe Low. After the controller has held nStrobe Low for 750 ns it drives nStrobe back to High. Then it waits for 750 ns of data hold time to elapse. If software or a DMA channel has written another byte to the Output Holding Register (thus clearing DREQ) by the time this wait is satisfied, the controller transfers the byte from the Output Holding Register to the Input/Output Register, sets DREQ again, and returns to the event sequence at the start of this paragraph. Otherwise, it sets Idle and returns to the event sequence at the start of Step 2.

Status interrupts in this mode include rising and falling edges on PError, nFault, and Select.

### **Host Navigation Mode**

Setting this mode puts PIA27..PIA20 under control of registers E2 and E3, as on the Z80181.

Software has complete control of the interface, and can either revert to Host Compatibility mode, or set one of the following Host modes, depending on how the peripheral responds to the Negotiation value(s).

Status interrupts in this mode include rising and falling edges on PtrClk (nAck), nAckReverse (PError), and nPeriphRequest (nFault). nFault is not used during actual P1284 negotiation, but is included because these events are significant during Byte and ECP mode the number of times specified in the Idle field.



214

#### **Host Reserved Mode**

This mode differs from Host Negotiation mode only in that there are no status interrupts in this mode.

#### **Peripheral Compatible/Negotiation Mode**

In this mode, if P1284Active (nSelectIn) is Low, the controller sets PIA27..PIA20 as inputs, regardless of the contents of register E2; when P1284Active (nSelectIn) is High, PIA27..PIA20 are under the control of registers E2 and E3. On entry to this mode, the controller sets the Idle bit, if DREQ is set from a previous mode.

If, in this mode, nStrobe goes (is) Low, P1284Active (nSelectIn) is Low, and DREQ is 0, indicating that any previous data has been taken by the processor or DMA channel, the controller captures the data on PIA27..PIA20 into the Input/Output Register, sets DREQ to notify software or the DMA channel to take the byte, drives the Busy line High, and one  $\Phi$  clock later drives nAck Low. When at least 500 ns (as controlled by the PART register) have elapsed, the controller drives nAck back to High. One  $\Phi$  clock later, if the CPU or DMA has taken the data and thus cleared DREQ, the controller drives Busy back to Low, otherwise it sets Idle.

Select, PError and nFault are under software control in this mode, and nAutoFd can be sensed by software, but has no other effect on operation.

In this mode, software monitors for the condition P1284Active (nSelectIn) High, and nAutoFd Low simultaneously. If software detects this state, it participates in a Negotiation process. Software reads the value on PIA27..PIA20 and set PError, nFault, XFlag, and nAck as appropriate for the data value. As long as P1284Active (nSelectIn) remains High in this mode, software is in complete control of the interface. After the host has driven nStrobe Low and then High again for an acceptable value, software reprograms the MODE field to the appropriate one of the following Peripheral modes.

Status interrupts in this mode include rising and falling edges on P1284Active (nSelectIn) and nInit, and rising and falling edges on HostBusy (nAutoFd) and HostClk (nStrobe) while P1284Active (nSelectIn) is High.

### **Host Nibble Mode**

- If, during Host Negotiation mode, software has placed the value 00 or 04 on the data lines, and received a positive response on Xflag (Select) and a Low on nDataAvail (nFault) at a rising edge of PtrClk (nAck), then after optionally programming a DMA channel to store data, software sets this mode.
- 2. For each byte in this mode, the controller performs the following activity:
  - a. HostBusy (nAutoFd) goes Low and the controller waits until DREQ is cleared, indicating that the CPU or DMA has received previous data and PtrClk (nAck) is Low.
  - b. The four status lines from the peripheral into the less-significant four bits of the Input/Output Register as follows:

| Signal | First Data Bit | Second Data Bit |
|--------|----------------|-----------------|
| Busy   | 3              | 7               |
| PError | 2              | 6               |
| Select | 1              | 5               |
| nFault | 0              | 4               |

 Table 12.
 Nibble Mode Bit Assignments

- c. HostBusy (nAutoFd) goes High and the controller waits until PtrClk (nAck) goes High.
- d. HostBusy (nAutoFd) goes Low and the controller waits until PtrClk (nAck) goes Low.



216

- e. The four status lines from the peripheral to the most-significant four bits of the Input/Output Register, as shown in Table 12.
- f. HostBusy (nAutoFd) goes High, the DREQ bit is 1, and the controller waits until PtrClk (nAck) goes High.
- g. If more data is available (nDataAvail (nFault) is Low), the controller returns to the beginning of Step 2. If no more data is available (nDataAvail (nFault) is High), the controller sets Idle and waits for software to program it back to Host Negotiation mode. Software can then select the next mode as described in the IEEE P1284 specification.

If Host software chooses not to receive all the data that a peripheral has available, it first disables the DMA channel, if one is in use, then waits for DREQ to be 1 and PtrClk (nAck) to be High. If nDataAvail (nFault) is Low at this point, the controller has already driven HostBusy (nAutoFd) Low to solicit the next byte. Software then performs the following tasks:

- 1. Program the controller back to Host Negotiation mode.
- 2. Read the IOR to get the current byte.
- 3. Take the next byte from the peripheral under software control.
- 4. After the peripheral drives nAck High after the second nibble, software can drive P1284Active (nSelectIn) Low to tell the peripheral to leave Nibble mode.

There are no status interrupts in Host Nibble mode.

### **Peripheral Nibble Mode**

 Software must not set this mode until there is reverse data available to send. In other words, it implements the P1284 Reverse Idle mode via software in Peripheral Compatibility/Negotiation mode. After software has driven nDataAvail (nFault), AckDataReq (PError), and Xflag (Select) all Low to signify that data is available, then driven



PtrClk (nAck) High after 500 ns, and if necessary programmed a DMA channel to provide data to send, when it sees HostBusy (nAutoFd) Low to request data, software sets this mode.

Entering this mode sets DREQ and Idle, but these settings do not request an interrupt. The PIA27..PIA20 pins remain configured for data input but are not used. Instead, four of the five control outputs are driven with the least significant and most significant four bits of the Input/Output Register, as shown in Table 12, while PtrClk (nAck) serves as a handshake/clock output. On entering this mode the hardware begins routing bits 3..0 of the IOR to these lines.

- 2. If software, or a DMA channel, writes a byte to the Output Holding Register when Idle is set, the controller immediately transfers the byte to the IOR and clears Idle, and negates DREQ only momentarily to request another byte from software or the DMA channel.
- 3. When data has been valid on the four control outputs for 500 ns (as controlled by the PART register), the controller drives the PtrClk (nAck) line Low. Then it waits for the Host to drive the HostBusy (nAutoFd) line back to High, after which it drives PtrClk (nAck) back to High, switches the four control lines to bits 7..4 of the IOR, and begins waiting for the host to drive HostBusy (nAutoFd) back to Low.
  - a. When bits 7..4 have been valid for 500 ns and the Host has driven HostBusy (nAutoFd) Low, the controller drives PtrClk (nAck) Low again and begins waiting for the host to drive HostBusy (nAutoFd) High.
  - When HostBusy (nAutoFd) has been driven High, the controller returns the four control outputs to the state set by software in PARC.
  - c. If software or a DMA channel has not yet written another byte to the Output Holding Register (thus clearing DREQ), the controller sets Idle and waits for software to do so.



218

- d. If/when software or a DMA channel has written a new byte to the OHR, the controller transfers the byte to the IOR, sets DREQ, and clears Idle if it had been set.
- e. When the control outputs have been valid for 500 ns, the controller drives PtrClk (nAck) to High and waits for the host to drive HostBusy (nAutoFd) back to Low.
- f. The four control lines switch back to bits 3..0 of the IOR and returns to the event sequence at the start of Step 3.
- g. If there is no more data to send, when the controller sets Idle, software modifies PARC to make nDataAvail (nFault) and AckDataReq (PError) High, and then change the mode to Peripheral Compatible/Negotiation. After 500 ns, software sets PtrClk (nAck) back to High in PARC and enters Reverse Idle state.

Status interrupts in Peripheral Nibble mode include Rising and Falling edges on P1284Active (nSelectIn) and nInit. The controller sets the IllOp bit if P1284Active (nSelectIn) goes Low before it drives nAck High for the status states on the four control lines, or after the host drives HostBusy Low. Then, software immediately enters Peripheral Compatibility/ Negotiation mode. If P1284Active goes Low, but IllOp stays 0, indicating that the Host negated P1284Active in a legitimate manner, software enters Peripheral Inactive mode for the duration of the return to Compatibility mode, followed by Peripheral Compatibility/Negotiation mode.

#### **Host Byte Mode**

Host Byte Mode is entered when the following events have occurred:

- The receipt of values hex 01H or 05H on PIA27..PIA20 in Host Negotiation Mode is acknowledged by the peripheral.
- The lines nDataAvail (nFault) and AckDataReq (PError) go Low to indicate data availability.



• PtrClk (nAck) goes High.

PIA27..PIA20 become inputs regardless of register  $E_2$ . The Idle flag is cleared.

The controller waits 500 ns (as controlled by the PART register) before proceeding.

The controller performs the following activities:

- 1. For each byte, the controller drives HostBusy (nAutoFd) Low to indicate readiness for a byte from the peripheral. It waits for PtrClk (nAck) to go Low.
- 2. It captures the state of PIA27..PIA20 into the Input/Output Register, sets the DREQ bit to request software, or the DMA channel to take the byte.
- 3. It drives HostBusy (nAutoFd) High and HostClk (nStrobe) Low.
- 4. When software, or the DMA channel, has taken the byte (thus clearing DREQ) and the peripheral has driven PtrClk (nAck) back High, and at least 500 ns after driving HostClk (nStrobe) Low, the controller drives HostClk (nStrobe) back to High, and samples nDataAvail (nFault).
- 5. If HostBusy (nAutoFd) is still Low, the controller returns to the event sequence at the start.
- 6. Otherwise it sets the Idle flag.

In response to Idle, software enters Host Negotiation mode. Thereafter, it can set HostBusy (nAutoFd) Low, to enter Reverse Idle state, or enter Host Compatible mode as described in the IEEE P1284 specification, or conduct a new negotiation.

If software chooses not to receive all the data that a peripheral has available in this mode, it first disables the DMA channel if one is in use, and then wait for DREQ to be 1 and nAck to be 1. Then it reprograms the controller back to Host Negotiation mode, reads the last byte from the



220

IOR, drives HostClk (nStrobe) back to High, and then drives P1284Active (nSelectIn) Low to instruct the peripheral to leave Byte mode.

There are no status interrupts in Host Byte mode.

#### **Peripheral Byte Mode**

Software must not set this mode until there is reverse data available to send. That is, software implements the P1284 Reverse Idle mode via software in Peripheral Compatibility/Negotiation mode. The exact sequencing among PtrClk (nAck), nDataAvail (nFault), and AckDataReq (PError) differs according to whether this mode is entered directly from Negotiation or from Reverse Idle Phase, and is controlled by software. But in either case, before software sets this mode, nDataAvail (nFault) and AckDataReq (PError) is set to Low. After 500 ns, PtrClk (nAck) is set to High. When the host has driven HostBusy (nAutoFd) Low to request data, software sets Peripheral Byte mode, which sets the DREQ and Idle flags.

As long as P1284Active (nSelectIn) remains High, the controller drives PIA27-20 as outputs, regardless of the contents of register E2. When software, or a DMA channel, writes the first byte to the Output Holding Register, the controller immediately transfers the byte to the Input/Output Register, clears Idle but negates DREQ only momentarily, to request another byte from software or the DMA channel.

After each byte is transferred to the IOR, the controller performs the following tasks:

- 1. It waits 500 ns for data setup time (as controlled by the PART register) before driving PtrClk (nAck) Low.
- 2. It waits for the Host to drive HostBusy (nAutoFd) High.
- 3. If software or the DMA channel has not written more data to the Output Holding Register, that is, if DREQ is still set, the controller sets the Idle flag and waits for software or the DMA channel to do so.



221

- 4. If software or the DMA channel then writes data to the Output Holding Register, the controller clears DREQ and Idle.
- 5. When there is data in the OHR and DREQ is 0, this condition guarantees that nDataAvail (nFault) and AckDataReq (PError) is held Low to indicate that more data is available.
- 6. The controller drives PtrClk (nAck) back to High.
- 7. The controller then waits for a rising edge on HostClk (nStrobe) and for the Host to drive HostBusy (nAutoFd) Low.
- 8. The controller transfers the byte from the OHR to the Output Register, sets DREQ, and returns to the event sequence at the start of this section.

While Peripheral Byte mode is in effect, software monitors the interface for two conditions:

- Case 1: Idle is set and no more data to send, or
- Case 2: P1284Active (nSelectIn) Low.

In Case #1, the software performs the following tasks:

- 1. Write 0 to register E3 to keep PIA27..PIA20 outputs momentarily.
- 2. Set the mode back to Peripheral Compatibility, so that the interface is fully under software control.
- 3. Set nDataAvail (nFault) and AckDataReq (PError) High to signify no more data.
- 4. Wait 500 ns.
- 5. Set PtrClk (nAck) back to High.
- 6. When HostBusy returns to Low, the software sets PIA27..PIA20 back to inputs.

In Case #2, if a falling edge on P1284Active happens any time other than between a Rising edge on HostClk (nStrobe) and the next Falling edge on



222

HostBusy (nAutoFd), the controller sets the IllOp bit to notify software that an immediate Abort is in order, in which case software immediately enters Peripheral Compatibility/Negotiation Mode. If P1284Active goes Low, but IllOp is not set, meaning that the Host negated P1284Active in a legal manner, software enters Peripheral Inactive Mode for the duration of the Return to Compatibility Mode, and then enters Peripheral Compatibility/Negotiation Mode.

Status interrupts in Peripheral Byte Mode include rising and falling edges on P1284Active (nSelectIn) and nInit.

#### **Host ECP Forward Mode**

After a negotiation for ECP mode, host software remains in Negotiation mode so that it has complete control of the interface, until one of two situations occurs. If software has data to send, it optionally programs the DMA channel to provide the data, and then sets this mode. Alternatively, if software has no data to send and it detects that nPeriphRequest (nFault) has gone Low, indicating the peripheral is requesting reverse transfer, it sets PIA27..PIA20 as inputs, waits 500 ns, drives nReverseRequest (nInit) to Low to indicate a reverse transfer, and then sets Host ECP Reverse mode. In other words, software handles all aspects of ECP mode, other than active data transfer sequences.

Setting this mode configures PIA27..PIA20 as outputs regardless of the contents of register E2. On entry to this mode, the controller sets Idle and DREQ to request a byte from software or a DMA channel, but these settings do not cause an interrupt request.

If software or a DMA channel writes data to the Output Holding Register while the Input/Output Register is empty, the controller immediately transfers the byte to the IOR, clears Idle, and negates DREQ only momentarily, to request another byte.

The alternate address for the Output Holding Register allows software to send a channel address or an RLE count value. Such bytes are typically



written by software rather than a DMA channel. Writing to the alternate address loads the OHR and clears DREQ, like writing to the primary address, but clears a ninth bit that is set when software or a DMA channel writes to the primary address. A similar ninth bit is associated with the Input/Output Register, from which it drives the HostAck (nAutoFd) line.

If the PARVO bit is set to enable Run Length Encoding, then after transferring a normal data byte (not a channel address nor an RLE count) from the OHR to the IOR and setting DREQ, the controller waits for the DMA channel or software to write another byte to the OHR, for up to the number of  $\Phi$  clocks specified in the PART register. If another character is provided within this time, thus clearing DREQ, and it is neither a channel address nor an RLE count, and it is equal to the previous character in the IOR, the controller:

- 1. Increments its RLE counter.
- 2. Places the value on the RLE counter on the PIA26..PIA20 lines and a Low on PIA27, rather than the contents of the IOR.
- 3. Sets DREQ again.
- 4. Restarts the timer with the value in PART.

Unless it has just incremented the RLE counter to 127, the controller loops on the same test criteria, so as to accumulate an RLE count as defined by the P1284 specification.

One Phi clock after any of the following occurs, the controller drives HostClk (nStrobe) to low to inform the peripheral of the character, channel address, or RLE count:

- 1. The controller transfers a channel address or RLE count from the OHR to the IOR,
- 2. The controller transfers a data character from the OHR to the IOR, and PARVO is 0 so that RLE encoding is disabled,
- 3. PARVO is 1 so that RLE encoding is enabled, and within the time specified in PART after writing one character to the OHR, software or



224

a DMA channel writes another that is a channel address, or an RLE count, or differs from the preceding character,

4. PARVO is 1, and the time defined in PART expires after software or a DMA channel writes one character to the OHR, without it writing another, or the controller increments the RLE counter to 127.

The controller waits for the peripheral to drive PeriphAck (Busy) to High, after which the controller drives HostClk (nStrobe) back to High.

It waits for the peripheral to drive PeriphAck (Busy) back to Low. After PeriphAck (Busy) is back to Low, one of the following happens:

- If the RLE counter is non-zero and the controller has been holding its value on PIA26..PIA20, the controller clears the RLE counter to 0, and places character in the IOR back on PIA27..PIA20. One clock later it drives HostClk (nStrobe) low again, and returns to the start of the preceding paragraph.
- If software or the DMA channel has written a new byte to the Output Holding Register and thus cleared DREQ, the controller transfers the byte to the IOR, sets DREQ again, and returns to the start of Step 5 above.
- If software or the DMA channel does not provide a new byte for the time indicated in the PART register after the controller sets DREQ, the controller sets the Idle flag and returns to the start of Step 3 above.

While this mode is in effect, software monitors for the condition "Idle and no more data left to send," and/or nPeriphRequest (nFault) Low. Host software has control and may or may not honor the peripheral's reverse request on nFault while it has data to send. When there is no more data, software can set Host Negotiation mode to have full control of the interface, and if appropriate can drive P1284Active (nSelectIn) to Low in order to terminate ECP mode or can set Host ECP Reverse mode, wait 500 ns, and drive nReverseRequest (nInit) to Low.

Status interrupts in Host ECP Forward mode include rising and falling edges on nPeriphRequest (nFault).



225

## **Peripheral ECP Forward Modes**

- 1. After a negotiation for ECP mode, Peripheral software remains in Compatibility/Negotiation mode with P1284 Active (nSelectIn) High, so that it maintains complete control of the interface, through when it detects the host drive HostAck (nAutoFd) Low for the second time. The software then sets nAckReverse (PError) High. If software has data to send, it drives nPeriphRequest (nFault) Low at the same time, and optionally programs a DMA channel to provide the data. Whether or not it has data to send, software then sets one of the two ECP Forward modes.
- 2. In these modes, the controller configures PIA27..PIA20 as inputs regardless of the contents of register E2. On entry to one of these modes, the controller clears the Idle bit, if it is set.
- 3. For each byte, the controller waits for the Host to drive HostClk (nStrobe) to Low. When HostClk (nStrobe) is Low and software or the DMA channel has taken any previous byte and thus cleared DREQ, operation diverges into four cases depending on the state of HostAck (nAutoFd), the mode, the most significant bit of the data, and the state of an internal 7-bit Run-Length Encoding (RLE) counter.
- If HostAck (nAutoFd) is High, indicating that this byte is neither an RLE value nor a Channel Address, the controller performs the following steps:
- It captures the data from PIA27..PIA20 into the Input/Output Register, sets DREQ to request software or the DMA channel to take this byte, and drives PeriphAck (Busy) High.
- If the RLE counter is 0, the controller waits (if necessary) for the Host to drive HostClk (nStrobe) back to High.
- It drives PeriphAck (Busy) back to Low and returns to the event sequence at the start of Step a.



- If the RLE counter is non-zero, the controller waits for software or a DMA channel to read the byte from the Input/Output Register, negates DREQ only momentarily, and decrements the RLE counter. It repeats this step until the RLE counter is 0.
- Processing continues as described at the beginning of Step 4. Thus an RLE value of "n" results in the next byte being provided to software or a DMA channel n+1 times.
- 4. If HostAck (nAutoFd) is Low and the most significant bit of the byte is zero (PIA27 is Low), the byte is an RLE repeat count. If the mode is Hardware RLE Expansion, the controller transfers (the seven least significant bits of) it to the RLE counter, leaves DREQ cleared, and drives PeriphAck (Busy) High. Thereafter, the controller waits for the host to drive HostClk (nStrobe) back to High, at which time it drives PeriphAck (Busy) back to Low, and returns to the event sequence at the start of Step 3. If HostAck (nAutoFd) is Low, and PIA27 is High, the byte is a channel address. In this case, or when PIA27 is Low and the mode is Software RLE Handling, the controller performs the following steps:
  - a. It captures the data from PIA27..PIA20 into the Input/Output Register.
  - b. It leaves DREQ cleared to keep a DMA channel from storing the byte.
  - c. It sets the Idle bit, (which it does not otherwise set while in this mode).
  - d. Software responds to this condition by reading the byte from the PIA2 data register E3, performs whatever else is necessary to handle the situation, and then sets Busy High.
  - e. The controller clears Idle, waits (if necessary) for the host to drive HostClk (nStrobe) back to High, and then drives PeriphAck (Busy) back to Low and returns to the event sequence at the start of Step 3.



While this mode is set, if data to send becomes available, software drives nPeriphRequest (nFault) Low to alert the host of this fact. Also, software monitors the controller for either of two conditions:

- If the host drives nReverseRequest (nInit) Low in response to nPeriphRequest (nFault) Low, software drives nAckReverse (PError) Low, optionally programs a DMA channel to provide the data, and sets Peripheral ECP Reverse mode.
- If P1284Active (nSelectIn) goes Low, the controller sets the IllOp bit in PARC, if this occurs between the time the Host drives HostClk (nStrobe) Low, and when the controller subsequently drives PeriphAck (Busy) back to Low, in which case software immediately enters Peripheral Compatibility/Negotiation mode. If P1284Active goes Low, but IllOp stays 0, indicating a legal termination, software enters Peripheral Inactive mode and sequences the nAckReverse (PError), PeriphAck (Busy), PeriphClk (nAck), nPeriphRequest (nFault), and Xflag (Select) lines to leave ECP mode.

Status interrupts in Peripheral ECP Forward mode include rising and falling edges on P1284Active (nSelectIn) and nReverseRequest (nInit).

#### **Host ECP Reverse Modes**

- 1. In these modes the controller configures PIA27..PIA20 as inputs, regardless of the contents of register E2. On entry to one of these modes, the controller clears the Idle bit, if it had been set.
- 2. For each byte, the controller waits for the peripheral to drive PeriphClk (nAck) Low. When this happens, and software or the DMA channel has taken any previous byte from the Input/Output Register and thus cleared DREQ, operation diverges into four cases, depending on the state of PeriphAck (Busy), the mode, the least significant bit of the data, and the state of an internal 7-bit RLE counter.



228

If PeriphAck (Busy) is High, indicating that this byte is neither an RLE value nor a Channel Address, the controller performs the following tasks:

- a. It captures the data from PIA27..PIA20 in the IOR, sets DREQ to notify software or the DMA channel to take the byte, and drives HostAck (nAutoFd) High.
- b. If the RLE counter is 0, the controller then waits (if necessary) for the peripheral to drive PeriphClk (nAck) back to High.
- c. It drives HostAck (nAutoFd) back to Low and returns to the event sequence at the start of Step 2.
- d. If the RLE counter is non-zero, the controller waits for software or the DMA channel to read the byte from the IOR, negates DREQ only momentarily, and decrements the RLE counter.
- e. It repeats this sequence until the RLE counter is 0, at which point it proceeds from the beginning of Step 3. Thus an RLE value of n results in the next byte being provided to software or a DMA channel n+1 times.
- 3. If PeriphAck (Busy) is Low, and the most significant bit of the byte is 0 (PIA27 is Low), the byte is an RLE repeat count. If the mode is Hardware RLE Expansion, the controller transfers (the seven least significant bits of) it to the RLE counter, leaves DREQ cleared, and drives HostAck (nAutoFd) High. Thereafter the controller waits for the peripheral to drive PeriphClk (nAck) back to High, at which time it drives HostAck (nAutoFd) back to Low and returns to the event sequence at the start of Step 2.
- 4. If PeriphAck (Busy) is Low, and the most significant bit of the byte is 1 (PIA27 is High), the byte is a channel address. In this case, or when the least significant bit is 0 but the mode is Software RLE handling, the controller performs the following tasks:
  - a. It captures the data from PIA27..PIA20 in the IOR, leaves DREQ cleared to keep a DMA channel from storing the byte, and sets Idle, (which it does not otherwise set in this mode).


- b. Software responds to this condition by reading the byte from the PIA2 data register E3, reprogramming a DMA channel if necessary, and performing whatever else is necessary to handle the channel address, and setting HostAck (nAutoFd) High.
- c. The controller clears Idle, waits for the peripheral to drive PeriphClk (nAck) back to High, drives HostAck (nAutoFd) back to Low, and returns to the start of the event sequence.
- 5. If data has become available to be sent while this mode is in effect and software elects to send it, it drives nReverseRequest (nInit) to High, sets Host Negotiation mode to take full control of the interface, waits for nAckReverse (PError) to go High, and then sets PIA27..PIA20 as outputs.
- 6. Status interrupts in Host ECP Reverse mode include Rising and Falling edges on nPeriphRequest (nFault).

The D2.00 P1284 specification is not clear on whether nPeriphRequest carries a valid Reverse Data Available indication during Reverse ECP mode. If so, enable status interrupts during this mode; if not, disable them.

### Peripheral ECP Reverse Mode

- 1. In this mode, as long as nReverseRequest (nInit) is Low and P1284Active (nSelectIn) is High, the controller drives the contents of the Input/Output Register onto PIA27..PIA20, regardless of the contents of the E2 register. On entry to this mode, the controller sets Idle, and sets DREQ to request data from software, or a DMA channel.
- 2. If software or a DMA channel writes data to the Output Holding Register while the Input/Output Register is empty, the controller immediately transfers the byte to the IOR, clears Idle, and negates DREQ only momentarily, to request another byte.



230

3. In this mode, an alternate address for the Output Holding Register allows software to send a channel address or an RLE count value. Such bytes are not typically written by a DMA channel. Writing to this alternate address loads the OHR and clears DREQ, the same as writing to the primary address, but clears a ninth bit that is set when software or a DMA channel writes to the primary address. A similar ninth bit is associated with the IOR, and drives the PeriphAck (Busy) line in this mode.

If the PARVO bit is set to enable Run Length Encoding, then after transferring a normal data byte (not a channel address nor an RLE count) from the OHR to the IOR and setting DREQ, the controller waits for the DMA channel or software to write another byte to the OHR, for up to the number of  $\Phi$  clocks specified in the PART register. If another character is provided within this time, thus clearing DREQ, and it is neither a channel address nor an RLE count, and it is equal to the previous character in the IOR, the controller:

- 1. Increments its RLE counter.
- 2. Places the value on the RLE counter on the PIA26..PIA20 lines and a Low on PIA27, rather than the contents of the IOR.
- 3. Sets DREQ again.
- 4. Restarts the timer with the value in PART.

Unless it has just incremented the RLE counter to 127, the controller loops on the same test criteria, so as to accumulate an RLE count as defined by the P1284 specification.

One Phi clock after any of the following occurs, the controller drives PeriphClk (nAck) Low to inform the peripheral of the character, channel address, or RLE count:

• The controller transfers a channel address or RLE count from the OHR to the IOR.



231

- The controller transfers a data character from the OHR to the IOR, and PARVO is 0 so that RLE encoding is disabled.
- PARVO is 1 so that RLE encoding is enabled, and within the time specified in PART after writing one character to the OHR, software or a DMA channel writes another that is a channel address, or an RLE count, or differs from the preceding character.
- PARVO is 1, and the time defined in PART expires after software or a DMA channel writes one character to the OHR, without it writing another.
- The controller increments the RLE counter to 127.

The controller waits for the host to drive HostAck (nAutoFd) high, after which the controller drives PeriphClk (nAck) back to high. Then it waits for the host to drive HostAck (nAutoFd) back to low. After HostAck (nAutoFd) is back to low, one of the following occurs:

- If the RLE counter is non-zero and the controller has been holding its value on PIA26-20, the controller clears the RLE counter to 0, and places character in the IOR back on PIA27-20. One clock later it drives PeriphClk (nAck) low again, and returns to the start of the preceding paragraph.
- If software or the DMA channel has written a new byte to the Output Holding Register and thus cleared DREQ, the controller transfers the byte to the IOR, sets DREQ again.
- If software or the DMA channel does not provide a new byte for the time indicated in the PART register after the controller sets DREQ, the controller sets the Idle flag.

While this mode is in effect, software watches for the Host to drive nReverseRequest (nInit) High. Then, the software sets the mode back to Peripheral ECP Forward, waits 500 ns, and drives nAckReverse (PError) back to High before proceeding as described for Peripheral ECP Forward mode.



ZILOO



Status interrupts in Peripheral ECP Reverse mode include Rising and Falling edges on P1284Active (nSelectIn) and nReverseRequest (nInit). Because no legal terminations can occur during the time this mode is set, the controller sets IIIOp for any falling edge on P1284Active (nSelectIn).



#### 233

# **Enhanced Serial Communications Controller**

#### INTRODUCTION

This element of the Z80185/Z80195 enables serial communications in a variety of modes, including asynchronous (start-stop), character-oriented synchronous modes like Bisync, and bit-oriented synchronous modes such as SDLC, HDLC, and LocalTalk<sup>®</sup>, as well as X.25, Frame Relay, and many others.

This chapter covers the Enhanced Serial Communications Controller (ESCC) channel as used in the Z80185/Z80195, with an emphasis on asynchronous and bit-oriented synchronous modes, including the LocalTalk dialect of AppleTalk<sup>®</sup>.

### **ESCC Features**

- Transmit FIFO
- Transmit MUX
- Data Encoding and Cyclic Redundancy Check (CRC) generation
- Receive and Transmit Clock Multiplexer
- Digital Phase-Locked Loop (DPPL)
- Baud Rate Generator (BRG)
- Crystal Oscillator Amplifier
- Modem/Control Logic
- Receive Status FIFO



234

- Receive MUX
- CRC Checker, Data Decode and Sync Character detection
- SDLC Frame Status FIFO

#### THE ESCC CHANNEL

Figure 64 depicts a block diagram of the ESCC channel. The two most important elements of the channel are:

- The Transmitter
- The Receiver

The transmitter converts *parallel* data characters provided by software or a DMA channel to *serial* characters for transmission. The Receiver converts received serial data to parallel characters that can be stored in memory by software or a DMA channel.

These two elements are supported by the following:

- A Baud Rate Generator (BRG) that can divide the master PHI clock down to a clock suitable for the serial data
- A Digital Phase-Locked Loop (DPLL) that can drive such a clock from the serial receive data
- Interrupt logic that can interrupt the processor so that software can respond to important events in the ESCC.

The Receiver stores received data in an eight-character First-In First-Out memory (FIFO), from which it can be fetched by software or a DMA channel.

Transmit characters provided by software or a DMA channel are stored in a four-character Transmit FIFO until the Transmitter is ready to send them.



235

These two FIFOs ease the real-time response requirements for the processor and software, and help prevent *overrun* and *underrun* conditions. Figure 64 illustrates the ESCCChannel block diagram.



Figure 64. ESCC Channel Block Diagram



236

#### **Baud Rate Generator**

The Baud Rate Generator (BRG) consists of the following:

- Two 8-bit time-constant registers forming a 16-bit time constant
- A 16-bit down counter
- A flip-flop on the output so that a square wave is generated.

At start-up, the following sequence is performed:

- 1. The output flip-flop is set High (so that it starts in a known state)
- 2. The value in the time-constant register is loaded into the counter
- 3. The counter begins counting down.

When a count of 0 is reached, the following events occur:

- 1. The output of the Baud Rate Generator toggles.
- 2. The value in the time-constant register is re-loaded into the counter.
- 3. The process restarts.

The programmed time constant is contained in WR12 and WR13. Figure 65 depicts the BRG block diagram.



237



Figure 65. Baud Rate Generator Block Diagram

The time-constant can be changed at any time, but the new value does not take effect until the next load of the counter (that is, after 0 count is reached).

No attempt is made to synchronize the loading of a new time-constant with the clock used to drive the generator. When the time-constant is to be changed, the generator must be stopped first by writing WR14 Bit 0 to 0. After loading the new time constant, the BRG can be restarted. This action ensures the loading of a correct time constant, but loading does not take place until 0 count or a reset occurs.

If neither the transmit clock nor the receive clock are programmed to come from the  $\overline{\text{TRxC}}$  pin, the output of the Baud Rate Generator may be made available for external use on the  $\overline{\text{TRxC}}$  pin.

The clock source for the Baud Rate Generator is selected by Bit 1 of WR14. When this bit is 0, the BRG uses the signal on the  $\overline{\text{RTxC}}$  pin as its clock. When this bit is 1, the BRG is clocked by PHI or PHI/2, depending



238

on Bit 3 in the System Configuration Register. To avoid metastable problems in the counter, this bit must be changed only while the Baud Rate Generator is disabled. Arbitrarily narrow pulses can be generated at the output of the multiplexer when this bit changes status.

The BRG is enabled when Bit 0 of WR14 is 1. It is disabled when WR14 Bit 0 is 0 and after a hardware reset (but not a software reset). To prevent metastable problems when the Baud Rate Generator is first enabled, the enable bit is synchronized to the Baud Rate Generator clock. This synchronization introduces an additional delay when the Baud Rate Generator is first enabled (Figure 66). The Baud Rate Generator is disabled immediately when Bit 0 of WR14 is 0, because the delay is necessary only on start-up. The Baud Rate Generator can be enabled and disabled on the fly, but this delay on start-up must be taken into consideration.



Figure 66. Baud Rate Generator Start Up



The formulas relating the baud rate and the time-constant are depicted below.

Time Constant =  $\frac{\text{Clock Frequency}}{2 \times (\text{Clock Mode}) \times (\text{Baud Rate})} -2$ Baud Rate =  $\frac{\text{Clock Frequency}}{2 \times (\text{Clock Mode}) \times (\text{Time Constant + 2})}$ 

In these formulas, the BRG clock frequency (PHI, PHI/2, or  $\overline{\text{RTxC}}$ ) is in Hertz (Hz), the desired baud rate in bits/sec, Clock Mode is 1 in sync modes, 1, 16, 32 or 64 in async mode and the time constant is dimensionless. Table 13 assumes a 18.432-MHz clock, a clock mode of 16 and depicts the time constant for a number of popular baud rates.

For example:

$$TC = \frac{18.432 \times 10^6}{(2 \times 16) \times 38400} -2 = 13$$

|           | Time Cor | onstant      |  |  |
|-----------|----------|--------------|--|--|
| Baud Rate | Decimal  | Hex          |  |  |
| 38400     | 13       | 000D         |  |  |
| 19200     | 28       | 001C         |  |  |
| 9600      | 58       | 003A         |  |  |
| 4800      | 118      | 0076         |  |  |
| 2400      | 238      | <b>00</b> EE |  |  |

Table 13. Baud Rates for 18.432-MHz Clock and 16X Clock Factor

Initializing the BRG is done in three steps. First, the time-constant is loaded into WR12 and WR13. Next, the software selects the clock source for the BRG by setting Bit 1 of WR14. Finally, the BRG is enabled by setting Bit 0 of WR14 to 1.



240

#### **Data Encoding/Decoding**

Data encoding allows the transmission of clock and data information over the same medium. The ESCC channel provides four different data encoding methods, selected by Bits 6 and 5 in Wr10. An example of these four encoding methods is illustrated in Figure 67. Any encoding method can be used in any X1 mode in the ESCC, asynchronous or synchronous. The data encoding selected is Active even when the transmitter or receiver is Idle or disabled.



Figure 67. Data Encoding Methods

### Non-Return-to-Zero Encoding

In Non-Return to Zero (NRZ) Encoding, a 1 represents a High level and a 0 represents a Low level. In this encoding method, only a minimal amount of clocking information is available in the data stream in the form of transitions on bit-cell boundaries. In an arbitrary data pattern, this



information may not be sufficient to generate a clock for the data from the data itself.

### Non-Return-to-Zero-Inverted Encoding

In Non-Return-to-Zero-Inverted (NRZI) Encoding, a 1 represents no change in the level and a 0 represents a change in the level. As in NRZ, only a minimal amount of clocking information is available in the data stream, in the form of transitions on bit cell boundaries. In an arbitrary data pattern this information may not be sufficient to generate a clock for the data from the data itself. In the case of SDLC, where the number of consecutive 1s in the data stream is limited, a sufficient number of transitions to generate a clock is guaranteed.

When the ESCC channel is programmed for SDLC mode with NRZI data encoding and Mark Idle (WR10 Bit 6 is 0, Bit 5 is 1, Bit 3 is 1), the TxD pin is automatically forced High when the transmitter goes to the Mark Idle state. There are several different ways for the transmitter to go into the Idle state. In each of the following cases the TxD pin is forced High when the Mark Idle condition is reached:

- Data
- CRC
- Flag and idle
- Data, flag and idle
- Data, abort (on underrun) and idle
- Data, abort (command) and idle
- Idle flag and command to idle mark.

The Force High feature is disabled when the Mark Idle bit is reset. The TxD pin is forced High on the falling edge of the TxC cycle after the falling edge of the last bit of the closing flag. Using SDLC Loop mode is independent of this feature.



242

This feature is used in combination with the automatic SDLC opening flag transmission feature, WR7' Bit 0 is 1, to assure that data packets are properly formatted. Therefore, when these features are used together, it is not necessary for the CPU to issue any commands when using the Force Idle mode in combination with NRZI data encoding. If WR7' Bit 0 is reset (0), it is necessary to reset WR10 Bit 2 (Mark Idle) to enable flag transmission before an SDLC packet is transmitted.

### **Bi-Phase Mark Encoding**

In Bi-Phase Mark (FM1) Encoding, also known as Bi-Phase Mark, a transition is present on every bit cell boundary. An additional transition may be present in the middle of the bit-cell. In FM1, a 0 is sent as no transition in the center of the bit cell and a 1 is sent as a transition in the center of the bit cell. FM1-encoded data contains sufficient information to recover a clock from the data.

### **Bi-Phase Space Encoding**

In Bi-Phase Space (FM0) Encoding, also known as Bi-Phase Space, a transition is present on every bit cell boundary and an additional transition may be present in the middle of the bit cell. In FM0, a 1 is sent as no transition in the center of the bit cell and a 0 is sent as a transition in the center of the bit cell. FM0-encoded data contains sufficient information to recover a clock from the data.

### **Manchester Encoding**

Manchester (Bi-Phase Level) Encoding always produces a transition at the center of the bit cell. If the transition is Low to High, the bit is 0. If the transition is High to Low, the bit is 1. Encoding of Manchester format requires an external circuit consisting of a D flip-flop and four gates (Figure 68). The ESCC is used to decode Manchester data by using the DPLL in the FM mode and programming the receiver for NRZ data.



243

### **Data Encoding Initialization**

The data encoding method is selected in the initialization procedure before the transmitter and receiver are enabled, but no other restrictions apply. In NRZ and NRZI, the receiver samples the data only on one edge, as depicted in Figure 68. However, in FM1 and FM0, the receiver samples the data on both edges. Also, as depicted in Figure 68, the transmitter defines bit cell boundaries by one edge in all cases and uses the other edge in FM1 and FM0 to create the mid-bit transition.



244



Figure 68. Manchester Encoding Circuit



245

### **Digital Phase-Locked Loop**

The ESCC channel contains a Digital Phase-Locked Loop (DPLL) that can be used to recover clock information from a data stream with NRZI, FM, NRZ, or Manchester encoding. The DPLL is driven by a clock nominally at 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a receive clock for the data. This clock can then be used as the receive clock, the transmit clock, or both.

Figure 69 depicts a block diagram of the DPLL. It consists of a 5-bit counter, an edge detector, and a pair of output decoders. The clock for the DPLL comes from the output of a two-input multiplexer, and the two outputs go to the transmitter and receive clock multiplexers. The DPLL is controlled by seven commands encoded in WR14 Bits 7..5.



Figure 69. Digital Phase-Locked Loop Block Diagram

The clock source for the DPLL is selected by setting WR14 Bits 7..5 with one of two values.

- Setting WR14 Bits 7..5 to 100 selects the BRG
- Setting WR14 Bits 7..5 to 101 selects the  $\overline{\text{RTxC}}$  pin

The first command selects the Baud Rate Generator as the clock source. The second command selects the  $\overline{\text{RTxC}}$  pin as the clock source.

Initialization of the DPLL must be done after the clock modes have been selected in WR11, and before the receiver and transmitter are enabled.



246

When initializing the DPLL, the clock source must be selected first, followed by the selection of the operating mode.

To avoid metastable problems in the counter, the clock source must be selected only while the DPLL is disabled, because arbitrarily narrow pulses can be generated at the output of the multiplexer when it changes status.

The DPLL can operate in one of two modes, selected by setting WR14 Bits 7..5 to one of the following values:

- Setting WR14 Bits 7..5 to 111 selects NRZI mode
- Setting WR14 Bits 7..5 to 110 selects FM mode
- **Note:** A channel or hardware reset disables the DPLL, selects the  $\overline{\text{RTxC}}$  pin as the clock source for the DPLL, and places it in the NRZI mode.

As in the case of the clock source selection, the mode of operation must be changed only while the DPLL is disabled to prevent unpredictable results.

In the NRZI mode, the DPLL clock must be 32 times the data rate. In this mode, the transmit and receive clock outputs of the DPLL are identical, and the clocks are phased so that the receiver samples the data in the middle of the bit cell. In NRZI mode, the DPLL does not require a transition in every bit cell, so this mode is useful for recovering the clocking information from NRZ and NRZI data streams.

In the FM mode, the DPLL clock must be 16 times the data rate. In this mode, the transmit clock output of the DPLL lags the receive clock outputs by 90 degrees to make the transmit and receive bit cell boundaries the same, because the receiver must sample FM data at the one-quarter and three-quarters bit times.

The DPLL is enabled by issuing the Enter Search Mode command in wR14; that is, wR14 Bits 7..5 are 001. The Enter Search Mode command



unlocks the counter, which is held while the DPLL is disabled, and enables the edge detector. If the DPLL is already enabled when this command is issued, the DPLL also enters Search Mode.

In Search mode, the counter is held at a specific count and no outputs are provided. The DPLL remains in this state until an edge is detected in the receive data stream. This first edge is assumed to occur on a bit cell boundary, and the DPLL begins providing an output to the receiver that properly samples the data. From this point on, the DPLL adjusts its output to remain in phase with the receive data. If the first edge that the DPLL detects does not occur on a bit cell boundary, the DPLL locks on to the receive data, but takes longer to do so.

### **DPLL Operation in the NRZI Mode**

To operate in NRZI mode, the DPLL must be supplied with a clock that is 32 times the data rate. The DPLL uses this clock, along with the receive data, to construct receive and transmit clock outputs that are phased to properly receive and transmit data.

The DPLL divides each bit cell into four regions, and makes an adjustment to the count cycle of the 5-bit counter dependent upon the region a transition on the receive data input occurred (Figure 70).

Ordinarily, a bit cell boundary occurs between count 15 and count 16, and the DPLL output causes the data to be sampled in the middle of the bit cell. However, four different situations can occur:

| Bit Cell   |                                                 |                                       |
|------------|-------------------------------------------------|---------------------------------------|
| Count      | 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 |
| Correction | Add One Count                                   | Subtract One Count                    |
| DPLL Out   | T-No Change                                     | No Change — <b>T</b>                  |





248

- If the bit cell boundary (from space to mark) occurs anywhere during the second half of count 15 or the first half of count 16, the DPLL allows the transition without making a correction to its count cycle.
- If the bit cell boundary (from space to mark) occurs between the middle of count 16 and count 31, the DPLL is sampling the data too early in the bit cell. In response to this, the DPLL extends its count by one during the next 0 to 31 counting cycle, which effectively moves the edge of the clock that samples the receive data closer to the center of the bit cell.
- If the transition occurs between count 0 and the middle of count 15, the output of the DPLL is sampling the data too late in the bit cell. To correct this, the DPLL shortens its count by one during the next 0 to 31 counting cycle, which effectively moves the edge of the clock that samples the receive data closer to the center of the bit cell.
- If the DPLL does not see any transition during a counting cycle, no adjustment is made in the following counting cycle.

If an adjustment to the counting cycle is necessary, the DPLL modifies count 5, either deleting it or doubling it. Thus, only the Low time of the DPLL output is lengthened or shortened.

While the DPLL is in Search mode, the counter remains at count 16, where the DPLL outputs are both High. The missing clock latches in the DPLL, which may be accessed in RR10, are not used in NRZI mode. An example of the DPLL in operation is illustrated in Figure 71.

UM001001-1000



Figure 71. DPLL Operating Example, NRZI Mode

### **DPLL Operation in the FM Mode**

To operate in FM mode, the DPLL must be supplied with a clock that is 16 times the data rate. The DPLL uses this clock, along with the receive data, to construct, receive, and transmit clock outputs that are phased to receive and transmit data properly.

In FM mode, the counter in the DPLL counts from 0 to 31, but now each cycle corresponds to 2-bit cells. To make adjustments to remain in phase with the receive data, the DPLL divides a pair of bit cells into five regions, making the adjustment to the counter dependent upon in which the region the transition on the receive data input occurred Figure 72).



Figure 72. .DPLL Operation in FM Mode

In FM mode, the transmit clock and receive clock outputs from the DPLL are not in phase. This condition is necessary to make the transmit and receive bit cell boundaries coincide, because the receive clock must sample the data one-fourth and three-fourths of the way through the bit cell.

A bit cell boundary occurs between count 15 or count 16 and the DPLL Receive Output causes the data to be sampled at one-fourth and three-fourths of the way through the bit cell.

However, four variations can occur:

- If the bit-cell boundary (from Space to Mark) occurs anywhere during the second half of count 15 or the first half of count 16, the DPLL allows the transition without making a correction to its count cycle.
- If the bit-cell boundary (from Space to Mark) occurs between the middle of count 16 and the middle of count 19, the DPLL is sampling the data too early in the bit cell. In response, the DPLL extends its count by one during the next 0 to 31 counting cycle, which moves the receive clock edges closer to where they belong.
- Any transitions occurring between the middle of count 19 in one cycle and the middle of count 12 during the next cycle are ignored by



251

the DPLL. Ignoring these transitions guarantees that any data transitions in the bit cells do not cause an adjustment to the counting cycle.

• If no transition occurs between the middle of count 12 and the middle of count 19, the DPLL is not locked onto the data. When the DPLL misses an edge, the One Clock Missing bit in RR10 Bit 7 is 1 and latched. It remains set until a Reset Missing Clock command is issued in WR14, or until the DPLL is disabled or programmed to enter the Search mode. At missing this one edge, the DPLL takes no other action and does not modify its count during the next counting cycle.

If the DPLL does not detect an edge between the middle of count 12 and the middle of count 19 in two successive 0 to 31 count cycles, a Line Error condition is assumed. If this condition occurs, the Two Clocks Missing bit in RR10 (Bit 6) is 1 and latched. At the same time, the DPLL enters the Search mode.

The DPLL enters the Search mode during count 2, when both the receive clock and transmit clock outputs are Low. This action prevents any glitches on the clock outputs when Search mode is entered. While in the Search mode, no clock outputs are provided by the DPLL. The Two Clocks Missing bit in RR10 is latched until a Reset Missing Clock command is issued in WR14, or until the DPLL is disabled or programmed to enter the Search mode.

While the DPLL is disabled, the transmit clock output of the DPLL may be toggled by alternately selecting FM and NRZI mode in the DPLL. The same is true of the receive clock.

While the DPLL is in Search mode, the counter remains at count 16 in which the receive output is Low and the transmit output is Low. This action provides a transmit clock under software control because the DPLL is in Search mode while it is disabled.

As in NRZI mode, if an adjustment to the counting cycle is necessary, the DPLL modifies count 5, either deleting or doubling it. If no adjustment is necessary, the count sequence proceeds.



252

When the DPLL is programmed to enter Search mode, only clock transitions exist on the receive data pin. If this is not true, the DPLL may attempt to lock on to the data transitions. If the DPLL does lock on to the data transitions, then the Missing Clock condition occurs because data transitions are not guaranteed every bit-cell.

To lock in the DPLL, FM0 encoding requires continuous 1s to be received when leaving Search mode. In FM1 encoding, continuous 0s are required; with Manchester-encoded data alternating 1s and 0s are required. With all of these data-encoding methods, there is at least one transition in every bit-cell. In FM mode the DPLL is designed to expect this transition.

#### **DPLL Operation in the Manchester Mode**

The ESCC channel can decode Manchester data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchesterencoded data contains a transition at the center of every bit-cell; the direction of this transition distinguishes a 1 from a 0. Therefore, for Manchester data, the DPLL must be in FM mode (WR14 command Bits 7..5 are 110), but the receiver must be set up to accept NRZ data (WR10 Bits 6..5 are 00).

### **Transmit Clock Counter**

The Transmit Clock Counter parallels the DPLL. This counter provides a jitter-free clock source to the transmitter by dividing the DPLL clock source by the appropriate value for the programmed data encoding format (Figure 73). In FM mode (FM0 or FM1), the counter output is the input frequency divided by 16. In NRZI mode, the counter frequency is the input divided by 32. The counter output replaces the DPLL transmit clock output, available as the transmit clock source. This action has no effect on the use of the DPLL as the receive clock source.

The output of the transmit clock derived from this counter is available to the  $\overline{\text{TRxC}}$  pin when the DPLL output is selected as the transmit clock



253

source. Take care when using the ESCC channel in SDLC Loop mode with the DPLL. The SDLC Loop mode requires synchronized Tx and Rx clocks, but the ESCC's DPLL might be off-sync because of the Transmit Clock Counter. In SDLC Loop, echo the signal of the Rx DPLL out to clock the receiver and transmitter to achieve synchronization. This procedure can be programmed via Bits 1..0 in WR11.





#### **Clock Selection**

The ESCC channel can select several clock sources for internal and external use. Write Register 11 is the Clock Mode Control register for both the receive and transmit clocks. It determines the type of signal on the  $\overline{\text{RTxC}}$  pin and the direction of the  $\overline{\text{TRxC}}$  pin.

The source of the receive clock is controlled by WR11 Bits 6..5. The receive clock may be programmed to come from the  $\overline{\text{RTxC}}$  pin, the  $\overline{\text{TRxC}}$  pin, the  $\overline{\text{TRxC}}$  pin, the output of the Baud Rate Generator, or the receive output of the DPLL.

The source of the transmit clock is controlled by WR11 Bits 4..3. The transmit clock may be programmed to come from the  $\overline{\text{RTxC}}$  pin, the  $\overline{\text{TRxC}}$  pin, the output of the Baud Rate Generator, or the transmit output of the DPLL.

Ordinarily, the  $\overline{\text{TRxC}}$  pin is an input, but it can become an output if this pin has not been selected as the source for the transmitter or the receiver, and Bit 2 of WR11 is 1. The selection of the signal provided on the  $\overline{\text{TRxC}}$ 



254

output pin is controlled by WR11 Bits 1..0. The TRxC pin can be programmed to provide the output of the Baud Rate Generator, the receive output of the DPLL or the actual transmit clock. The option of placing the transmit clock signal on the TRxC pin when it is an output allows access to the transmit output of the DPLL.

Figure 74 illustrates a simplified schematic diagram of the circuitry used in clock multiplexing. It depicts the inputs to the multiplexer section, as well as the various signal inversions that occur in the paths to the outputs.

Selection of the clocking options may be performed anywhere in the initialization sequence, but the final values must be selected before the receiver, transmitter, Baud Rate Generator, or DPLL are enabled, to prevent problems caused by arbitrarily narrow clock signals from the multiplexers.

Also described are the edges used by the receiver, transmitter, Baud Rate Generator and DPLL to sample or send data or otherwise change state. For example, the receiver samples data on the falling edge, but because there is an inversion in the clock path between the  $\overline{\text{RTxC}}$  pin and the receiver, a rising edge of the  $\overline{\text{RTxC}}$  pin samples the data for the receiver.



255



Figure 74. Clock Multiplexer

#### **Transmit Data Path**

A diagram of the transmit data path is illustrated in Figure 75. The transmitter has a 4-byte deep FIFO which is addressed through WR8. The Transmit Shift register is loaded from either WR6, WR7, or the Transmit Data (Tx FIFO) buffer. In Synchronous modes, WR6 and WR7 are



ZILOO

programmed with the sync characters. In Monosync mode, an 8-bit or 6bit sync character is used (WR6), whereas a 16-bit sync character is used in the Bisynchronous mode (WR6 and WR7). In bit-oriented Synchronous modes, the SDLC flag character (7EH) is programmed in WR7 and is loaded into the Transmit Shift Register at the beginning and end of each message.



Figure 75. Transmit Data Path Block Diagram





For asynchronous data, the Transmit Shift register is formatted with Start and Stop bits along with the data; and optionally with a parity information bit. The formatted character is shifted out to the transmit multiplexer at the selected clock rate. WR6 and WR7 are not used in Asynchronous mode.

Synchronous data (except SDLC/HDLC) is shifted to the CRC generator as well as to the transmit multiplexer. SDLC/HDLC data is shifted to the CRC Generator and out through the zero-insertion logic (which is disabled while flags are being sent). A 0 is inserted in all address, control, information, and frame check fields following five contiguous 1s in the data stream. The result of the CRC generator for SDLC data is also routed through the zero-insertion logic and then to the transmit multiplexer.

#### **Receive Data Path**

The receiver has an 8-byte deep, 8-bit wide Data FIFO, Error FIFO and an 8-bit Shift Register. The receive data path is illustrated in Figure 76. For each data byte in the Receive FIFO, parity, framing, and other status information are loaded into the Error FIFO. The Error FIFO is addressed through Read Register 1



258



Figure 76. Receive Data Path Block Diagram

Incoming data is routed through one of several paths depending on the mode and character length. In Asynchronous mode, serial data enters the 3-bit delay if a character length of seven or eight bits is selected. If a character length of five or six bits is selected, data enters the receive shift register directly.

In Synchronous modes, the data path is determined by the phase of the receive process currently in operation. A synchronous receive operation



begins with a hunt phase in which a bit pattern that matches the programmed sync characters (6-, 8-, or 16-bit) is searched.

The incoming data then passes through the Sync register and is compared to a sync character stored in WR6 or WR7 (depending on which mode is selected). The Monosync mode matches the sync character programmed in WR7 and the character assembled in the Receive Sync register to establish synchronization.

Synchronization is achieved differently in the Bisync mode. Incoming data is shifted to the Receive Shift register while the next eight bits of the message are assembled in the Receive Sync register. If these two characters match the programmed characters in WR6 and WR7, synchronization is established. Incoming data can then bypass the Receive Sync register and enter the 3-bit delay directly.

The SDLC mode uses the Receive Sync register to monitor the receive data stream and to perform Zero Deletion when necessary; that is, when five continuous 1s are received, the sixth bit is inspected and deleted from the data stream if it is 0. The seventh bit is inspected only if the sixth bit is 1. If the seventh bit is 0, a flag sequence has been received and the receiver is synchronized to that flag. If the seventh bit is 1, an Abort or an End Of Poll (EOP) is recognized, depending upon the selection of either the normal SDLC mode or SDLC Loop mode.

**Note:** The insertion and deletion of the 0 in the SDLC data stream is transparent to the user, as it is performed after the data is written to the Transmit FIFO and before data is read from the Receive FIFO. This feature of the SDLC/HDLC protocol prevents the inadvertent sending of a Flag or Abort sequence as part of the data stream.

The same path is taken by incoming data for both SDLC and SDLC Loop modes. The reformatted data enters the 3-bit delay and is transferred to the Receive Shift register. The SDLC receive operation begins in the Hunt phase by attempting to match the assembled character in the Receive Shift



260

Register with the flag pattern in WR7. When the flag character is recognized, subsequent data is routed through the same path, regardless of character length.

Either the CRC-16 or CRC-SDLC (Cyclic Redundancy Check or CRC) polynomial can be used for both Monosync and Bisync modes, but only the CRC-SDLC polynomial is used for SDLC operation. The data path taken for each mode is also different. Bisync protocol is a byte-oriented operation that requires the CPU to decide whether or not a data character is to be included in CRC calculation. An 8-bit delay in all Synchronous modes except SDLC is allowed for this process. In SDLC mode, all bytes are included in the CRC calculation.

#### **Serial Modes and Protocols**

The ESCC channel can transmit and receive serial data in several major modes, or line protocols. Asynchronous mode dates back to the time when the first teletypewriters were succeeding Morse code for data communications. Async mode features a Start bit that precedes each character and a Stop bit that follows each character. As depicted in Figure 77, the Stop and Start bits have opposite polarity on the line. The Stop bit can be extended to any time-duration if the transmitting station does not have another character to send. Asynchronous receivers compensate for this temporal variability by *oversampling* the serial received data, typically 16 times per serial-data bit.

This oversampling restricts the serial data rate at which async data can be sent. The Start and Stop bits represent nonproductive overhead within the serial data stream. Character-Oriented Synchronous communications schemes are typically faster than Async modes, because characters follow each other at regular intervals. Oversampling is eliminated because there are no start and stop bits between characters.

In Character-Oriented Synchronous modes, several characters are sent together in a frame or message. The start of a frame or message is signalled by some identifiable bit pattern that does not occur between



frames or messages. The length of a frame or message may be sent as part of the data near the start of the frame, or the end of a frame or message may be signalled by an identifiable bit pattern that does not occur within a frame or message. The starting and ending bit patterns are called *control* characters (not data characters).

These schemes proliferated during the 1960's as did the hardware requirements for recognizing the start- and end-of-message. Particularly acute was the problem of transparency, the ability to send any kind of data without regard for conflicts with the control characters that delimit frames.

Bit-Oriented Synchronous modes were developed in response to the complexity of character-oriented synchronous modes. Beginning with IBM's SDLC, followed by HDLC and X.25, and more recently Frame Relay and Apple's LocalTalk, all of these schemes use the framing method depicted in Figure 78.

One unique bit sequence called a *Flag*, consisting of six consecutive 1s between 0 bits, signals both the start and end of a frame. Transparency is guaranteed by having bit-oriented synchronous transmitters and receivers monitor the data within frames, and insert and delete extra 0 bits (respectively) to ensure that six 1s in a row are never sent within a frame.

Such modes provide the performance of character-oriented synchronous modes without their hardware and software complexity.

The ESCC channel can communicate in all three of these modes. This document concentrates on the Async and SDLC/HDLC modes.

### Asynchronous Mode

In asynchronous communications, data is transferred in the format illustrated in Figure 77.



262



Figure 77. Asynchronous Message Format

The transmission of a character begins when the line makes a transition from the 1 state (or Mark condition) to the 0 state (or Space condition). This transition is the reference from which the character's bit cell boundaries are defined. Though the transmitter and receiver have no common clock signal, their data rates must be similar so that the receiver can sample the data near the center of each bit-cell.

The ESCC channel also supports Isochronous mode, which is the same as Asynchronous except that the clock is the same rate as the data. Isochronous mode is achieved by selecting X1 clock mode in WR4 (Bits 7..6 are 00). Using this mode typically requires that the transmit clock be transmitted along with the data, or that the clock be synchronized with the data.

Each character can be broken up into four parts:

- Start bit-signals the beginning of a character frame
- Data bits-typically 5..8 bits wide
- Parity bit-optional error checking mechanism
- Stop bits-provide a minimum interval between the end of one character and the beginning of the next

Generation and checking of parity is optional and is controlled by WR4 Bits 1..0. WR4 Bit 0 is used to enable parity. If WR4 Bit 1 is 1, even parity



is selected. If Bit 1 is 0, Odd parity is selected. For Even parity, the parity bit is set/reset so that the data byte plus the parity bit contains an even number of 1s. For Odd parity, the parity bit is set/reset such that the data byte plus the parity bit contains an odd number of 1s.

The ESCC channel supports Asynchronous mode with a number of programmable options including the number of bits per character, the minimum number of Stop bits, the clock factor, modem interface signals, and break detection and generation.

Asynchronous mode is selected by programming the desired number of stop bits in WR4 Bits 3..2. Programming these two bits with other than 00 places both the receiver and transmitter in Asynchronous mode. In this mode, the ESCC ignores the state of WR3 Bits 4..2, WR4 Bits 5..4, WR5 Bits 2..0, all of WR6 and WR7, and all of WR10 except Bits 6..5. See Table 14.

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|---|---|---|---|---|---|---|---|
| WR3  |   |   |   | х | х | х | 0 |   |
| WR4  |   |   | Х | Х |   |   |   |   |
| WR5  |   |   |   |   |   | х |   | Х |
| WR6  | х | х | х | х | х | х | х | Х |
| WR7  | Х | Х | Х | х | Х | Х | Х | Х |
| WR10 | Х |   |   | Х | Х | Х | Х | х |

 Table 14.
 Write Register Bits Ignored in Asynchronous Mode

N

**Note:** If WR3 Bit 1 is 1 (enabling the sync character load inhibit feature), any character matching the value in WR6 is stripped out of the incoming data stream and not put into the Receive FIFO. Because this feature applies only to synchronous formats, this bit must be reset in Asynchronous mode.



264

### **Asynchronous Transmit**

Asynchronous mode is selected by specifying the number of stop bits per character in WR4 Bits 3..2. The three stop bit options are as follows:

- One
- One-and-a-half
- Two Stop bits per character

These two bits select only the minimum number of stop bits for the transmitter, as the receiver always accepts any stop bit longer than 1/2 bit time.

The number of data bits per transmitted character is controlled both by WR5 Bits 6..5 and the way the data is formatted within the Transmit FIFO. The bits in WR5 allow the option of 5, 6, 7, or 8 bits per character (Table 15). In all cases the data must be right-justified, with the unused bits being ignored except in the case of 5 bits per character. When the 5 bits per character option is selected, the data may be formatted before being written to the transmit buffer. This option allows transmission of from one to five bits per character. The formatting is described in Table 16.

| Table 15. | Transmit Bits per Character |
|-----------|-----------------------------|
|-----------|-----------------------------|

| Value |       |                    |
|-------|-------|--------------------|
| Bit 6 | Bit 5 | Bits per Character |
| 0     | 0     | 5 or Less          |
| 0     | 1     | 7                  |
| 1     | 0     | 6                  |
| 1     | 1     | 8                  |




• Note: For five or fewer bits per character selection in WR5, the following encoding is used in the data sent to the transmitter.

|       |       |       | Va    | lue   |       |       |       |                      |
|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|
| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Result               |
| 1     | 1     | 1     | 1     | 0     | 0     | 0     | D     | Send one data bit    |
| 1     | 1     | 1     | 0     | 0     | 0     | D     | D     | Send two data bits   |
| 1     | 1     | 0     | 0     | 0     | D     | D     | D     | Send three data bits |
| 1     | 0     | 0     | 0     | D     | D     | D     | D     | Send four data bits  |
| 0     | 0     | 0     | D     | D     | D     | D     | D     | Send five data bits  |

#### Table 16. Data Encoding for Five or Fewer Data Bits

An additional bit, carrying parity information, may be automatically appended to every transmitted character by setting Bit 0 of WR4 to 1. This bit is sent in addition to the number of bits specified in WR4 or by Bit 1 of WR4. If this bit is 1, the transmitter sends even parity and, if 0, the parity is Odd.

The transmitter may be programmed to send a Break by setting WR5 Bit 4 to 1. The transmitter sends contiguous 0s from the first transmit clock edge after this command is issued, until the first transmit clock edge after this bit is reset. The transmit clock edges referred to here are those that define transmitted bit-cell boundaries.

As mentioned previously, the ESCC initiates the Break sequence regardless of character boundaries. Typically, the break sequence is defined as null character (all 0 data) with a Framing Error. The other party may not be able to recognize it as a Break sequence if the Send Break bit has been set in the middle of sending a non-zero character.

An additional status bit for use in Asynchronous mode is available in RR1 Bit 0. This bit, All Sent, is set when the transmitter is completely empty and any previous data or Stop bits have reached the TxD pin. The All Sent bit can be used by the processor as an indication that the transmitter may



be safely disabled, or as an indication to change the signalling to the modem.

The ESCC channel may be programmed to accept a transmit clock that is 1, 16, 32, or 64 times the data rate. These transmit clock options are selected by WR4 Bits 7..6, for both the receiver and transmitter.

**Note:** When using Isosynchronous (X1 clock) mode, one-and-a-half Stop bits are not allowed. Select only one or two Stop bits. If some length other than one stop bit is desired in the X1 mode, only two stop bits may be used. Also, in the X1 mode, the Transmitter must send clocking information (transmit clock) along with the data in order to receive data.

There are two modem control signals associated with the transmitter,  $\overline{\text{RTS}}$  and  $\overline{\text{CTS}}$ .

The  $\overline{\text{RTS}}$  pin is an output that carries the inverted state of Bit 1 in WR5 (RTS), unless WR3 Bit 5 (Auto Enables) is set. When Auto Enables is 1, the  $\overline{\text{RTS}}$  pin goes Low when the RTS bit is 1. However, when the RTS bit is 0, the  $\overline{\text{RTS}}$  pin remains Low until the transmitter is completely empty and the last Stop bit has left the TxD pin. Thus, the  $\overline{\text{RTS}}$  pin may be used to disable external drivers for the transmit data. The  $\overline{\text{CTS}}$  pin is ordinarily an Input to RR0 Bit 5 (CTS). However, if Auto-Enabled mode is selected, this pin becomes an enable for the transmitter. That is, if Auto Enables is On and the  $\overline{\text{CTS}}$  pin is High, the transmitter is disabled; the transmitter is enabled while the  $\overline{\text{CTS}}$  pin is Low.

The initialization sequence for the transmitter in Asynchronous mode is to write WR4 first to select the mode. Then write WR3 and WR5 to select the various options. At this point the other registers are initialized as necessary. When complete, the transmitter may be enabled by setting WR5 Bit 3 to 1. The transmitter and receiver may be initialized at the same time.



267

Characters are loaded from the Transmit FIFO to the shift register where they are given a Start bit and, if selected, a Parity bit. The characters are shifted out to the TxD pin.

The ESCC can generate an interrupt or DMA request depending on the status of the Transmit FIFO. If WR7' Bit 5 is 0, the transmit buffer empty interrupt or DMA request is asserted when the entry location of the Transmit FIFO is empty (one byte can be written). If WR7' Bit 5 is 1, the transmit interrupt or DMA request is generated when the Transmit FIFO is completely empty (four bytes can be written). RR0 Bit 2 (TBE) is also affected by the state of WR7' Bit 5. RR1 Bit 0 (All Sent) can be polled to determine when the last bit of transmit data has cleared the TxD pin.

The number of transmit interrupts can be minimized by setting WR7' Bit 5 to 1 and writing four bytes to the transmitter for each transmit interrupt.

# **Asynchronous Mode**

Asynchronous mode is selected by specifying the number of stop bits per character in WR4 Bits 3..2. This selection applies only to the transmitter, however, as the receiver accepts any Stop bit(s) longer than 1/2 bit time. If, after character assembly, the receiver samples the first Stop bit as a 0, the Framing Error bit in the receive error FIFO is set at the same time that the character is transferred to the receive data FIFO. This error bit accompanies the data to the exit location (CPU side) of the Receive FIFO, where it is a special receive condition. The Framing Error bit is not latched, so it must be read in RR1 before the accompanying data is read.

The number of bits per character is controlled by WR3 Bits 7..6. Five, six, seven or eight bits per character may be selected with these two bits. Data is right-justified with the unused bits set to 1s. An additional bit, carrying parity information, may be selected by setting WR4 Bit 0 to 1. This setting also enables parity for the transmitter. The parity sense is selected by WR4 Bit 1. If this bit is 1, the received character is checked for even parity, and if 0, the received character is checked for Odd parity. The parity bit is transferred to the receive data FIFO along with the data, if the data plus



268

parity is eight bits or less. The parity error bit in the receive error FIFO may be programmed to cause special receive interrupts by setting WR1 Bit 2 to 1. When set, this error bit is latched and remains Active until an Error Reset command has been issued.

Because errors apply to specific characters, it is necessary that error information accompany the data to which it refers. The ESCC channel implements this process with an error FIFO in parallel with the data FIFO. The three error conditions that the receiver checks for in Asynchronous mode are:

- Framing errors –when a character's Stop bit is 0
- Parity errors-the parity bit of a character disagrees with the sense programmed in WR4
- Overrun errors-when the Receive FIFO overflows

If interrupts are not used to transfer data, the Parity Error, Framing Error, and Overrun Error bits in RR1 must be checked before the data is removed from the receive data FIFO, because reading data pops the error information stored in the Error FIFO.

The ESCC channel can be programmed to accept a receive clock that is 1, 16, 32, or 64 times the data rate. These settings are selected by WR4 Bits 7..6. The 1X mode is used when bit synchronization external to the received clock is present (that is, a clock recovery circuit, or the bit clock signal from the sender). The 1X mode is the only mode in which a data encoding method other than NRZ may be used.

The ESCC channel recognizes a Break condition upon seeing a null character (all 0s) plus a framing error. When recognizing this sequence, the Break bit in RR0 is set and remains set until a 1 is received. At this point, the break condition is no longer present. At the termination of a break, the receive data FIFO contains a single null character, which must be read and discarded. The framing error bit is not set for this character, but if odd parity has been selected, the Parity Error bit is set.



Received characters are assembled, checked for errors, and moved to the receive data FIFO. The user can program the ESCC to generate an interrupt to the CPU or to request DMA transfer when data is received.

When the ESCC channel generates the receive character available interrupt or DMA request on Receive (if enabled) and depends on WR7' Bit 3. If this bit is 0, the receive interrupt or DMA request is generated when there is at least one character in the FIFO. If WR7' Bit 3 is 1, the receive interrupt or DMA request is generated when there are four bytes available in the Receive FIFO. RR0 Bit 0 (the RCA bit) is set if there is at least one byte available, regardless of the status of WR7' Bit 3.

# **Asynchronous Initialization**

The initialization sequence for Asynchronous mode is described in Table 17. All of the ESCC's channel registers must be re-initialized after a channel or hardware reset. First, WR4 selects the mode, then WR3 and WR5 select the various options. At this point, the other registers are initialized as necessary. When all of this is complete, the receiver may be enabled by setting WR3 Bit 0 to 1.

| Register | Bit No. | Description                                   |
|----------|---------|-----------------------------------------------|
| WR9      | 76      | Hardware or channel reset                     |
| WR4      | 32      | Select Async Mode and the number of stop bits |
|          | 10      | Select parity                                 |
|          | 76      | Select clock mode                             |
| WR3      | 76      | Select number of receive bits per character   |
|          | 5       | Select Auto Enables Mode                      |
| WR5      | 65      | Select number of bits/char for transmitter    |
|          | 1       | Select modem control (RTS)                    |

 Table 17.
 Initialization Sequence Asynchronous Mode



270

# **Character-Oriented Synchronous Modes**

The Z80185/Z80195's ESCC channel supports two character-oriented synchronous modes called Monosync and Bisync. See ZiLOG's *ESCC User Manual* if you are interested in using one of these modes. The Z80185/Z80195's ESCC channel does not support the External Sync mode described in that manual, because it does not have a Sync pin.

# **Bit-Oriented Synchronous (SDLC/HDLC) Mode**

Synchronous Data Link Control mode (SDLC) uses synchronization characters as in character oriented synchronous modes but is a bitoriented protocol instead of a byte-oriented protocol. This protocol is also called High level Data Link Control (HDLC). The SDLC protocol uses the technique of 0 insertion to make all data transparent. All references to SDLC in this manual apply to both SDLC and HDLC.

The basic format for SDLC is the frame (Figure 78). A Frame is marked at the beginning and end by a unique flag pattern. The flags typically enclose address, control, information, and frame check fields. There are many different versions of the SDLC protocol and many do not use all of the fields.

| Frame                                |         |         |                                      |                                    |                                   |  |  |  |  |  |  |
|--------------------------------------|---------|---------|--------------------------------------|------------------------------------|-----------------------------------|--|--|--|--|--|--|
| Beginning Flag<br>01111110<br>8 Bits | Address | Control | Information<br>Any Number<br>of Bits | Frame<br>Check<br>16 or 32<br>Bits | Ending Flag<br>01111110<br>8 Bits |  |  |  |  |  |  |

### Figure 78. Typical SDLC Message Format

Frames of information are enclosed by a unique bit pattern called a flag. The flag character has a bit pattern of 01111110 (7EH). This sequence of six consecutive 1s is unique because all data between the opening and closing flags is prohibited from having more than five consecutive 1s.



The transmitter guarantees this by watching the transmit data stream and inserting a 0 after five consecutive 1s, regardless of character boundaries. In turn, the receiver searches the receive data stream for five consecutive 1s and deletes the next bit if it is a 0. Because the SDLC mode does not use characters of defined length, but rather works on a bit-by-bit basis, the 01111110 flag can be recognized at any time. Inserted and removed 0s are not included in the CRC calculation. The zero insertion and deletion is completely transparent to the user.

Because of the 0 insertion/deletion, the actual bit length of a frame on the transmission line may be longer than the number of bits presented to the HDLC transmitter plus a CRC if one is generated.

The ending flag indicates to the receiving station that the 16 or 32 bits just received constitute the frame check (CRC; also referred to as FCS or Frame Check Sequence). The ending flag can be followed by another flag, or an idle. In some SDLC protocols, a single flag may simultaneously be the ending flag of the first frame and the beginning flag of the next frame.

The ESCC channel can be programmed to check an 8-bit address field that directly follows the beginning Flag, for a programmed value. Longer addresses must be checked by software.

The control field of a SDLC frame is typically 8 bits, but can be any length. The control field is transparent to the ESCC channel and is treated as normal data by the transmit and receive logic.

The information field is not restricted in format or content and can be of any reasonable length (including 0). The Residue Code feature provides a mechanism to report any number of bits at the end of the frame that do not make up a full character. This feature allows for the data field to be an arbitrary number of bits long.

The frame check field is used to detect errors in the received address, control and information fields. The method used to verify that the received data matches the transmitted data, is called a Cyclic Redundancy Check (CRC). The ESCC channel can select from among several CRC



272

polynomials, but in SDLC mode only the 16 bit CRC-CCITT polynomial and the 32-bit CCITT polynomials are used.

There is one other unique bit pattern in SDLC mode besides the flag sequence, the Abort or End of Poll (EOP) sequence. An Abort is a sequence of seven to thirteen consecutive 1s and is used to signal the premature termination of a frame. The EOP is a 0 followed by seven 1s, and is used in loop applications as a signal to a secondary station that it may begin transmission.

SDLC mode is selected by setting Bits 5..2 of WR4 to 1000. In addition, the flag sequence must be written to WR7. Additional control bits for SDLC mode are located in WR10 and WR7'.

# **SDLC Transmit**

In SDLC mode, the transmitter moves characters from the four-byte transmit FIFO to the Transmit Shift register, through the zero inserter and out to the TxD pin. The insertion of 0s is completely transparent to the user. Zero insertion is done to all transmitted characters except the Flag Abort and IDLE sequences.

An SDLC frame must have the 01111110 (7EH) flag sequence transmitted before the data. This process is accomplished by programming WR7 with 7EH as part of the device initialization, enabling the transmitter, and then writing data. If the ESCC channel is programmed to send Mark Idle (WR10 Bit 3 is 1), special consideration must be taken to transmit the opening flag. Ordinarily, it is necessary to reset the WR10 Bit 3 to flag Idle, wait the length of time required to transmit eight bits, and then write data to the transmitter. It is necessary to wait the length of time required to transmit eight bits before writing data because 1s are transmitted eight at a time and all eight must leave the Transmit Shift register before a flag is loaded.

The number of bits per transmitted character is controlled by WR5 Bits 6..5 of and the way the data is formatted within the transmit buffer. The



bits in WR5 allow the option of five, six, seven, or eight bits per character. In all cases, the data must be right justified, with the unused bits being ignored, except in the case of five bits per character. When five bits per character are selected, the data may be formatted before being written to the transmit buffer. This procedure allows transmission of one to five bits per character, as described in Table 16.

An additional bit, carrying parity information, is automatically appended to every transmitted character by setting WR4 Bit 0 to 1. This bit is sent in addition to the number of bits specified in WR4 or by the data format. The parity sense is selected by WR4 Bit 1.

The ESCC channel transmits address and control fields as normal data and does not automatically send any address or control information. The value programmed into WR6 can be used by the receiver to compare the one address byte in the received frame (if address search mode is enabled). WR6 is not used by the transmitter. The address is written to the transmitter as the first bytes of data in the frame.

The information field can be any number of characters long. The transmitter can interrupt the CPU when the entry location of the Transmit FIFO is empty or when the Transmit FIFO is completely empty. Or, the ESCC channel can issue a DMA request when the entry location of the Transmit FIFO is empty or when the Transmit FIFO is completely empty. RR0 Bit 2 (TBE) is set when the entry location is empty.

The character length may be changed on the fly, but the desired length must be selected before the character is loaded into the Transmit Shift register from the transmit data FIFO. The easiest way to ensure this is to write to WR5 to change the character length before writing the data to the transmit FIFO. Note that although the frames can be any length, most protocols specify the address/control field as 8-bit fields. The receiver checks the address field as 8-bit, if address search mode is enabled.

Only CRC-CCITT polynomials are used in SDLC mode. This is selected by setting WR5 Bit 2 to 0. This bit controls the selection for both the transmitter and receiver. The initial state of the generator and checker is



274

controlled by WR10 Bit 7. This bit must be 1 so that both the generator and checker have an initial value of all 1s.

Software can preset the CRC generator by issuing the Reset Tx CRC command, which is encoded in WR0 Bits 7..6. This command must be issued while the transmitter is enabled and idling. If the CRC is used, the transmit CRC generator is enabled by setting WR5 Bit 0 to 1. The CRC is calculated on all characters between opening and closing flags, so this bit is 1 at initialization and never changed. When WR7' Bit 1 is 1, the Auto EOM Latch reset mode is Enabled, and the CRC generator is reset automatically.

Enabling the CRC generator is not sufficient to control the transmission of the CRC. This function is controlled by the Tx Underrun/EOM bit, which may be reset by the software and set by the ESCC. When WR7' Bit 1 is 1, the Auto EOM Reset mode is Enabled, and the Tx Underrun/EOM Latch is reset automatically.

A frame is terminated with a CRC and a flag, but the ESCC channel may be programmed to send an Abort and a flag in place of the CRC. This option allows the ESCC to abort a frame transmission in progress if the transmitter is allowed to underrun. This condition is controlled by WR10 Bit 2 (Abort/Flag on Underrun). When this bit is 1, the transmitter sends an Abort in place of the CRC when an underrun occurs. The frame is terminated with a CRC and a flag if this bit is 0.

The ESCC channel can also send an Abort because of a command from the processor. When the Send Abort command is issued in WRO, the transmitter sends eight consecutive 1s and then goes Idle. Because up to five consecutive 1s may be sent prior to the command being issued, a Send Abort causes a sequence of from eight to thirteen 1s to be transmitted. The Send Abort command also clears the transmit data FIFO.

When transmitting in SDLC mode, all data passes through the 0 inserter, which adds a delay the length of time required to transmit five bits between the Transmit Shift register and the TxD pin.



275

When the transmitter underruns (both the Transmit FIFO and the Transmit Shift register are empty), the state of the Tx Underrun/EOM bit determines the action taken by the ESCC channel.

If the Tx Underrun/EOM bit is 1 when the underrun occurs, the transmitter sends flags without sending the CRC. If this bit is 0 when the underrun occurs, the transmitter sends either the accumulated CRC followed by flags, or an abort followed by flags, depending on the state of the Abort/Flag on Underrun bit, WR10 Bit 1. Table 0-1 summarizes the ESCC actions taken on Tx underrun.

The Reset Tx Underrun/EOM Latch command is encoded in WR0 Bits 7..6.

| Tx Underrun/EOM Latch Bit | Abort/<br>Flag | Action Taken by ESCC on Tx Underrun |
|---------------------------|----------------|-------------------------------------|
| 0                         | 0              | Sends CRC followed by flag          |
| 0                         | 1              | Sends Abort followed by flag        |
| 1                         | Х              | Sends flag                          |

Table 0-1. ESCC Action Taken on Tx Underrun

The ESCC channel sets the Tx Underrun/EOM latch when a CRC or abort is loaded into the shift register for transmission. This event can cause an interrupt, and the status of the Tx Underrun/EOM latch can be read in RR0.

The Tx Underrun/EOM latch can be reset by the software via a command encoded in WR0 Bits 7..6. The reset can also be accomplished by setting WR7' Bit 1 for Auto EOM Reset mode enabled (1). For transmission of the CRC at the end of a frame, this command must be issued after the first character is written to the ESCC channel but before the transmitter underruns after the last character written to the ESCC channel. The command is issued immediately after the first character is written to the ESCC channel so that the Abort or CRC is sent if an underrun occurs. WR10 Bit 2 (Abort/Flag on Underrun) is 1 at the same time as the Tx



276

Underrun/EOM bit is reset so that an Abort command is sent if the transmitter underruns. The bit is then 0 near the end of the frame to allow transmission of the CRC.

In this paragraph the term Completely Sent is defined as shifted out of the Transmit Shift register, not shifted out of the 0 inserter, which is an additional delay for the length of time required to transmit five bits. In SDLC mode, if the transmitter is disabled during transmission of a character, that character is Completely Sent. This condition applies to both data and flags. However, if the transmitter is disabled during the transmission of the CRC, the 16-bit transmission is completed. The remaining bits are from the Flag register rather than the remainder of the CRC, resulting in a CRC error.

The initialization sequence for the transmitter in SDLC mode is as follows:

- 1. WR4 selects the mode.
- 2. WR10 modifies it if necessary.
- 3. WR7 programs the flag.
- 4. WR3 and WR5 select various options.

The other registers can now be initialized as necessary. When complete, the transmitter is enabled by setting WR5 Bit 3 to 1. The CRC generator may now be initialized by issuing the Reset Tx CRC Generator command in WR0 (Bits 7..6 are 10).

Modem Control Signals for SDLC Transmission

There are two modem control signals associated with the transmitter. The  $\overline{\text{RTS}}$  pin is an output that carries the inverted state of the RTS bit (WR5 Bit 1). The  $\overline{\text{CTS}}$  pin is an input to the CTS bit in RR0 (Bit 5). However, if Auto Enables mode is selected, this pin becomes an enable for the transmitter. If Auto Enables is On and the  $\overline{\text{CTS}}$  pin is High, the transmitter is disabled. The transmitter is enabled if the  $\overline{\text{CTS}}$  pin is Low.





# **HDLC TX Enhancements**

**The Transmit FIFO:** The ESCC has a four-byte-deep Transmit FIFO. There are two modes of operation for the transmit interrupt and DMA request, one of which is selected by WR7 ' Bit 5.

The ESCC sets WR7' Bit 5 to 1 during a hardware or software reset. In this mode, the ESCC generates the Transmit Buffer Empty interrupt or DMA Transmit Request when the Transmit FIFO is completely empty. Interrupt-driven systems can maximize efficiency by writing four bytes for each entry into the Transmit Interrupt Service Routine (TISR), filling the Transmit FIFO without having to check any status bits. DMA-driven systems can use this mode to reassert the DMA request for more data after the first byte written to the FIFO is loaded to the Transmit Shift register. Consequently, any subsequent reassertion allows the DMA sufficient time to detect the High-to-Low edge.

If WR7' Bit 5 is 0, the transmit buffer empty interrupt or DMA request is generated when the entry location of the FIFO is empty. Therefore, if more than one byte is required to fill the FIFO, the ESCC channel generates DMA requests until the FIFO is filled. The transmit DMA request goes Inactive after each data transfer, then goes Active again and, consequently, generates a High-to-Low edge for each byte. Edge triggered DMA must be enabled before the transmit DMA function is enabled in the ESCC to guarantee that the ESCC does not generate the edge before the DMA is ready.

**CRC Takes Priority Over Data**: After an Underrun/EOM (End of message) interrupt occurs, the ESCC accepts the data for the next packet without collapsing the packet. If data is written before the Tx interrupt, but after the transmitter has loaded the closing Flag into the Tx shift register, RR0 Bit 2 (TBE) is *not* set; even if the 2nd TXIP is guaranteed to set when the flag/sync pattern is loaded into the Transmit Shift register. For the detailed timing on this, refer to Figure 17 and Figure 18. It is not necessary to wait for the 2nd TXIP bit to set before writing data for the next packet, reducing overhead.



278

Auto EOM Reset (WR7' Bit 1): As described previously, the Tx Underrun/EOM Latch must be reset before the Transmit Shift register completes shifting out the last character of a frame, but after the first character has been written. The CPU issues the Reset Tx Underrun/EOM Latch command. The other method is by setting WR7' Bit 1, enabling the Automatic EOM Latch Reset feature. Setting this bit to 1 eliminates the need for the CPU command. In this mode, the CRC generator is automatically reset at the start of every packet. It is not necessary to reset the CRC generator prior to writing data into the ESCC. This feature is particularly valuable to a DMA-driven system wherein issuing CPU commands while the DMA is transferring data is difficult. Also, this feature is very useful if the data rate is very high and the CPU may not be able to issue the command at the correct time.

Auto Tx Flag (WR7' Bit 0): During idle time between frames, the transmitter sends continuous flags, but the ESCC can send Mark Idle under program control. By setting the Mark/Flag idle bit (WR10 Bit 3) to 1, the transmitter sends continuous 1s in place of the Idle flags. The closing flag is always transmitted even when this mode is selected. If WR7' Bit 0 is 1, an opening flag is transmitted automatically and it is not necessary for the CPU to turn the Mark Idle feature On and Off between frames.

**Note:** When this mode in not in effect (WR7 ' Bit 0 is 0), the Mark/Flag Idle bit is cleared to 0, allowing a flag to be transmitted before data is written to the transmit buffer. Exercise care when performing this procedure because the continuous 1s are transmitted eight at a time and all eight must leave the Transmit Shift register. This procedure allows a flag to be loaded into the Transmit Shift register before the first data is written to the Transmit FIFO.

**Auto RTS Deactivation (WR7' Bit 2)**: Some applications require toggling the modem signal to indicate the end of the packet.



If this feature is enabled by setting WR7' Bit 2, and when WR5 Bit 1 is reset during the transmission of a SDLC frame, the deassertion of the RTS pin is delayed until the last bit of the closing flag clears the TxD pin. The RTS pin is de-asserted after the rising edge of the transmit clock cycle on which the last bit of the closing flag is transmitted. This action implies that the ESCC is programmed for Flag on Underrun (WR10 Bit 2 is 1) for the RTS pin to de-assert at the end of the frame. (Otherwise, the deassertion occurs when the next flag is transmitted). This feature works independently of the programmed Transmitter Idle state. In Synchronous modes other than SDLC, the RTS pin is connected to CTS or DCD, it can be used to generate an external status interrupt when a frame is completely transmitted.

**NRZI Forced High After Closing Flag:** With SDLC, NRZI and Mark Idle, the TxD pin is automatically forced High on the falling edge of the TxC of the last bit of the closing flag, and then the transmitter goes to the Mark Idle state.

There are several different ways for a transmitter to go into the Idle state. In each of the following cases, the TxD pin is forced High when the Mark Idle condition is reached:

- Data, CRC (2 bytes), Flag and Idle
- Data, Flag and Idle
- Data, Abort (on underrun) and Idle
- Data, Abort (by command) and Idle
- Idle, Flag and command to Mark Idle.

The Force High feature is disabled when the Mark Idle bit is 0 (programmed as Mark Idle). This feature is used in combination with the automatic SDLC opening flag transmission feature, WR7' Bit 0 is 1, to assure that data packets are properly formatted. When these features are used together, it is not necessary for the CPU to issue any commands after sending a closing flag in combination with NRZI data encoding. If WR7'



280

Bit 0 is reset (0), software must reset the Mark Idle bit (WR10 Bit 3) to enable flag transmission before a SDLC packet is transmitted.

# **SDLC Receive**

The receiver always searches the receive data stream for flag characters in SDLC mode. Ordinarily, the receiver transfers all received data between flags to the receive data FIFO. However, if the receiver is in Hunt mode, no data is received. The receiver is in Hunt mode when first enabled, or the receiver is placed in Hunt mode by the software issuing the Enter Hunt Mode command in WR3. This bit (Bit 4) is a command, and writing a 0 to it has no effect. The Hunt status of the receiver is reported by the Sync/Hunt bit in RR0 (Bit 4).

Sync/Hunt is one of the possible sources of external/status interrupts, with both transitions causing an interrupt. This condition is true even if the Sync/Hunt bit is set as a result of the software issuing the Enter Hunt mode command.

The receiver automatically enters Hunt mode if an Abort command is received. The receiver always searches the receive data stream for flags, and automatically enters Hunt Mode when an Abort command is received.

The first byte in an SDLC frame may be the address of the secondary station for which the frame is intended, or part of such an address. The receiver provides two options for handling this address.

- If the Address Search Mode bit (WR3 Bit 2) is 0, the address recognition logic is disabled and all received frames are transferred to the receive data FIFO. In this mode the software must perform any address recognition.
- If the Address Search Mode bit is 1, only those frames whose address matches the address programmed in WR6 or the global address (all 1s) are transferred to the receive data FIFO.



281

The address comparison is across all eight bits of WR6 if the Sync Character Load inhibit bit (WR3 Bit 1) in is 0. The comparison may be modified so that only the four most significant bits of WR6 match the received address. This mode is selected by setting the Sync Character Load Inhibit bit to 1. In this mode, however, the address field is still eight bits wide. The address field is transferred to the receive data FIFO in the same manner as data. It is not treated differently than data.

The number of bits per character is controlled by WR3 Bits 7..6. Five, six, seven, or eight bits per character may be selected using these two bits. The data is right-justified in each byte. The ESCC takes a snapshot of the receive data stream at the appropriate times, so the unused bits in the receive buffer are the bits following the character.

An additional parity bit is selected by setting WR4 Bit 6 to 1. This action also enables parity in the transmitter. The parity sense is selected by WR4 Bit 1. Parity is not used in most SDLC protocols.

The character length can be changed at any time before the new number of bits have been assembled by the receiver.

Most bit-oriented protocols allow an arbitrary number of bits between opening and closing flags. The ESCC channel allows for this condition by providing three bits of Residue Code in RR1. These bits indicate which bits in the last three bytes transferred from the receive data FIFO by the processor are actually valid data bits (and not part of the frame check sequence or CRC). Table 18 gives the definitions of the different codes for the four character length options. The valid data bits are rightjustified, that is, if the number of valid bits given by the table is less than the character length, then the bits that are valid are the right-most or least significant bits. The Residue Code is only valid at the time when the End of Frame bit in RR1 (Bit 7) is 1.



282

|   | Residue<br>Code |   | В    | its in L | last By | te   | Bits i | n Secoi | nd Last | Byte | Bits in Third Last Byte |      |      |      |
|---|-----------------|---|------|----------|---------|------|--------|---------|---------|------|-------------------------|------|------|------|
| 0 | 1               | 2 | 8B/C | 7B/C     | 6B/C    | 5B/C | 8B/C   | 7B/C    | 6B/C    | 5B/C | 8B/C                    | 7B/C | 6B/C | 5B/C |
| 0 | 0               | 1 | 0    | 0        | 0       | 0    | 3      | 1       | 0       | 0    | 8                       | 7    | 5    | 2    |
| 0 | 1               | 0 | 0    | 0        | 0       | 0    | 4      | 2       | 0       | 0    | 8                       | 7    | 6    | 3    |
| 0 | 1               | 1 | 0    | 0        | 0       | 0    | 5      | 3       | 1       | 0    | 8                       | 7    | 6    | 4    |
| 1 | 0               | 0 | 0    | 0        | 0       | 0    | 6      | 4       | 2       | 0    | 8                       | 7    | 6    | 5    |
| 1 | 0               | 1 | 0    | 0        | 0       | 0    | 7      | 5       | 3       | 1    | 8                       | 7    | 6    | 5    |
| 1 | 1               | 0 | 0    | 0        | 0       |      | 8      | 6       | 4       |      | 8                       | 7    | 6    |      |
| 1 | 1               | 1 | 1    | 0        |         |      | 8      | 7       |         |      | 8                       | 7    |      |      |
| 0 | 0               | 0 | 2    |          |         |      | 8      |         |         |      | 8                       |      |      |      |

Table 18.Residue Codes

As indicated in the table, these bits allow the processor to determine those bits in the information (and not CRC) field. This information enables transparent retransmission of the received frame. The Residue Code bits do not go through a FIFO; they change in RR1 when the last character of the frame is loaded into the receive data FIFO. If there are any characters already in the receive data FIFO, the Residue Code is updated before they are read by the processor.

Either a 16-bit or 32-bit CRC-CCITT polynomial can be used for CRC calculations in SDLC mode; the generator and checker can be preset to all 1s. The CRC-CCITT polynomial is selected by setting WR5 Bit 2 to 0. WR10 Bit 7 controls the preset value. This bit must be 1 so the generator and checker are preset to 1s.

Because the CRC is inverted before transmission, the receiver checks the CRC result for the value 0001110100001111. The ESCC channel presets the CRC checker whenever the receiver is in Hunt mode or whenever a flag is received, so a CRC reset command is not necessary. However, the CRC checker must be preset by issuing the Reset CRC Checker command in WR0.



The CRC checker is automatically enabled for all data between the opening and closing flags in SDLC mode, and the Rx CRC Enable bit (WR3 Bit 3) is ignored. The result of the CRC calculation for the entire frame is valid in RR1 only when accompanied by the End of Frame bit set in RR1 (Bit 7). At all other times, software ignores the CRC Error bit in RR1 (Bit 6).

On the ESCC channel, an enhancement has been made allowing the 2nd byte of the CRC to be received completely. This feature is useful when the application requires the 2nd CRC byte as data.

A frame is terminated by a closing flag. When the ESCC channel recognizes this flag:

- 1. The contents of the Receive Shift register are transferred to the receive data FIFO.
- 2. The Residue Code is latched, the CRC Error bit is latched in the status FIFO, and the End of Frame bit is set in the receive status FIFO.

The End of Frame bit, upon reaching the exit location of the FIFO, causes a Special Receive Condition. The processor may then read RR1 to determine the result of the CRC calculation as well as the Residue Code. If either the Rx Interrupt on Special Condition Only or the Rx Interrupt on First Character or Special Condition modes are selected, the processor must issue an Error Reset command in WR0 to unlock the Receive FIFO.

In addition to searching the data stream for flags, the receiver also watches for seven consecutive 1s, which is the Abort condition. The presence of seven consecutive 1s is reported in the Break/Abort bit in RR0 (Bit 7). This condition is one of the possible external/status interrupts, so transitions of this status may be programmed to cause interrupts. At receipt of an Abort command the receiver is forced into Hunt mode where it looks for flags.

The Hunt status is also a possible external/status condition whose transition may be programmed to cause an interrupt. The transitions of these two bits occur very close together, but either one or two external/



284

status interrupts may result. The Abort condition is terminated when a 0 is received, such as the leading 0 of a subsequent flag. The receiver does not leave Hunt mode until a flag has been received, so two discrete external/ status conditions occur at the end of an Abort. An Abort command received in the middle of a frame terminates the frame reception, but not in an orderly manner because the character being assembled is lost.

Two modem control signals associated with the receiver are available in SDLC mode:

- The  $\overline{\text{DTR}}$  pin carries an inverted state of the DTR bit (WR5 Bit 7)
- The DCD pin is ordinarily a simple input to the DCD bit in RR0 (Bit 3)

However, if the Auto Enables mode is selected by setting WR3 Bit 5 to 1, this pin becomes an enable for the receiver. That is, if Auto Enables is On and the  $\overline{DCD}$  pin is High, the receiver is disabled. While the  $\overline{DCD}$  pin is Low, the receiver is enabled.

**SDLC Initialization.** The initialization sequence for SDLC mode is the following:

- Write WR4 to select SDLC mode
- Write WR3 and WR5 to select the various options
- Write WR7 to program a flag
- Write WR6 for the receive address

At this point the other registers are initialized as necessary. When complete, the receiver is enabled by setting WR3 Bit 0 to 1. Table 19 summarizes the SDLC Initialization process.





285

| Reg | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                     |
|-----|---|---|---|---|---|---|---|---|-------------------------------------------------|
| WR4 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Select X1 clock, SDLC mode,<br>enable Sync mode |

#### Table 19. Initializing in SDLC Mode

#### Notes:

1. The receiver searches for synchronization when it is in Hunt mode. In this mode, the receiver is Idle except for searching the data stream for a flag match.

2. When the receiver detects a flag match it achieves synchronization and interprets the following nonflag byte as the address field.

3. The SYNC/HUNT bit in RR0 reports the Hunt Status, and an interrupt is generated at transitions between the Hunt state and the Sync state.



286

|      |   |   |   | Bit N |   |   |   |   |                                                                                                                                                         |
|------|---|---|---|-------|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg  | 7 | 6 | 5 | 4     | 3 | 2 | 1 | 0 | Description                                                                                                                                             |
| WR3  | r | Х | 0 | 1     | 1 | 1 | 0 | 0 | <i>rx</i> is the number of Rx bits/char, no<br>Auto Enable, enter Hunt, Enable Rx<br>CRC                                                                |
| WR5  | d | t | X | 0     | 0 | 0 | r | 1 | d is the inverse of DTR pin, $tx$ is the<br>number of Tx bits/char, use SDLC<br>CRC, $r$ is the inverse state of RTS<br>pin, CRC enable                 |
| WR7  | 0 | 1 | 1 | 1     | 1 | 1 | 1 | 0 | SDLC Flag                                                                                                                                               |
| WR6  | х | Х | х | х     | х | х | х | х | Receive secondary address                                                                                                                               |
| WR15 | х | Х | х | х     | х | х | х | 1 | Enable access to WR7 '                                                                                                                                  |
| WR7' | 0 | 1 | 1 | d     | 1 | r | 1 | 1 | Enable extended read, Tx INT on<br>FIFO empty, d is Request Timing<br>mode, Rx INT on 4 char, r is RTS<br>deactivation, auto EOM reset, auto<br>flag tx |
| WR10 | 1 | d | e | 0     | i | a | 0 | 0 | CRC preset to 1s, <i>de</i> is decoding, <i>i</i> is idle line, <i>a</i> is Abort/CRC                                                                   |
| WR3  | r | х | 0 | 1     | 1 | 1 | 0 | 1 | Enable Receiver                                                                                                                                         |
| WR5  | d | t | Х | 0     | 1 | 0 | r | 1 | Enable Transmitter                                                                                                                                      |
| WR0  | 1 | 0 | 0 | 0     | 0 | 0 | 0 | 0 | Reset CRC generator                                                                                                                                     |

## Table 19. Initializing in SDLC Mode

Notes:

1. The receiver searches for synchronization when it is in Hunt mode. In this mode, the receiver is Idle except for searching the data stream for a flag match.

2. When the receiver detects a flag match it achieves synchronization and interprets the following nonflag byte as the address field.

3. The SYNC/HUNT bit in RR0 reports the Hunt Status, and an interrupt is generated at transitions between the Hunt state and the Sync state.



# SDLC FRAME STATUS FIFO

The ability to receive high-speed back-to-back SDLC frames is maximized by a 10-bit deep by 19-bit wide status FIFO. When enabled (WR15 Bit 2 is 1), the FIFO provides a DMA the ability to continue to transfer data into memory so that the CPU can examine the frames later. For each SDLC frame, a 14-bit byte count and five status/error bits are stored. The byte count and status bits are accessed through Read Registers 6 and 7. Read Registers 6 and 7 are only accessible when the SDLC FIFO is enabled. The 10x19 status FIFO is separate from the 8-byte Receive Data FIFO.

When this enhancement is enabled, the status in Read Register 1 (RR1) and the byte count for each SDLC frame is stored in the 10 x 19 bit status FIFO. This procedure enables the DMA controller to transfer the next frame into memory while the CPU verifies the message was properly received.

In summary, data is received, assembled, and loaded into the 8-byte FIFO before being transferred to memory by the DMA controller. When a flag is received at the end of an SDLC frame, the frame byte count from the 14-bit counter and five status bits are loaded into the status FIFO for verification by the CPU. The CRC checker is automatically reset in preparation for the next frame. Because the byte count and status are saved for each frame, the message integrity can be verified at a later time. Status information for up to 10 frames can be stored before a status FIFO overrun occurs.

If a frame is terminated with an Abort command, the byte count is loaded to the status FIFO and the counter reset for the next frame.

For a better understanding of details of the FIFO operation, refer to the block diagram in Figure 16.



288



All Sent and Parity Error bits bypass the MUX and always come from the ESCC Status Register.
 EOF is 1 whenever reading from the FIFO.

Figure 16. SDLC Frame Status FIFO



289

**Enable/Disable.** The frame status FIFO is enabled when WR15 Bit 2 is set and the receiver is in SDLC/HDLC mode. Otherwise, the status register contents bypass the FIFO and go directly to the bus interface (the FIFO pointer logic is reset either when disabled or via a channel or Power-On Reset). The FIFO mode is disabled on power-up (WR15 Bit 2 is 0 on reset). The status of the FIFO Enable signal can be obtained by reading RR15 Bit 2. If the FIFO is enabled, the bit is 1; otherwise, it is reset (0).

**Read Operation.** When WR15 Bit 2 is set and the FIFO is not empty, the next read from any of status register RR1 or the additional registers RR7 and RR6 is from the FIFO. Reading status register RR1 causes one location of the FIFO to be emptied, so RR1 is read after reading the byte count. Before the FIFO underflows, it is disabled. In this case, the multiplexer is switched to enable status to read directly from the status register, and reads from RR7 and RR6 are undefined. RR7 Bit 6 (FIFO Data Available) is used to determine if status data is coming from the FIFO or directly from the status register, because it is 1 whenever the FIFO is not empty.

Not all status bits are stored in the FIFO. The All Sent, Parity, and EOF bits bypass the FIFO. The status bits sent through the FIFO are Residue Bits (3), Overrun, and CRC Error.

The sequence for proper operation of the byte count and FIFO logic is to read the register in the following order: RR7, RR6, and RR1 (reading RR6 is optional). Additional logic prevents the FIFO from being desynchronized by multiple reads from RR1. The read from RR7 latches the FIFO empty/full status bit (bit 6) and steers the status multiplexer to read from the receiver instead of the status FIFO (because the status FIFO is empty). The read from RR1 allows an entry to be read from the FIFO (if the FIFO was empty, logic was added to prevent a FIFO underflow condition).

Write Operation. When the end of an SDLC frame (EOF) has been received and the FIFO is enabled, the contents of the status and byte-count registers are loaded into the FIFO. The EOF signal is used to



290

advance the FIFO. If the FIFO overflows, RR7 Bit 7 (FIFO Overflow) is 1 to indicate the overflow. This bit and the FIFO control logic is reset by disabling and re-enabling the FIFO control bit (WR15 Bit 2). For details of FIFO control timing during an SDLC frame, refer to Figure 17.



Figure 17. SDLC Byte Counting Detail

**SDLC Status FIFO Anti-Lock Feature.** When the Frame Status FIFO is enabled and the ESCC is programmed for Special Receive Condition Only (WR1 Bits 4..3 are 11), the data FIFO is not locked when a character with End of Frame status is read. When a character with the EOF status reaches the top of the FIFO, an interrupt with a vector for receive data is generated. The command Reset Highest IUS must be issued at the end of the Interrupt Service Routine regardless of whether an interrupt acknowledge cycle had been executed (hardware or software). This process enables a DMA to complete a transfer of the received frame to memory and then inform the CPU that a frame has been completed without locking the FIFO. In the Receive Interrupt on Special Condition Only mode the interrupt vector for receive data is not used; it is used to indicate that the last byte of a frame has been read from the Receive FIFO. This process eliminates reading the frame status (CRC and other status is stored in the status FIFO with the frame byte count).



When a character with a Special Receive Condition other than EOF is received (receive overrun, or parity), a Special Receive Condition Interrupt is generated after the character is read from the FIFO. The Receive FIFO is locked until the Error Reset command is issued.

# **SDLC Loop Mode**

The ESCC supports SDLC Loop mode in addition to normal SDLC. In an SDLC Loop, there is a primary controller that manages the message traffic flow on the loop and one or more secondary stations. In SDLC Loop mode, an ESCC channel operating in regular SDLC mode can act as the primary controller.

A secondary station in an SDLC Loop is always listening to the messages being sent around the loop, and passes these messages to the rest of the loop by retransmitting them with a one-bit-time delay.

The secondary station can place its own message on the loop only at specific times. The controller signals that secondary stations may transmit messages by sending a special character, called an End of Poll (EOP), around the loop. The EOP character is a 0 followed by seven 1s.

When a secondary station has a message to transmit and recognizes an EOP on the line, it changes the last binary 1 of the EOP to a 0 before transmission, turning the EOP into a flag pattern. The secondary station now places its message on the loop and terminates its message with an EOP. Any secondary stations further down the loop with messages to transmit can append their messages to the message of the first secondary station by the same process.

All secondary stations without messages to send merely echo the incoming messages.

SDLC Loop mode is quite similar to normal SDLC mode except that two additional control bits are used. Writing a 1 to the WR10 Bit 1 (Loop Mode) configures the ESCC for Loop mode. Writing a 1 to the Go Active on Poll bit (Bit 4) in the same register normally causes the ESCC to



292

change the next EOP into a flag and then begin transmitting on loop. However, when the ESCC first goes On-Loop it uses the first EOP as a signal to insert the one-bit delay, and does not begin transmitting until it receives the second EOP. There are also two additional status bits in RR10, the On-Loop bit (Bit 1) and the Loop-Sending bit (Bit 4).

There are also restrictions as to when and how a secondary station physically becomes part of the loop.

A secondary station that has just powered up must monitor the loop, without the one bit-time delay, until it recognizes an EOP. When an EOP is recognized the one-bit-time delay is switched on. This does not disturb the loop because the line is marking idle between the time that the controller sends the EOP and the time that it receives the EOP back. The secondary station that has gone on-loop cannot place a message on the loop until the next time that an EOP is issued by the controller. A secondary station goes off loop in a similar manner. When given a command to go off-loop, the secondary station waits until the next EOP to remove the one-bit-time delay.

To operate the ESCC channel in SDLC Loop mode, first program it as for normal SDLC. Then select Loop mode by writing the appropriate control word in WR10.

The ESCC channel waits for the EOP so that it can go On-Loop. While waiting for the EOP, the ESCC ties TxD to RxD with only the internal gate delays in the signal path. When the first EOP is recognized by the ESCC, the Break/Abort/EOP bit is set in RR0, generating an External/Status interrupt (if so enabled). At the same time, the On-Loop bit in RR10 is 1 to indicate that the ESCC is indeed On-Loop, and a one-bit time delay is inserted in the TxD to the RxD path.

The ESCC is now On-Loop but cannot transmit a message until a flag and the next EOP are received. The requirement that a flag be received ensures that the ESCC cannot erroneously send messages until the controller ends the current polling sequence and starts another one.



293

If the software needs to transmit a message, it must set WR10 (Bit 4), the Go Active On Poll bit. If this bit is set when the EOP is detected, the ESCC channel changes the EOP to a flag and starts sending another flag. The EOP is reported in RR0 Bit 7, the Break/Abort/EOP bit and the CPU writes its data bytes to the Tx FIFO, just as in normal SDLC frame transmission. When the frame is complete and CRC has been sent, the transmitter closes with a flag and reverts to One Bit Delay mode. The last 0 of the flag, along with the marking line echoed from the RxD pin, form an EOP for secondary stations further down the loop.

The ESCC sets R10 Bit 4 to 1 to indicate that the ESCC channel is actually transmitting a message.

If the Go Active On Poll bit (Bit 4) is not set at the time the EOP passes by, the ESCC channel cannot send a message until a flag (terminating the current polling sequence) and another EOP are received.

If SDLC Loop mode is deselected, the ESCC channel is designed to exit from the loop gracefully. When the SDLC Loop mode is deselected by writing to WR10, the ESCC channel waits until the next polling cycle to remove the one-bit time delay.

If a polling cycle is in progress at the time the command is written, the ESCC channel finishes sending any message that it is transmitting, ends with an EOP, and disconnects TxD from RxD. If no message was in progress, the ESCC channel immediately disconnects TxD from RxD.

When the ESCC channel is not sending on the loop, exit from the loop by setting WR10 Bit 1, the Loop Mode bit to 0. At the same time, write the WR10 Bits 3..2, the Mark/Flag Idle and Abort/Flag on Underrun bits with the desired values. The ESCC channel reverts to normal SDLC operation as soon as an EOP is received, or immediately if the receiver is already in Hunt mode because of the receipt of an EOP.

To ensure loop operation after the ESCC channel goes off-loop, and until external relays take the ESCC channel completely out of the loop, the ESCC channel must be programmed for Mark Idle instead of Flag Idle. When the ESCC channel goes off-loop, the On-Loop bit is reset.



Note: With NRZI encoding, removing the stations from the loop (removing the one-bit time delay) may cause problems further down the loop because of extraneous transitions on the line. The ESCC channel avoids this problem by making transparent adjustments at the end of each frame it sends in response to an EOP. A response frame from the ESCC channel is terminated by a flag and EOP. Normally, the flag and the EOP share a 0, but if sharing causes the RxD and TxD pins to have opposite polarity after the EOP, the ESCC channel adds another 0 between the flag and the EOP. This process causes an extra line transition so that RxD and TxD are identical after the EOP is sent. The extra 0 is completely transparent because the flag and the EOP no longer share a 0. All that a loop exit needs, is the removal of the one-bit delay.

The ESCC channel allows the user the option of using NRZI in SDLC Loop mode by programming WR10. With NRZI encoding, the outputs of secondary stations in the loop are inverted from their inputs because of messages that they have transmitted.

# **SDLC Loop Initialization**

The processor must program WR4 first to select SDLC mode, and then WR10 to select the CRC preset value and program the Mark/Flag Idle bit. The Go Active On Poll and Loop Mode bits in WR10 (bits 4 and 1) must not be set to 1 yet. The flag is written in WR7 and the various options are selected in WR3 and WR5. At this point, the other registers are initialized as necessary (Table 20).

294



295

|      |   |   |   | Bit N | umbe | r |   |   |                                                                                                                                                                              |
|------|---|---|---|-------|------|---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg  | 7 | 6 | 5 | 4     | 3    | 2 | 1 | 0 | Description                                                                                                                                                                  |
| WR4  | 0 | 0 | 1 | 0     | 0    | 0 | 0 | 0 | Select X1 clock, SDLC mode, enable                                                                                                                                           |
| WR3  | r | Х | 0 | 1     | 1    | 1 | 0 | 0 | <ul> <li>sync mode rx is the number of Rx<br/>bits/char, no auto enable, enter Hunt,<br/>Enable Rx CRC, Address Search, No<br/>sync character load inhibit</li> </ul>        |
| WR5  | d | t | Х | 0     | 0    | 0 | r | 1 | d is the inverse of DTR pin, $tx$ is the                                                                                                                                     |
| WR7  | 0 | 1 | 1 | 1     | 1    | 1 | 1 | 0 | number of Tx bits/char, use SDLC                                                                                                                                             |
|      |   |   |   |       |      |   |   |   | CRC, $r$ is the inverse state of /RTS                                                                                                                                        |
|      |   |   |   |       |      |   |   |   | pin, CRC enable SDLC Flag                                                                                                                                                    |
| WR6  | Х | Х | Х | Х     | Х    | Х | Х | Х | Receiver secondary address                                                                                                                                                   |
| WR15 | х | Х | Х | Х     | х    | х | Х | 1 | Enable access to new register                                                                                                                                                |
| WR7' | 0 | 1 | 1 | d     | 1    | r | 1 | 1 | Enable extended read, Tx INT on<br>FIFO empty, <i>d</i> is the REQUEST<br>timing mode, RxINT on 4 char, <i>r</i> is<br>the RTS deactivation, auto EOM<br>reset, Auto Flag Tx |
| WR10 | с | d | e | 1     | i    | 0 | 1 | 0 | Enable Loop Mode, Go Active On<br>Poll, c is CRC preset, de is the data<br>encoding method, i is the Idle line                                                               |
| WR3  | r | Х | 0 | 1     | 1    | 1 | 0 | 1 | Enable Receiver                                                                                                                                                              |
| WR5  | d | t | Х | 0     | 1    | 0 | r | 1 | Enable Transmitter                                                                                                                                                           |
| WR0  | 1 | 0 | 0 | 0     | 0    | 0 | 0 | 0 | Reset CRC generator                                                                                                                                                          |

#### Table 20. SDLC Loop Mode Initialization

WR10 Bit 1 (the Loop Mode bit) is 1. When complete, the transmitter is enabled by setting WR5 Bit 3 of to 1. Now that the transmitter is enabled, the CRC generator is initialized by issuing the Reset Tx CRC Generator command in WR0 (Bits 7..6 are 10). The receiver is enabled by setting the WR10 Bit 4 (the Go Active On Poll bit) to 1.



296

The ESCC channel goes On-Loop when seven consecutive 1s are received, and signals this condition by setting RR10 Bit 1 (the On-Loop bit). The seven consecutive 1s sets the Break/Abort and Sync/Hunt bits (Bits 7 and 4) in RR0 as well. When the ESCC is On-Loop, the Go Active On Poll bit (WR10 Bit 4) must be 0 until a message is to be transmitted on the loop.

To transmit a message on the loop, the Go Active On Poll bit must be 1. At this point, the processor may either write the first character to the transmit buffer and wait for a transmit buffer empty condition, or wait for the Break/Abort and Sync/Hunt bits (Bits 7 and 4) to be set in RR0 and the Loop Sending bit (Bit 4) to be set in RR10 before writing the first data to the transmitter.

The Go Active On Poll bit (WR10 Bit 4) must be 0 after the transition of the frame has begun. To go Off-Loop, the processor must set the Go Active On Poll bit to 0 and then wait for the Loop Sending bit (Bit 4) in RR10 to be 0.

At this point, the Loop Mode bit (bit 1) in WR10 is 0 to request an orderly exit from the loop. The ESCC exits SDLC Loop mode when seven consecutive 1s have been received; at the same time the Break/Abort and Hunt bits (Bits 7 and 4) in RR0 are 1, and the On Loop bit in RR10 is 0.

# LocalTalk (AppleTalk) Mode

- To enter this mode, initialize the part as described for normal SDLC mode, with the following additional settings:
- WR4 Bits 5..2 are 1000 (SDLC)
- WR5 Bit 1 is 0 (RTS false)
- WR7' Bit 2 is 1 (auto RTS deactivation)
- WR10 Bit 3 is 1 (Mark Idle)



Then, before sending the first frame, write a 1 to WR5 Bit 4, which in other modes is the Send Break command bit. On this revision of the ESCC, this action places the Transmitter in a special LocalTalk mode, in which:

- 1. When software or a DMA channel writes the first data character of a new frame into the TxFIFO, the transmitter sends three Flags, asserting RTS during the first bit of the first Flag, then negating RTS for four bits to create a coding violation, then asserting RTS again for the balance of the Flags, before it sends the first character.
- 2. When a frame is over, the transmitter delays the TXIP that would otherwise be set as the last byte of the CRC was going out, until after it has sent the CRC, a closing Flag, and 16 bits of mark Idle.

These two procedures by the transmitter greatly ease the software burden required to transmit a LocalTalk (AppleTalk) frame.

# **REGISTER ADDRESSING**

The ESCC channel responds to two addresses in the Z80185/Z80195's I/O space.

Address E8H is called ESCC Control, and is the address used by software for all accesses except reading and writing serial data.

Because the ESCC channel includes more than two registers, software must access most of its registers by first writing a register address to the ESCC Control address, and then reading or writing the same address. Most of the ESCC channel's registers are not symmetrical between reading and writing, and so ESCC Write Registers 0..15 and Read Registers 0..15 are discussed separately.

Address E9H is called ESCC Data. Software can read this address to obtain serially received data, and can write this address to provide data to be serially transmitted. The ESCC can be used with the Z80185/Z80195's DMA channels; if so, 00E9H is the I/O address to use in programming the DMA channel(s).



298

Of the 16 Write registers and 16 Read registers in the ESCC channel, only Write Register 0 and Read Register 0 can be accessed at the ESCC Control address after a Reset. To enable software to read or write the other registers, WR0 includes an *indirect register address* field.

Bits 7..6 and 5..3 of WR0 enable software to write certain commands to the ESCC channel; in each field the all-0 value is a *null command* which can be used when the purpose of writing WR0 is to define a register address for a subsequent read or write operation.

Bit 3 of WR0 is shared between command Bits 5..4 and register address Bit 2..0. Any of WR1..7 or RR1..7 can be selected for subsequent writing or reading, in the same WR0 write with one of the commands 010..111 in Bits 5..3. But WR8..15 and RR8..15 can only be selected by writing their register number in Bits 3..0 of WR0, with 00 in Bits 5..4. Another way to describe this process is that the value 001 in Bits 5..3 is a Point High command that selects one of registers 8..15 for the next read or write.

When software writes a register address 1..15 to WR0, the next time it reads or writes the ESCC Command address, the ESCC channel writes or reads the register selected by the address in WR0. Thereafter, software clears the register address in WR0 to 0, so that the next read or write of the ESCC Command address again accesses RR0 or WR0.

The ESCC channel's indirect register addressing represents a danger with interrupt-driven software. Whenever an interrupt can lead to code that accesses the ESCC channel, software must prevent such an interrupt between an output instruction (for example, OUT or OUT0) that writes a register address to WR0, and the following input or output instruction that reads or writes the register. Precede the first OUT or OUT0 with a DI instruction, and follow the subsequent IN or OUT with an EI instruction.



299

# **INTERRUPTS**

The ESCC channel contains three sources of interrupts:

- The receiver
- The transmitter
- External/Status conditions

In addition, there are several conditions that may cause these interrupts. Figure 18 illustrates the different conditions for each interrupt source. Receive interrupts have the highest priority, and External/Status interrupts the lowest.



300



Figure 18. ESCC Interrupt Sources


The Receive Interrupt Request can be caused by a Receive Character Available or a Special Condition. When the Receive Character Available Interrupt is generated is dependent on WR7' Bit 3. If WR7' Bit 3 is 0, the Receive Character Available Interrupt is generated when one character has been loaded into the FIFO and is ready to be read. If WR7' Bit 3 is 1, the Receive Character Available Interrupt is generated when four bytes are available to be read in the receive data FIFO. The programmed value of WR7' Bit 3 also affects how receive DMA requests are generated.

**Note:** In SDLC mode, enabling the SDLC Status FIFO affects how Receive Interrupts are generated. If this feature is used, read the section on the SDLC Anti-Lock Feature.

The special conditions are Receive FIFO overrun, CRC/framing error, end of frame, and parity. If parity is included as a special condition, it is dependent on WR1 Bit 2. The Special Condition status can be read from RR1.

The transmit interrupt request has only one source and is dependent on WR7' Bit 5. If WR7' Bit 5 is 0, it is set when the transmit buffer becomes completely empty. If WR7' Bit 5 is 1, the transmit interrupt is generated when the entry location of the FIFO is empty. In both cases the transmit interrupt is not set until after the first character is written to the ESCC channel.

The External/status interrupts have several sources which may be individually enabled in WR15. The sources are Zero Count,  $\overline{DCD}$ , Sync/Hunt,  $\overline{CTS}$ , transmitter underrun/EOM and Break/Abort.

### **Interrupt Control**

>

In addition to the MIE bit that enables or disables all ESCC channel interrupts, each source of interrupt has three control/status bits associated with it. They are the Interrupt Enable (IE), Interrupt Pending (IP), and





Interrupt-Under-Service (IUS). Figure 19 illustrates the ESCC channel interrupt structure.



Figure 19. Peripheral Interrupt Structure

Figure 20 illustrates the internal daisy chaining in the ESCC channel. Lower priority devices on the daisy chain can be prevented from requesting interrupts using the Disable Lower Chain bit in WR9 Bit 2.



Figure 20. Internal Priority Resolution

### Master Interrupt Enable Bit

The Master Interrupt Enable (MIE) bit, WR9 Bit 3, must be set to enable the ESCC channel to generate interrupts. The MIE bit must be set after



initializing the ESCC channel registers and enabling the individual interrupts. The ESCC requests an interrupt by asserting an internal signal, processed with an OR instruction, with the  $\overline{INT0}$  pin and similar requests from the CTCs and Bidirectional Centronics Controller, when detecting that one of the enabled interrupt conditions has occurred.

### **Interrupt Enable Bit**

The Interrupt Enable (IE) bits control interrupt requests from each interrupt source on the ESCC. If the IE bit is 1 for an interrupt source, that source may generate an interrupt request, providing all of the necessary conditions are met. If the IE bit is reset, no interrupt request can be generated by that source.

The transmit interrupt IE bit is WR1 Bit 1. The receive interrupt IE bits are WR1 Bits 4..3. The external status interrupts are individually enabled in WR15 with the master external status interrupt enable being WR1 Bit 0. The MIE bit, WR9 Bit 3, must be set (1) for any interrupt to occur.

## **Interrupt Pending Bit**

The Interrupt Pending (IP) bit for a given source of interrupt is set by the presence of an interrupt condition. It is reset directly by the processor, or indirectly by some action that the processor may take. If the corresponding IE bit is not set, the IP for that source of interrupt never set. The IP bits can be read using RR3 as depicted below.

| 7        | 6 | 5    | 4    | 3          | 1 0      |  |
|----------|---|------|------|------------|----------|--|
| Reserved |   | RXIP | TXIP | Ext/StatIP | Reserved |  |
| <br>R    |   | R    | R    | R          | R        |  |
| -        | - | 0    | 0    | 0          | _        |  |



### Interrupt-Under-Service Bit

The Interrupt-Under-Service (IUS) bits are set during an interrupt acknowledge cycle for the highest priority IP. The IUS bits can be set by either a hardware acknowledge cycle with the INTACK pin asserted, or if software writes WR9 Bit 5 as 1 and then reads RR2.

The IUS bits control the operation of the internal and daisy-chain. Within the ESCC channel, the internal daisy chain links the three sources of interrupt in a fixed order. If an internal IUS bit is set (1), all lower priority interrupt requests are masked off. During an interrupt acknowledge cycle the IP bits are also gated into the daisy chain. This process ensures that the highest priority IP is selected to have its IUS bit set. At the end of an interrupt service routine, the processor must issue a Reset Highest IUS command in WR0 to re-enable lower priority interrupts. This is the only way, short of a software or hardware reset, that an IUS bit may be reset.

**Note:** It is not necessary to issue the Reset Highest IUS command in the interrupt service routine, if no hardware acknowledge or software acknowledge cycle is executed. The only exception is when the SDLC Frame Status FIFO is enabled and Receive Interrupt On Special Condition Only is used. See the section "SDLC Frame Status FIFO" on page 287 for more details on this mode.

### **Disable Lower Chain Bit**

The Disable Lower Chain (DLC) bit, WR9 Bit 2, is used to disable all peripherals in a lower position on the external daisy chain. If DLC is 1, the ESCC channel's IEO output is driven Low and prevents lower-priority devices from generating an interrupt request. The IUS bit, when set, has the same effect, but is not controllable through software.



305

## **Daisy-Chain Resolution**

The three sources of interrupt in the ESCC channel are prioritized in a fixed order via a daisy chain; these sources then form part of a larger daisy chain that can include high-priority external devices connected to the IEI pin, the on-chip CTCs and Bidirectional Centronics Controller; and low-priority external devices connection to the IEO pin. The receiver, transmitter, and External/Status interrupts are prioritized in that order. The ESCC channel's interrupt request is controlled by the IP bits and the IEI input, among other things. A flowchart of the interrupt sequence for the ESCC channel is illustrated in Figure 21.

The internal daisy chain links the three sources of interrupt in a fixed order. While an IUS bit is set, all lower-priority interrupt requests are masked off, thus preventing lower-priority interrupts, but allow higher-priority interrupts to occur. During an interrupt acknowledge cycle the IP bits are gated into the daisy chain. This action ensures that the highest priority IP is selected to set IUS. The MIE bit, WR9 Bit 3, when reset (0), disables all interrupt requests.





Figure 21. Interrupt Flow Chart, For Each Interrupt Source



307

## **External Daisy-Chain Operations**

The ESCC channel generates an interrupt request only if such requests are enabled (MIE is 1) and all of the following conditions occur:

- An IP bit and the corresponding IE bit are both set
- No higher priority IUS bit is set
- No higher priority interrupt is being serviced (IEI is High)
- No interrupt acknowledge transaction is taking place

The ESCC channel does not drive IEO Low when it requests an interrupt, but IEO instead continues to follow IEI until an interrupt acknowledge transaction occurs. Some time after the interrupt request, the processor initiates an Interrupt Acknowledge transaction. Between the time the ESCC channel recognizes that an Interrupt Acknowledge cycle is in progress and the time during the acknowledge cycle that the processor requests an interrupt vector, the IEI/IEO daisy chain settles. Any peripheral in the daisy chain having an Interrupt Pending (IP is 1) or an Interrupt Under Service (IUS is 1) holds its IEO line Low and all others make IEO follow IEI.

When the processor requests an interrupt vector, only the highest priority interrupt source with a pending interrupt (IP is 1) has its IEI input High, its IE bit 1, and its IUS bit 0. This is the interrupt source being acknowledged, and at this point it sets its IUS bit to 1. If its NV bit is 0, the ESCC channel identifies itself by placing the interrupt vector from WR2 on the data bus. If the NV bit is 1, the ESCC channel does not drive the data bus. If the VIS bit in the ESCC is 1, the vector also contains status information, encoded as described in Table 21, which further describes the nature of the ESCC interrupt.



308

| 14010 21. | interrupt vector wounteation |                             |  |  |  |
|-----------|------------------------------|-----------------------------|--|--|--|
| V2        | V1                           | Status High/Status Low is 0 |  |  |  |
| V5        | V6                           | Status High/Status Low is 1 |  |  |  |
| 0         | 0                            | Transmit Buffer Empty       |  |  |  |
| 0         | 1                            | External/Status Change      |  |  |  |
| 1         | 0                            | Receive Character Available |  |  |  |
| 1         | 1                            | Special Receive Condition   |  |  |  |

 Table 21.
 Interrupt Vector Modification

If the VIS bit is 0, the vector held in WR2 is returned without modification. If the ESCC channel is programmed to include status information in the vector, this status may be encoded and placed in either bits 2–1 or in bits 5–6. This operation is selected by programming the Status High/Status Low bit in WR9. At the end of the interrupt service routine, the processor issues the Reset Highest IUS command to unlock the daisy chain and allow lower-priority interrupt requests. The IP must be reset during the interrupt service routine, either directly by command or indirectly through some action taken by the processor.

The external daisy chain may be controlled by the DLC bit in WR9. This bit, when set, forces IEO Low, disabling all lower-priority devices

### Interrupt Acknowledge

After the ESCC channel requests an interrupt, the CPU can respond with a hardware acknowledge cycle. After enough time has elapsed to allow the daisy chain to settle, the ESCC channel is requesting an interrupt and its IEI input is High, it sets the IUS bit for the highest priority IP. If the No Vector bit is reset (WR9 bit 1 is 0), the ESCC channel then places the interrupt vector on the data bus during a read.

To speed the interrupt response time, the ESCC channel can modify 2 bits in the vector to indicate the source of the interrupt. To include the status, the VIS bit, WR9 bit 0, must be set (1). The service routine must then clear



309

the interrupting condition. For example, writing a character to the FIFO clears the transmit buffer empty IP.

After the interrupting condition is cleared, the routine can read RR3 to determine if any other IP's are set and take the appropriate action to clear them. At the end of the interrupt routine, a Reset IUS command (WR0) must be issued to unlock the daisy chain and allow lower-priority interrupt requests. This is the only way, short of a software or hardware reset, that an IUS bit can be reset.

### The Receiver Interrupt

Receive interrupts include Receive Character Available and Special Receive Condition. The Special Receive Condition can be subdivided into Receive Overrun, Framing Error (Asynchronous) or End of Frame (SDLC). In addition, a Parity Error can be a Special Receive condition.

As depicted in Figure 22, the Receive Interrupt mode is controlled by three bits in WR1. Bits 4–3 select the interrupt mode; while Bit 2 determines whether a Parity Error is a Special Receive Condition. WR7 ' Bit 3 affects the receive interrupt operation mode as well. To view the register contents, refer to "Special Receive Condition Status Register (RR1)" on page 386,.



#### Figure 22. Write Register 1 Receive Interrupt Mode Control

If WR7' Bit 3 is 0, a receive interrupt is generated when one byte is available in the FIFO. This mode is selected after reset. Systems with a long interrupt-response time can use this mode to generate an interrupt



310

when one byte is received, but still allow up to seven more bytes to be received without an overrun error. By polling the Receive Character Available bit, RR0 Bit 0, and reading all available data to empty the FIFO before exiting the interrupt service routine, the frequency of interrupts can be minimized.

If WR7' Bit 3 is 1, the ESCC channel generates an interrupt when there are four bytes in the Receive FIFO or when a special condition is received. This allows the CPU not to be interrupted until at least four bytes can be read from the FIFO, thereby minimizing the frequency of receive interrupts. If four or more bytes remain in the FIFO when the Reset Highest IUS command is issued at the end of the service routine, another receive interrupt is generated.

When a special receive condition is detected, an interrupt is generated immediately. This feature is intended to be used with the Interrupt On All Receive Characters and Special Condition mode. This is especially useful in SDLC mode because the characters are contiguous and the reception of the closing flag immediately generates a special receive interrupt. The generation of receive interrupts is described in the following two cases:

**Case 1: Four Bytes Received with No Errors.** A receive character available interrupt is triggered when the at least four bytes in the receive data FIFO are available and no special conditions have been detected. Therefore, the interrupt service routine can read four bytes from the data FIFO without having to read RR1 to check for error conditions.

**Case 2: Data Received with Error Conditions.** When any of the four oldest bytes in the receive error FIFO indicate an error has been detected, a Special Receive condition interrupt is triggered without waiting for the byte to reach the top of the FIFO. In this case, the interrupt service routine must read RR1 first before reading each data byte to determine which byte has the special receive condition and then take the appropriate action. because, in this mode, the status must be checked before the data is read, the data FIFO is not locked and the Error Reset command is not necessary.



WR7' Bit 3 must be 0 when using Interrupt on First Character and Special Condition or Interrupt on Special Condition Only. See the description for Interrupt on All Characters or Special Condition mode for more details on this feature.

**Note:** The Receive Character Available Status bit, RR0 Bit 0, indicates whether at least one byte is available in the Receive FIFO, independent of WR7' Bit 3. Therefore, this bit can be polled at any time for status if there is data in the Receive FIFO.

## **Receive Interrupts Disabled**

This mode prevents the receiver from requesting an interrupt. It is used in a polled environment where either the status bits in RR0 or the modified vector in RR2 is read. Although the receiver interrupts are disabled, the interrupt logic can still be used to provide status.

When these bits indicate that a received character has reached the exit location of the FIFO, the status in RR1 must be checked and then the data must be read. If status is to be checked, it must be done before the data is read, because the act of reading the data pops both the data and error FIFOs.

# Receive Interrupt on First Character or Special Condition

This mode is designed for use with DMA transfers of the receive characters. The processor is interrupted when the ESCC channel receives the first character of a block of data. It reads the character and then turns control over to a DMA device to transfer the remaining characters. After this mode is selected, the first character received, or the first character already stored in the FIFO, sets the receiver IP. This IP is reset when this character is removed from the Rx FIFO.



312

No further receive interrupts occur until the processor issues an Enable Interrupt on Next Receive Character command in WR0 or until a special receive condition occurs. The correct sequence of events when using this mode is to first select the mode and wait for the receive character available interrupt. When the interrupt occurs, the processor must read the character and then enable the DMA to transfer the remaining characters. WR7' Bit 3 must be reset to 0 in this mode.

A special receive condition interrupt may occur any time after the first character is received, but is guaranteed to occur after the character having the special condition has been read. The status is not lost in this case, however, because the FIFO is locked by the special condition. In the interrupt service routine, the processor must read RR1 to obtain the status, and may read the data again if necessary. The FIFO is unlocked by issuing an Error Reset command in WR0. If the special condition was End-of-Frame, the processor must now issue the Enable Interrupt on Next Receive Character command to prepare for the next frame. The first character interrupt and special condition interrupt are distinguished by the status included in the interrupt vector. In all other respects they are identical, including sharing the IP and IUS bits.

# Interrupt on All Receive Characters or Special Condition

This mode is designed for an interrupt driven system. In this mode, with WR7' Bit 3 set to 0 the receiver sets the receive IP when a received character is shifted into the exit location of the FIFO. This occurs whether or not it has a special receive condition. This includes characters already in the FIFO when this mode is selected. In this mode of operation the IP is reset when the character is removed from the FIFO, so if the processor requires status for any characters, this status must be read before the data is removed from the FIFO.



With WR7' Bit 3 set to 1, four bytes are accumulated in the Receive FIFO before an interrupt is generated (IP is set), and reset when the number of the characters in the FIFO is less than four.

The special receive conditions are identical to those previously mentioned, and as before, the only difference between a Receive Character Available interrupt and a Special Receive Condition interrupt is the status encoded in the vector. In this mode a special receive condition does not lock the receive data FIFO so that the service routine must read the status in RR1 before reading the data.

At moderate to high data rates where the interrupt overhead is significant, time can usually be saved by checking for another character before exiting the service routine. This technique eliminates the interrupt acknowledge and the status processing, saving time, but care must be exercised because this receive character must be checked for special receive conditions before it is removed from the Rx FIFO.

### **Receive Interrupt on Special Conditions**

This mode is designed for use when a DMA transfers all receive characters between memory and the ESCC channel. In this mode, only receive characters with special conditions causes the receive IP to be set. All other characters are assumed to be transferred via DMA. No special initialization sequence is needed in this mode. Usually, the DMA is initialized and enabled, then this mode is selected in the ESCC channel.

A special receive condition interrupt may occur at any time after this mode is selected, but the logic guarantees that the interrupt does not occur until after the character with the special condition has been read from the ESCC. The special condition locks the FIFO so that the status is valid when read in the interrupt service routine, and it guarantees that the DMA does not transfer any more characters until the special condition has been serviced.



314

In the service routine, the processor must read RR1 to obtain the status and unlock the FIFO by issuing an Error Reset command. DMA transfer of the receive characters then resumes. Figure 23 depicts the special conditions interrupt service routine.



**Note:** Special Receive Condition interrupts are generated after the character is read from the FIFO, not when the special condition is first detected. This sequence is performed so that when using receive interrupt on First or Special Condition, the first data character can be read out of the data FIFO without checking the status first.

If a Special Condition interrupted the CPU when first detected, it is necessary to read RR1 before each byte in the FIFO to determine which byte had the special condition. Therefore, by not generating the interrupt until after the byte has been read and then locking the FIFO, only one status read is necessary.

A DMA can be used to do all data transfers (otherwise, it is necessary to disable the DMA to allow the CPU to read the status on each byte). Consequently, because the special condition locks the FIFO to preserve the status, it is necessary to issue the Error Reset command to unlock it. Only the exit location of the FIFO is locked, allowing more data to be received into the other bytes of the Receive FIFO.





Figure 23. Special Conditions Interrupt Service Flow



316

## Transmit Interrupts and Transmit Buffer Empty Bit

Transmit interrupts are controlled by the Transmit Interrupt Enable bit (Bit 1) in WR1.

The ESCC has two modes of transmit interrupt generation, which are controlled by Bit 5 of WR7'. One transmit mode generates interrupts when the entry location (the location to which the CPU writes data) of the Transmit FIFO is empty. This allows the ESCC transmit interrupt request to be tailored to system requirements for the frequency of interrupts and the interrupt response time. On the other hand, the Transmit Buffer Empty (TBE) bit on the ESCC responds the same way in each mode; the bit is set when the entry location of the Transmit FIFO is empty. The TBE bit is not directly related to the transmit interrupt status nor the state of WR7' Bit 5.

When WR7' Bit 5 is 1 (the default case), the ESCC channel generates a transmit interrupt when the Transmit FIFO becomes completely empty. The transmit interrupt occurs when the data in the exit location of the Transmit FIFO loads into the Transmit Shift Register and the Transmit FIFO becomes completely empty. This mode minimizes the frequency of transmit interrupts because the interrupt service routines can write 4 bytes to the Transmit FIFO each time it is entered.

The TBE bit, RR0 Bit 2, is set (1) whenever the entry location of the Transmit FIFO becomes empty. The TBE bit is reset (0) when the entry location becomes full. The TBE bit means *Transmit Buffer Not Full*, as it is set when the entry location of the Transmit FIFO becomes empty. This bit may be polled at any time to determine if a byte can be written to the FIFO. Figure 24 depicts when the TBE bit is set. WR7' Bit 5 is 1 by a hardware or channel reset.

When WR7' Bit 5 is 0, the TXIP bit is set when the entry location of the Transmit FIFO becomes empty. The ESCC transmits interrupts when there are 3 or fewer bytes in the FIFO, and continues to do so until the FIFO is filled. When WR7' Bit 5 is 0, the transmit interrupt is reset momentarily when data is loaded into the entry location of the Transmit FIFO.



317

Transmit interrupt is not requested when the entry location of the Transmit FIFO is filled. The transmit interrupt is generated when the data is pushed down the FIFO and the entry location becomes empty (approximately one PCLK time). Figure 25 depicts when the transmit interrupts is requested. Again, the TBE bit is not dependent on the state of WR7' Bit 5 nor the transmit interrupt status, and responds exactly the same way as mentioned above. Figure 25 illustrates when the TBE bit is set.

**Note:** When WR7' Bit 5 is 0, multiple interrupts can be generated to fill the FIFO. To avoid multiple interrupts, software can poll the TBE bit (RR0 Bit 2) after writing each byte.

While transmit interrupts are enabled, the transmitter sets the TXIP when the transmit buffer reaches the condition programmed in WR7' Bit 5. This means that the transmit buffer must have been written to before the TXIP is set.

The TXIP is reset either by writing data to the transmit buffer or by issuing the Reset Tx Int Pending command in WR0. Ordinarily, the response to a transmit interrupt is to write more data to the Tx FIFO; however, if it is the end of the frame, the Reset Tx Int Pending command is used to reset the TXIP and clear the interrupt. For example, at the end of a frame or block of data where the CRC is to be sent next, the Reset Tx Int Pending command must be issued after the last byte of data has been written to the Tx FIFO.

In synchronous modes, one other condition can cause the TXIP to be set. This occurs at the end of a transmission after the CRC is sent. When the last bit of the CRC has cleared the Transmit Shift Register and the flag or sync character is loaded into the Transmit Shift Register, the transmitter sets the TXIP. Data for the new frame or block to be transmitted may be written at this time. In this particular case, the Transmit Buffer Empty bit (RR0 Bit 2) and the TXIP are set.



318

The CRC at the end of the frame has priority over the data for the next frame. The CRC bytes are guaranteed to be sent, even if the data for the next packet is written before the second transmit interrupt, but after the EOM/Underrun condition. This CRC priority helps increase the system throughput because there is no waiting for the second transmit interrupt.

The ESCC latches the transmit interrupt when the CRC is loaded into the Transmit Shift Register even if the transmit interrupt, due to the last data byte, is not yet reset. Therefore, the end of a synchronous frame is guaranteed to generate two transmit interrupts even if a Reset Tx Int Pending command for the data created interrupt is issued after (Time A in Figure 24) the CRC interrupt had occurred. In this case, two reset TxInt Pending commands are required. The TXIP is latched if the EOM latch has been reset before the end of the frame.



Figure 24. TXIP Latching on the ESCC

# Transmit Interrupt and Tx Underrun/EOM Bit in Synchronous Modes

As described in the section above, when a frame-ending Underrun occurs, the transmitter always sends the CRC for one frame before the data for the next. After the Underrun/EOM (End Of Message) interrupt, the Tx FIFO accepts the data for the next packet without collapsing the two packets.



If data is written during the time period described above, the TBE bit (Bit 2 of RR0) is not set even if the second TXIP is guaranteed to set when the flag/sync pattern loads into the Transmit Shift Register. Therefore, there is no need to wait for the second TXIP to be set before writing data for the next packet. Figure 25 illustrates this process.



Figure 25. Operation of TBE, Tx Underrun/EOM and TXIP

An example flowchart for processing the end of packet is depicted in Figure 26. In this chart, TXIP and Underrun/EOM INT can be processed by interrupts or by polling the registers. This flowchart does not include the procedures for interrupt handling, such as saving/restoring of registers to be used in the Interrupt Service Routine (ISR), the Reset IUS command, or the Return From Interrupt sequence.





Figure 26. Flow Chart Example of Processing an End-of-Packet



## **External/Status Interrupts**

Each channel has six external/status interrupt conditions: BRG Zero Count, Data Carrier Detect, Sync/Hunt, Clear to Send, Tx Underrun/ EOM, and Break/Abort. The master enable for external/status interrupts is Bit 0 of WR1, and the individual enable bits are in WR15. Individual enable bits control whether or not a latch is present in the path from the source of the interrupt to the corresponding status bit in RR0. If the individual enable is 0, then RR0 reflects the current unlatched status, and if the individual enable is 1, then RR0 reflects the latched status.

The latches for the external/status interrupts are not independent. Rather, they all close at the same time as a result of a state change in one of the sources of enabled external/status interrupts. This process is described schematically in Figure 27.

The External/Status IP is set by the closing of the latches and remains set as long as they are closed. To determine which condition(s) require service when an external/status interrupt is received, the processor keeps an image of RR0 in memory and update this image each time it executes the external/status service routine.

Thus, a read of RR0 returns the current status for any bits whose individual enable is 0, and either the current state or the latched state of the remainder of the bits. To guarantee the current status, the processor issues a Reset External/Status interrupts command in WR0 to open the latches. The External/Status IP is set by the closing of the latches and remains set as long as they are closed. If the master enable for the External/Status interrupts is not set, the IP is never set, even though the latches may be present in the signal paths and working as described.





Figure 27. RR0 External/Status Interrupt Operation

Because the latches close on the current status, but give no indication of change, the processor must maintain a copy of RR0 in memory. When the ESCC channel generates an External/Status Interrupt, the processor reads RR0 and determine which condition changed state and take appropriate action. Software then updates the copy of RR0 in memory and the Reset External/Status Interrupt command. Care must be taken in writing the interrupt service routine for the External/Status interrupts because it is possible for more than one status condition to change state at the same time. All of the latched bits in RR0 must be compared to the copy of RR0



in memory. If none have changed and the ZC interrupt is enabled, the Zero Count condition caused the interrupt.

The contents of RR0 are latched while reading this register. This prevents the contents of RR0 from changing while the read cycle is active.

The operation of the individual enable bits in WR15 for each of the six sources of External/Status interrupts is identical, but subtle differences exist in the operation of each source of interrupt. The six sources are:

- Break/Abort
- Underrun/EOM
- CTS
- DCD
- Sync/Hunt
- Zero Count

The Break/Abort, Underrun/EOM, and Zero Count conditions are internal to the ESCC, while Sync/Hunt, CTS and DCD are external signals. In the following discussions, each source is assumed to be enabled so that the latches are present and the External/Status interrupts are enabled. The External/Status IP is set (1) while the latches are closed and the state of the signal is reflected immediately in RR0 if the latches are open.

## **Break/Abort**

The Break/Abort status is used in asynchronous and SDLC modes, but is always 0 in synchronous modes other than SDLC. In asynchronous modes, this bit is set when a break sequence (null character plus framing error) is detected in the receive data stream, and remains set as long as 0s continue to be received. This bit is reset when a 1 is received. A single null character is left in the Receive FIFO each time that the break condition is terminated. This character must be read and discarded.



324

In SDLC mode, this bit is set by the detection of an abort sequence which is seven or more contiguous 1s in the receive data stream. The bit is reset when a 0 is received. A received abort forces the receiver into Hunt mode, which is also an External/Status condition. Though these two bits change state at roughly the same time, it is possible that two External/Status Interrupts may be generated as a result.

The Break/Abort bit is unique in that both transitions are guaranteed to cause the latches to close, even if another External/Status interrupt is pending at the time these transitions occur. This guarantees that a Break or Abort are caught. This bit is undetermined after reset.

### Transmit Underrun/EOM

The Transmit Underrun/EOM bit is used in synchronous modes to control the transmission of the CRC. This bit is reset by issuing the Reset Transmit Underrun/EOM command in WR0. However, this transition does not cause the latches to close; this occurs only when the bit is set. To inform the processor of this fact, the transmitter sets this bit when the CRC is loaded into the Transmit Shift Register. This bit is also set if the processor issues the Send Abort command in WR0. This bit is always set (1) in Asynchronous mode.

In SDLC mode this interrupt indicates when more data can be written to the Transmit FIFO. When this interrupt is used in this way, the Automatic SDLC Flag Transmission feature must be enabled (WR7' Bit 0 is 1). The Transmit FIFO, which promotes the transmission of back to back frames.

### CTS/DCD

The CTS bit reports the state of the  $\overline{\text{CTS}}$  input, and the DCD bit reports the status of the  $\overline{\text{DCD}}$  input. Both bits latch on either input transition. In both cases, after the Reset External/Status Interrupt command is issued, if the latches are closed, they remain closed if there is any odd number of



transitions on an input; they open if there is an even number of transitions on the input.

## Zero Count

The Zero Count bit is 1 when the counter in the Baud Rate Generator reaches a count of 0 and is 0 when the counter is reloaded. The latches are closed only when this bit is 1. The status in RR0 always reflects the current status. While the Zero Count IE bit (WR15 Bit 1) is reset, this bit is forced to 0.

## Sync/Hunt

In Synchronous modes other than SDLC, Sync/Hunt reports the Hunt state of the receiver. Hunt mode is entered when the processor issues the Enter Hunt command in WR3. This command forces the receiver to search for a sync character match in the receive data stream. Because both transitions of the Hunt bit close the latches, issuing this command causes an External/Status interrupt. The receiver resets this bit to 0 when character synchronization has been achieved, causing the latches to again be closed.

In these synchronous modes, the receiver does not re-enter the Hunt mode automatically; only the Enter Hunt command sets this bit. In SDLC mode this bit is also set by the Enter Hunt command, but the receiver automatically enters the Hunt mode if an Abort sequence is received. The receiver leaves Hunt upon receipt of a flag sequence. Both transitions of the Hunt bit cause the latches to be closed. In SDLC mode, the receiver automatically synchronizes on Flag characters. The receiver is in Hunt mode when it is enabled, so the Enter Hunt command is seldom needed.



326

## **External/Status Interrupt Handling**

If careful attention is paid to details, the interrupt service routine for External/Status interrupts is straightforward. To determine which bit or bits changed state, the routine must first read RR0 and compare it to a copy from memory. For each changed bit, the appropriate action must be taken and the copy in memory updated. The service routine must close with two Reset External/Status interrupt commands to reopen the latches. The copy of RR0 in memory must always have the Zero Count bit 0, because this is the state of the bit after the Reset External/Status interrupts command at the end of the service routine. When the processor issues the Reset Transmit Underrun/EOM latch command in WR0, the Transmit Underrun/EOM bit in the copy of RR0 in memory must be reset because this transition does not cause an interrupt.



## Write Registers

## **Command Register (WR0)**

WR0 is the Indirect Register and the Command Register.

| 7        | 6        | 5    | 3          | 2     | 0             |
|----------|----------|------|------------|-------|---------------|
| CRC Rese | et Codes | Comm | nand Codes | Regis | ter Selection |
| W        | r.       |      | W          |       | W             |
| 0        |          |      | 0          |       | 0             |

| Bit<br>Number | Field                 | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|-----------------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 76            | CRC<br>Reset<br>Codes | W   | 0              | <b>Null Command</b><br>00: This command has no effect on the ESCC channel and<br>is used when a write to WR0 is necessary for some reason<br>other than one of the Reset commands in the field.                                                                                                                                                                                                                                                           |
|               |                       |     |                | <b>Reset Receive CRC Checker Command</b><br>01: This command is used to initialize the receive CRC<br>circuitry. It is necessary in synchronous modes (except<br>SDLC) if the Enter Hunt Mode command in Write Register<br>3 is not issued between received messages. Any action that<br>disables the receiver initializes the CRC circuitry. Resetting<br>the Receive CRC Checker command is accomplished auto-<br>matically in SDLC mode.               |
|               |                       |     |                | <b>Reset Transmit CRC Generator Command</b><br>10: This command initializes the CRC generator. It is<br>usually issued in the initialization routine and after the CRC<br>has been transmitted. A Channel Reset does not initialize<br>the generator and this command is not issued until after the<br>transmitter has been enabled in the initialization routine.<br>This command is not needed if Auto EOM Reset mode is<br>enabled (WR7 ' Bit 1 is 1). |



| Bit<br>Number | Field             | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-------------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 76<br>(Cont.) |                   |     |                | <b>Reset Transmit Underrun/EOM Latch Command</b><br>11: This command controls the transmission of CRC at the<br>end of transmission (EOM). If this latch has been reset, and<br>a transmit underrun occurs, the transmitter automatically<br>appends CRC to the message. In SDLC mode with Abort on<br>Underrun selected, the transmitters sends an abort and Flag<br>on underrun if the TX Underrun/EOM latch has been reset.<br>At the start of the CRC transmission, the Tx Underrun/EOM<br>latch is set. The Reset command can be issued at any time<br>during a message. If the transmitter is disabled, this<br>command does not reset the latch. However, if no External<br>Status interrupt is pending, or if a Reset External Status<br>interrupt command accompanies this command while the<br>transmitter is disabled, an External/Status interrupt is gener-<br>ated with the Tx Underrun/EOM bit reset in RR0. |
| 53            | Comman<br>d Codes | W   | 0              | Null Command000: The Null command has no effect on the ESCC channel.Point High Command001: This command effectively adds eight to the RegisterPointer (Bits 20), allowing WR8 through WR15 to beaccessed. The Point High command and the RegisterPointer bits are written simultaneously.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Bit           |       | -   | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number        | Field | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               |       |     |       | Reset External/Status Interrupts Command<br>100: After an External/Status interrupt (a change on a<br>modem line or a break condition, for example), the status<br>bits in RR0 are latched. This command re-enables the bits<br>and allows interrupts to occur again as a result of a status<br>change. Latching the status bits captures short pulses until<br>the CPU has time to read the change.<br>The ESCC channel contains simple queueing logic associ-<br>ated with most of the external status bits in RR0. If another<br>External/Status condition changes while a previous condi-<br>tion is still pending (the Reset External/Status Interrupt<br>command has not yet been issued) and this condition persists<br>until after the command is issued, this second change causes<br>another External/Status interrupt. However, if this second<br>status change does not persist (there are two transitions),<br>another interrupt is not generated. Exceptions to this rule are<br>detailed in the RR0 description. |
| 53<br>(Cont.) |       |     |       | <b>Send Abort Command</b><br>011: This command is used in SDLC mode to transmit a<br>sequence of eight to thirteen 1s. This command always<br>empties the transmit buffer and sets Tx Underrun/EOM bit<br>in RR0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|               |       |     |       | <b>Enable Interrupt On Next Rx Character Command</b><br>100: If the Interrupt on First Received Character mode is<br>selected, this command is used to reactivate that mode after<br>each message is received. The next character to enter the<br>Receive FIFO causes a Receive interrupt. Alternatively,<br>previously-stored data in the FIFO causes a Receive inter-<br>rupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Bit    |                                    |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                              | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        |                                    |     |       | <b>Reset Tx Interrupt Pending Command</b><br>101: This command is used in cases where there are no<br>more characters to be sent; for example, at the end of a<br>message. This command prevents further transmit interrupts<br>until after the next character has been loaded into the<br>transmit buffer or until the CRC has been sent. This<br>command is necessary to prevent the transmitter from<br>requesting an interrupt when the transmit buffer becomes<br>empty (with Transmit Interrupt Enabled). |
|        |                                    |     |       | <b>Error Reset Command</b><br>110: This command resets the error bits in RR1. If the Inter<br>rupt on First Rx Character or Interrupt on Special Condition<br>mode is selected and a special condition exists, the data<br>with the special condition is held in the Receive FIFO until<br>this command is issued. If either of these modes is selected<br>and this command is issued before the data has been read<br>from the Receive FIFO, the data is lost.                                                 |
|        |                                    |     |       | <b>Reset Highest IUS Command</b><br>111: This command resets the highest priority Interrupt<br>Under Service (IUS) bit, allowing lower-priority conditions<br>to request interrupts. This command allows the use of the<br>internal daisy chain (even in systems without an external<br>daisy chain) and must be the last operation in an interrupt<br>service routine.                                                                                                                                         |
| 20     | Register<br>Selec-<br>tion<br>Code | · W | 0     | These three bits select WR07. In conjunction with the Point High command, WR815 are selected.                                                                                                                                                                                                                                                                                                                                                                                                                   |



331

# Transmit/Receive Interrupt and Data Transfer Mode Definition Register (WR1)

Write Register 1 controls the various interrupt and Wait/Request modes.

| 7            | 5            | 4                          | 2                                 | 1                                  | 0                                                    |
|--------------|--------------|----------------------------|-----------------------------------|------------------------------------|------------------------------------------------------|
| WAIT/DMA Rea | quest Enable | Receive Interrupt<br>Modes | Parity Is<br>Special<br>Condition | Transmitter<br>Interrupt<br>Enable | External/<br>Status<br>Master<br>Interrupt<br>Enable |
| W            |              | W                          | W                                 | W                                  | W                                                    |
| 0            |              | 0                          | Х                                 | 0                                  | 0                                                    |



| Bit    |                                   |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------|-----------------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                             | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 75     | WAIT/<br>DMA<br>Request<br>Enable | W   | 0     | WAIT/DMA Request Enable<br>This bit enables the Wait/Request function in conjunction<br>with the Request/Wait Function Select bit (bit 6).<br>These three bits control whether the ESCC channel waits<br>the processor when it requests a data transfer that the ESCC<br>channel cannot do. They also determine whether software<br>can use the DMA channels to transfer data to or from the<br>ESCC.<br>0xx: No Wait states are generated for accesses to the ESCC.<br>The DMA channels cannot be used to transfer data to or<br>from the ESCC. |
|        |                                   |     |       | <ul> <li>10x: The ESCC channel generates Wait states to stop the processor if software reads from an Empty Rx FIFO or writes to a full Tx FIFO. When an Rx byte arrives or the Tx FIFO has room for a Tx byte, the WAIT state is removed. DMA channels cannot be used for ESCC data.</li> <li>110: Reserved. Do not program this value.</li> <li>111: Program this value if a DMA channel is used for Rx and/or Tx data. No WAIT states are generated by the ESCC channel.</li> </ul>                                                            |
| 43     | Receive<br>Interrupt<br>Modes     | W   | 0     | <b>Receive Interrupt Modes</b><br>00: This mode prevents the receiver from requesting an<br>interrupt. It is normally used in a polled environment where<br>either the status bits in RR0 or the modified vector in RR2<br>are monitored to initiate a service routine. Although<br>receiver interrupts are disabled, a special condition can still<br>provide a unique vector status in RR2.                                                                                                                                                    |



| Bit    |                                                                                   |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|-----------------------------------------------------------------------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                                                             | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        |                                                                                   | W   |       | <ul> <li>Receive Interrupt on First Character or Special Condition</li> <li>01: The receiver requests an interrupt in this mode on the first available character (or stored FIFO character) or on a special condition. Sync characters, stripped from the message stream, do not cause interrupts.</li> <li>Special receive conditions are: receiver overrun, framing error, end of frame, or parity error (if selected). If a special receive condition occurs, the data containing the error is stored in the Receive FIFO until an Error Reset command is issued by the CPU.</li> <li>This mode is usually selected when a Block Transfer mode is used. In this interrupt mode, a pending special receive condition remains set until either an error Reset command, a channel or hardware reset, or until receive interrupts are disabled.</li> <li>The Receive Interrupt on First Character or Special Condition mode can be re-enabled by the Enable Rx Interrupt on Next Character command in WR0.</li> </ul> |
|        |                                                                                   |     |       | See the description of WR7 ' on how this function can be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | <b>.</b>                                                                          |     |       | changed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | Interrupt<br>on All<br>Receive<br>Charac-<br>ters or<br>Special<br>Condi-<br>tion |     |       | Interrupt on All Receive Characters or Special Condi-<br>tion<br>10: This mode allows an interrupt for every character<br>received (or character in the Receive FIFO) and provides a<br>unique vector when a special condition exists. The Receiver<br>Overrun bit and the Parity Error bit in RR1 are two special<br>conditions that are latched. These two bits are reset by the<br>Error Reset command. Receiver overrun is always a special<br>receive condition, and parity can be programmed to be a<br>special condition.<br>Data characters with special receive conditions are not held<br>in this mode as they are in the other receive interrupt modes.                                                                                                                                                                                                                                                                                                                                                   |



| Bit<br>Number | Field                                                   | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|---------------------------------------------------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43<br>(Cont.  | Receive<br>Interrupt<br>On<br>Special<br>Condi-<br>tion |     |                | <b>Receive Interrupt On Special Condition</b><br>11: This mode allows the receiver to interrupt only on char-<br>acters with a Special Receive Condition. When an interrupt<br>occurs, the data containing the error is held in the Receive<br>FIFO until an Error Reset command is issued. When using<br>this mode in conjunction with a DMA, the DMA is initial-<br>ized and enabled before any characters have been received<br>by the ESCC. This eliminates the time-critical section of<br>code required in the Receive Interrupt on First Character or<br>Special Condition mode. Hence, all data can be transferred<br>via the DMA so that the CPU need not handle the first<br>received character as a special case. In SDLC mode, if the<br>SDLC Frame Status FIFO is enabled and an EOF is<br>received, an interrupt with vector for receive data available<br>is generated and the Receive FIFO is not locked. |
| 2             | Parity Is<br>Special<br>Condi-<br>tion                  | W   | 0              | <ul> <li>Parity Is Special Condition A special condition modifies the status of the interrupt vector stored in WR2. During an interrupt acknowledge cycle, this vector can be placed on the data bus. 1: Any received characters with parity not matching the sense programmed in WR4 creates a Special Receive Condition. 0: If parity is disabled (WR4), this bit is ignored.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



335

| Bit<br>Number | Field     | R/W | Reset<br>Value | Description                                                                                      |
|---------------|-----------|-----|----------------|--------------------------------------------------------------------------------------------------|
| Tumber        |           |     |                |                                                                                                  |
| 1             | Trans-    | W   | 0              | Transmitter Interrupt Enable                                                                     |
|               | mitter    |     |                | If this bit is 1, the transmitter requests an interrupt when-                                    |
|               | Interrupt |     |                | ever the transmit FIFO reaches the degree of emptiness                                           |
|               | Enable    |     |                | selected by WR7 ' bit 5.                                                                         |
|               |           |     |                | 1: The transmitter interrupt is enabled.                                                         |
|               |           |     |                | 0: The transmitter interrupt is disabled.                                                        |
| 0             | External/ | W   | 0              | External/Status Master Interrupt Enable                                                          |
| 0             | Status    |     |                | This bit is the master enable for External/Status interrupts                                     |
|               | Master    |     |                | including the $\overline{\text{DCD}}$ and $\overline{\text{CTS}}$ pins, break, abort, the begin- |
|               | Interrupt |     |                | ning of CRC transmission when the Transmit/Underrun/                                             |
|               | Enable    |     |                | EOM latch is set, or when the counter in the Baud Rate                                           |
|               |           |     |                | Generator reaches 0. WR15 contains the individual enable                                         |
|               |           |     |                | bits for each of these sources of External/Status interrupts.                                    |
|               |           |     |                | This bit is reset by a channel or hardware reset.                                                |
|               |           |     |                | 1: External/Status master interrupt is enabled.                                                  |
|               |           |     |                | 0: External/Status master interrupt is disabled.                                                 |



336

## Interrupt Vector Register (WR2)

WR2 is the interrupt vector register.

| 7      |          |     |       |                  | 0 |
|--------|----------|-----|-------|------------------|---|
|        |          |     |       | Interrupt Vector |   |
|        |          |     |       | W                |   |
|        |          |     |       | Х                |   |
|        |          |     |       |                  |   |
| Bit    |          |     | Reset |                  |   |
| Number | Field    | R/W | Value | Description      |   |
| 7.0    | Intonnut | W   | v     | Intonnet Vootor  |   |

| 70 | Interrupt<br>Vector | 1 | Interrupt Vector<br>The interrupt vector can be modified by status information.<br>This is controlled by the Vector Includes Status (VIS) and<br>the Status High/Status Low bits in WR9. |                                                                                               |
|----|---------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
|    |                     |   |                                                                                                                                                                                          | <ol> <li>1: Interrupt Vector is enabled.</li> <li>0: Interrupt Vector is disabled.</li> </ol> |


337

# **Receive Parameters and Control Register (WR3)**

This register contains the control bits and parameters for the receiver logic. With the Extended Read option enabled this register may be read as RR9

| 7            | 6           | 5              | 4                  | 3                        | 2                         | 1                                    | 0                  |
|--------------|-------------|----------------|--------------------|--------------------------|---------------------------|--------------------------------------|--------------------|
| Receiver Bit | s/Character | Auto<br>Enable | Enter Hunt<br>Mode | Receive<br>CRC<br>Enable | Address<br>Search<br>Mode | Sync<br>Character<br>Load<br>Inhibit | Receiver<br>Enable |
| W            | 1           | W              | W                  | W                        | W                         | W                                    | W                  |
| Х            | ,           | Х              | Х                  | Х                        | Х                         | Х                                    | 0                  |



| Bit<br>Number | Field    | R/W | Reset<br>Value | Description                                                                                                        |
|---------------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------|
|               |          |     |                | Description                                                                                                        |
| 76            | Receiver | W   | Х              | Receiver Bits/Character                                                                                            |
|               | Bits/    |     |                | The state of these two bits determines the number of bits to                                                       |
|               | Char-    |     |                | be assembled as a character in the received serial data                                                            |
|               | acter    |     |                | stream. The number of bits per character can be changed                                                            |
|               |          |     |                | while a character is being assembled, but only before the                                                          |
|               |          |     |                | number of bits currently programmed is reached. Unused bits in the Received Data Register (RR8) are 1 in asynchro- |
|               |          |     |                | nous modes. In Synchronous and SDLC modes, the receiver                                                            |
|               |          |     |                | transfers an 8-bit section of the serial data stream to the                                                        |
|               |          |     |                | Receive FIFO at the appropriate time.                                                                              |
|               |          |     |                | 00: Rx 5 Bits/Character                                                                                            |
|               |          |     |                | 01: Rx 7 Bits/Character                                                                                            |
|               |          |     |                | 10: Rx 6 Bits/Character                                                                                            |
|               |          |     |                | 11: Rx 8 Bits/Character                                                                                            |
| 5             | Auto     | W   | Х              | Auto Enable                                                                                                        |
|               | Enable   |     |                | This bit programs the function for both the $\overline{\text{DCD}}$ and $\overline{\text{CTS}}$                    |
|               |          |     |                | pins                                                                                                               |
|               |          |     |                | 1: $\overline{\text{CTS}}$ becomes the transmitter enable and $\overline{\text{DCD}}$ becomes                      |
|               |          |     |                | the receiver enable when this bit is 1. However, the                                                               |
|               |          |     |                | Receiver Enable and Transmit Enable bits must be set                                                               |
|               |          |     |                | before the $\overline{\text{DCD}}$ and $\overline{\text{CTS}}$ pins, respectively, can be used in                  |
|               |          |     |                | this manner.                                                                                                       |
|               |          |     |                | 0: The $\overline{\text{DCD}}$ and $\overline{\text{CTS}}$ pins are inputs to the corresponding                    |
|               |          |     |                | status bits in Read Register 0. The state of $\overline{\text{DCD}}$ is ignored                                    |
|               |          |     |                | in the Local Loopback mode. The state of $\overline{\text{CTS}}$ is ignored in                                     |
|               |          |     |                | both Auto Echo and Local Loopback modes.                                                                           |



| Bit<br>Number | Field                     | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|---------------------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4             | Enter<br>Hunt<br>Mode     | W   | X              | <b>Enter Hunt Mode</b><br>This command forces the comparison of sync characters or<br>flags to assembled receive characters for the purpose of<br>synchronization. Whenever a flag or sync character is<br>matched, the Sync/Hunt bit in RR0 is reset and, if External/<br>Status Interrupt Enable is set, an interrupt is requested. The<br>receiver automatically enters the Hunt mode when an abort<br>condition is received or when the receiver is enabled<br>(except in asynchronous modes).<br>1: Enter Hunt mode<br>0: Do not enter Hunt mode                                                                                                                                                                                                                                                                                                                                                                        |
| 3             | Receiver<br>CRC<br>Enable | W   | X              | Receiver Cyclic Redundancy Check Enable<br>This bit is used to initiate CRC calculation at the beginning<br>of the last byte transferred from the Receiver Shift register<br>to the Receive FIFO. This operation occurs independently<br>of the number of bytes in the Receive FIFO. When a partic-<br>ular byte is to be excluded from the CRC calculation, this<br>bit must be reset before the next byte is transferred to the<br>Receive FIFO. If this feature is used, care must be taken to<br>ensure that eight bits per character is selected in the receiver<br>because of an inherent delay from the Receive Shift register<br>to the CRC checker.<br>This bit is internally 1 in SDLC mode and the receiver<br>calculates the CRC on all bits except 0s inserted between<br>the opening and closing flags. This bit is ignored in asyn-<br>chronous modes.<br>1: Receiver CRC enabled<br>0: Receiver CRC disabled |



| Bit<br>Number | Field                     | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|---------------------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2             | Address<br>Search<br>Mode | W   | X              | Address Search Mode (SDLC)<br>Setting this bit in SDLC mode causes messages with<br>addresses not matching the address programmed in WR6 to<br>be ignored. No receiver interrupts occur in this mode unless<br>there is an address match. The address that the receiver<br>attempts to match is unique (1 in 256) or multiple (16 in<br>256), depending on the state of Sync Character Load Inhibit<br>bit. Address FFH is always recognized as a global address.<br>The Address Search mode bit is ignored in all modes except<br>SDLC.<br>1: Enter Address Search Mode<br>0: Do not enter Address Search Mode |



| Bit    |                                           |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------|-------------------------------------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                     | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1      | Sync<br>Char-<br>acter<br>Load<br>Inhibit | W   | X     | <ul> <li>Sync Character Load Inhibit</li> <li>If this bit is 1 in any mode except SDLC, the receiver compares the byte in WR6 with the byte about to be stored in the FIFO, and it inhibits this load if the bytes are equal. This sequence also occurs in the asynchronous mode if the received character matches the contents of WR6.) The receiver does not calculate the CRC on bytes stripped from the data stream in this manner.</li> <li>The comparison for detecting these embedded syncs is always performed 8 bits wide, so this feature cannot be used with 6-bit Sync characters in Monosync mode, which are selected by setting Bit 1 of WR10 to 1.</li> <li>The address recognition logic of the receiver is modified in SDLC mode if this bit is 1, that is, only the four most significant bits of WR6 must match the receiver address. This procedure allows the ESCC channel to receive frames from up to 16 separate sources without programming WR6 for each source (if each station address has the four most significant bits in common). The address field in the frame is still eight bits long. Address FFH is always recognized as a global address. The bit is ignored in SDLC mode if Address Search mode has not been selected.</li> <li>1: Sync Character Load Inhibit is disabled.</li> </ul> |
| 0      | Receiver<br>Enable                        | · W | 0     | <b>Receiver Enable</b><br>When this bit is 1, receiver operation begins. Set this bit<br>only after all other receiver parameters are established and<br>the receiver is completely initialized. This bit is reset by<br>writing a 0 to it or by a channel or hardware reset command,<br>and it disables the receiver.<br>1: Receiver Enable is ON.<br>0: Receiver Enable is OFF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



342

# Transmit/Receive Miscellaneous Parameters and Modes Register (WR4)

WR4 contains the control bits for both the receiver and the transmitter. These bits must be set in the transmit and receiver initialization routine before issuing the contents of WR1, WR3, WR6, and WR7. With the Extended Read option enabled, this register is read as RR4.

| 7    | 6      | 5         | 4           | 3         | 2         | 1                            | 0                |
|------|--------|-----------|-------------|-----------|-----------|------------------------------|------------------|
| Cloc | k Rate | Sync Mode | e Selection | Stop Bits | Selection | Parity<br>Even/Odd<br>Select | Parity<br>Enable |
|      | W      |           | W           |           | V         | W                            | W                |
|      | Х      | 2         | X           | Х         | 1         | Х                            | Х                |

| Bit    |       |     | Reset |                                                              |
|--------|-------|-----|-------|--------------------------------------------------------------|
| Number | Field | R/W | Value | Description                                                  |
| 76     | Clock | W   | Х     | Clock Rate Bits                                              |
|        | Rate  |     |       | These bits specify the multiplier between the clock and data |
|        |       |     |       | rates. In synchronous modes, the 1X mode is forced inter-    |
|        |       |     |       | nally and these bits are ignored unless External Sync mode   |
|        |       |     |       | has been selected.                                           |
|        |       |     |       | 00: 1X Mode. The clock rate and data rate are the same.      |
|        |       |     |       | 01: 16X Mode. The clock rate is 16 times the data rate.      |
|        |       |     |       | 10: 32X Mode. The clock rate is 32 times the data rate.      |
|        |       |     |       | 11: 64X Mode. The clock rate is 64 times the data rate.      |



| Bit           |                           |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|---------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number        | Field                     | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 54            | Sync<br>Mode<br>Selection | W   | X     | <b>Sync Mode Selection Bits</b><br>These two bits select the various options for character<br>synchronization. They are ignored unless synchronous<br>modes are selected in the stop bits field of this register.<br>00: Monosync Mode. In this mode, the receiver achieves<br>character synchronization by matching the character stored<br>in WR7 with an identical character in the received data<br>stream. The transmitter uses the character stored in WR6 as a<br>time fill. The sync character is either six or eight bits,<br>depending on the state of the 6-bit/8-bit sync bit in WR10. If<br>the Sync Character Load Inhibit bit is set, the receiver strips<br>the contents of WR6 from the data stream if received within<br>character boundaries. |
| 54<br>(Cont.) |                           |     |       | <ul> <li>01: Bisync Mode. The concatenation of WR7 with WR6 is used for receiver synchronization and as a time fill by the transmitter. The sync character is 12 or 16 bits in the receiver, depending on the state of the 6-bit/8-bit sync bit in WR10. The transmitted character is always 16 bits.</li> <li>10: SDLC Mode. In this mode, SDLC is selected and requires a Flag (01111110) to be written to WR7. If Address Search mode is selected, the receiver address field must be written to WR6. The SDLC CRC polynomial must be selected in WR5.</li> <li>11: Reserved. Do not program.</li> </ul>                                                                                                                                                      |



| Bit    |                                         |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|-----------------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                   | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 32     | Stop Bits<br>Selection                  | W   | X, 1  | <ul> <li>Stop Bits Selection</li> <li>These bits determine the number of stop bits added to each asynchronous character that is transmitted. The receiver always checks for one stop bit in Asynchronous mode. A special mode specifies that a Synchronous mode is to be selected. Bit 2 is always 1 by a channel or hardware reset.</li> <li>00: Synchronous Modes Enable. This bit combination selects one of the synchronous modes specified by Bits 74 of this register and forces the 1X Clock mode internally.</li> <li>01: 1 Stop Bit/Character. This bit selects Asynchronous mode with one stop bit per character.</li> <li>10: 1 1/2 Stop Bits/Character. These bits select Asynchronous mode with 1-1/2 stop bits per character. This mode cannot be not used with the 1X clock mode.</li> <li>11: 2 Stop Bits/Character. These bits select Asynchronous mode with two stop bits per transmitted character and checks for one received stop bit.</li> </ul> |
| 1      | Parity<br>Even/<br>Odd<br>Select<br>Bit | W   | Х     | <ul><li>Parity Even/Odd Select Bit</li><li>This bit determines whether parity is checked as even or odd. This bit is ignored if the Parity Enable bit is not set.</li><li>1: Even parity</li><li>0: Odd parity.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0      | Parity<br>Enable                        | W   | X     | Parity Enable<br>When this bit is set, an additional bit position beyond those<br>specified in the bits/character control is added to the trans-<br>mitted data and is checked in the receive data. The Received<br>Parity bit is transferred to the CPU as part of the data unless<br>eight bits per character is selected in the receiver.<br>1: Additional bits added<br>0: Additional bits not added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



345

# **Transmit Parameters and Controls (WR5)**

WR5 contains control bits that affect the operation of the transmitter. Bit 2 affects both the transmitter and the receiver. With the Extended Read option enabled, this register can be read as RR5.

| 7                                        | 6             | 5          | 4                         | 3 | 2          | 1                                 | 0                         |
|------------------------------------------|---------------|------------|---------------------------|---|------------|-----------------------------------|---------------------------|
| Data<br>Terminal<br>Ready<br>Control Bit | Transmit Bits | /Character | Send Break<br>Control Bit |   | Polynomial | Request To<br>Send<br>Control Bit | Transmit<br>CRC<br>Enable |
| W                                        | W             |            | W                         | W | W          | W                                 | W                         |
| 0                                        | Х             |            | 0                         | 0 | 0          | 0                                 | Х                         |



| Bit    |          |     | Reset |                                                                                                   |
|--------|----------|-----|-------|---------------------------------------------------------------------------------------------------|
| Number | Field    | R/W | Value | Description                                                                                       |
| 7      | Data     | W   | 0     | Data Terminal Ready Control Bit                                                                   |
|        | Terminal |     |       | This is the control bit for the $\overline{\text{DTR}}$ pin. When set, $\overline{\text{DTR}}$ is |
|        | Ready    |     |       | Low; when reset, $\overline{\text{DTR}}$ is High. This bit is reset by a channel                  |
|        | Control  |     |       | or hardware reset.                                                                                |
|        | Bit      |     |       | 1: DTR is Low                                                                                     |
|        |          |     |       | 0: DTR is High                                                                                    |
| 65     | Transmit | W   | Х     | Transmit Bits/Character Select Bits 1 and 0                                                       |
|        | Bits/    |     |       | These bits control the number of bits in each byte trans-                                         |
|        | Char-    |     |       | ferred to the transmit buffer. Bits sent must be right justi-                                     |
|        | acter    |     |       | fied; The least significant bits are sent first.                                                  |
|        | Select   |     |       | The Five Or Less mode allows transmission of one to five                                          |
|        | Bits 1   |     |       | bits per character. For five or fewer bits per character, the                                     |
|        | and 0    |     |       | data character must be formatted as described in Table 22.                                        |
|        |          |     |       | In the Six or Seven Bits/Character modes, unused data bits                                        |
|        |          |     |       | are ignored. For five or less bits per character selection in                                     |
|        |          |     |       | WR5 the coding used in the data sent to the transmitter is                                        |
|        |          |     |       | described in Table 22.                                                                            |
|        |          |     |       | 00: 5 or less bits/character                                                                      |
|        |          |     |       | 00: 7 bits/character                                                                              |
|        |          |     |       | 00: 6 bits/character                                                                              |
|        |          |     |       | 00: 8 bits/character                                                                              |



| Bit    |                                 |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|---------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                           | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4      | Send<br>Break<br>Control<br>Bit | W   | 0     | <ul> <li>Send Break Control Bit</li> <li>If this bit is 1 after setting exactly the following combination of register bits: <ol> <li>WR4 Bits 52 are 1000 (SDLC)</li> <li>WR5 Bit 1 is 0 (RTS false)</li> <li>WR7 ' Bit 2 is 1 (auto RTS deactivation)</li> <li>WR10 Bit 3 is 1 (mark idle)</li> <li>then the Transmitter enters, and operates in, a special Local-Talk (AppleTalk) mode as described in an earlier section. In all other cases, if this bit is 1, the transmitter forces the TxD output to send continuous 0s beginning with the following transmit clock, regardless of any data being transmitted at the time. This bit functions whether or not the transmitter is enabled. When reset, TxD continues to send the contents of the Transmit Shift register, which might be syncs, data, or all 1s. If this bit is set while in the X21 mode (Monosync and Loop mode selected) and character synchronization is achieved in the receiver, this bit is automatically reset and the transmitter begins sending syncs or data. This bit is also reset by a channel or hardware reset.</li> </ol> </li> </ul> |
| 3      | Transmit<br>Enable              | W   | 0     | <b>Transmit Enable</b><br>Data is not transmitted until this bit is set. When this bit is<br>1, the TxD output sends continuous 1s unless Auto Echo<br>mode or SDLC Loop mode is selected. If this bit is reset<br>after transmission starts, the transmission of data or sync<br>characters is completed. If the transmitter is disabled during<br>the transmission of a CRC character, sync or flag characters<br>are sent instead of CRC. This bit is reset by a channel or<br>hardware reset.<br>1: TxD output sends continuous 1s<br>0: Transmission of data or sync characters is completed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Bit    |         |     | Reset |                                                                 |
|--------|---------|-----|-------|-----------------------------------------------------------------|
| Number | Field   | R/W | Value | Description                                                     |
| 2      | SDLC/   | W   | 0     | SDLC/CRC-16 Polynomial Select Bit                               |
|        | CRC-16  |     |       | This bit selects the CRC polynomial used by both the trans-     |
|        | Polyno- |     |       | mitter and receiver. When set, the CRC-16 polynomial is         |
|        | mial    |     |       | used; when reset, the SDLC polynomial is used. The SDLC/        |
|        | Select  |     |       | CRC polynomial must be selected when SDLC mode is               |
|        | Bit     |     |       | selected. The CRC generator and checker can be preset to        |
|        |         |     |       | all 0s or all 1s, depending on the state of the Preset 1/Preset |
|        |         |     |       | 0 bit in WR10.                                                  |
|        |         |     |       | 1: CRC-16 polynomial enabled                                    |
|        |         |     |       | 0: SDLC polynomial enabled                                      |



| Bit    |                                      |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1      | Request<br>To Send<br>Control<br>Bit | W   | 0     | Request To Send Control BitThis bit is the control bit for the $\overline{\text{RTS}}$ pin. When the RTS bitis set, the $\overline{\text{RTS}}$ pin goes Low; when reset, $\overline{\text{RTS}}$ goes High.When Auto Enable is set in asynchronous mode, the $\overline{\text{RTS}}$ pin immediately goes Low when the RTS bit is set.However, when the RTS bit is reset, the $\overline{\text{RTS}}$ pin remainsLow until the transmitter is completely empty and the laststop bit has left the TxD pin.In synchronous modes, the $\overline{\text{RTS}}$ pin directly follows thestate of this bit, except in SDLC mode under specific conditions. In SDLC mode, if Flag On Underrun bit (WR10, bit 2)is set, this bit in WR5 is reset, and Bit 2 in WR7 ' is set, theRTS pin de-asserts automatically at the last bit of theclosing flag triggered by the rising edge of the Tx clock.This bit is reset by a channel or hardware reset.1: RTS is Low0: RTS is High |
| 0      | Transmit<br>CRC<br>Enable            | W   | X     | Transmit CRC Enable<br>This bit determines whether or not the CRC is calculated on<br>each transmit character. If this bit is set at the time the char-<br>acter is loaded from the transmit buffer to the Transmit Shift<br>register, the CRC is calculated on that character. The CRC is<br>not automatically sent unless this bit is set when the<br>transmit underrun occurs.<br>1: Transmit CRC enabled<br>0: Transmit CRC disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



350

|   |   |   |   | anu 5 |      |     |      |                       |
|---|---|---|---|-------|------|-----|------|-----------------------|
| 7 | 6 | 5 | 4 | 3     | 2    | 1   | 0    |                       |
| 1 | 1 | 1 | 1 | 0     | 0    | 0   | Data | Sends one data bit    |
| 1 | 1 | 1 | 0 | 0     | 0    | D   | )ata | Sends two data bits   |
| 1 | 1 | 0 | 0 | 0     | Data |     |      | Sends three data bits |
| 1 | 0 | 0 | 0 |       | D    | ata |      | Sends four data bits  |
| 0 | 0 | 0 |   |       | Data |     |      | Sends five data bits  |

Table 22.Data Encoding for Five or Less Bits/Character in WR5, Bits 6and 5

# Character or SDLC Address Field Register (WR6)

WR6 is programmed to contain the transmit sync character in the Monosync mode, or the first byte of a 16-bit Sync character in the Bisync mode. WR6 is not used in asynchronous modes. In the SDLC mode, it is programmed to contain the value used to compare against the address field of the SDLC Frame. In SDLC mode, the transmitter does not automatically transmit the station address at the beginning of a response frame. Because this register is used in different modes, the tables below describe the fields used in each mode.

| 1         |   |   | 0 |
|-----------|---|---|---|
| Sync 70   |   |   |   |
| W W W W   | W | W | W |
| X X X X X | Х | Х | Х |

| Bit<br>Number Field | R/W | Reset<br>Value | Description |
|---------------------|-----|----------------|-------------|
| 70                  | W   | Х              | Sync70      |



| Bit<br>Number | Field    | R/W | Reset<br>Value | Description |
|---------------|----------|-----|----------------|-------------|
| 76            | Not used | W   | Х              | Sync10      |
| 50            |          | W   | Х              | Sync50      |

| Bit<br>Number Field | R/W | Reset<br>Value | Description          |
|---------------------|-----|----------------|----------------------|
| 70                  | W   | Х              | First sync character |

| Bit<br>Number Field | R/W | Reset<br>Value | Description |
|---------------------|-----|----------------|-------------|
| 74                  | W   | Х              | Sync3 Sync0 |
| 30                  | W   | Х              | 1           |

| Bit<br>Number Field | R/W | Reset<br>Value | Description |
|---------------------|-----|----------------|-------------|
| 74                  | W   | 0              | ADR7ADR4    |
| 30                  | W   | 0              | X           |



352

# Sync Character or SDLC Flag Register (WR7)

WR7 is programmed to contain the receive sync character in the Monosync mode, a second byte (the last eight bits) of a 16-bit sync character in the Bisync mode or a Flag character (01111110) in the SDLC modes. WR7 is not used in Asynchronous mode. Because this register is used in different modes, the tables below describe the fields used in each mode.

| 7                   |     |                |             | 0 |
|---------------------|-----|----------------|-------------|---|
|                     |     |                | Sync 70     |   |
|                     |     |                | W           |   |
|                     |     |                | Х           |   |
| Bit<br>Number Field | R/W | Reset<br>Value | Description |   |
| 70                  | W   | Х              | Sync70      |   |
| Bit<br>Number Field | R/W | Reset<br>Value | Description |   |
| 72                  | W   | Х              | Sync50      |   |
| 10                  | W   | Х              | X           |   |
| Bit<br>Number Field | R/W | Reset<br>Value | Description |   |
| 70                  | W   | X              | Sync1581    |   |
| /0                  | vv  | Λ              | Sync1501    |   |



| Bit<br>Number Field | R/W | Reset<br>Value | Description |
|---------------------|-----|----------------|-------------|
| 70                  | W   | Х              | Sync114     |

| Bit          |     | Reset |             |  |
|--------------|-----|-------|-------------|--|
| Number Field | R/W | Value | Description |  |
| 7            | W   | Х     | 0           |  |
| 6            | W   | Х     | 1           |  |
| 5            | W   | Х     | 1           |  |
| 4            | W   | Х     | 1           |  |
| 3            | W   | Х     | 1           |  |
| 2            | W   | Х     | 1           |  |
| 1            | W   | Х     | 1           |  |
| 0            | W   | Х     | 0           |  |



354

# Write Register 7 Prime

Write Register 7 Prime (WR7') is located at the same address as Write Register 7. This register is written to by setting Bit 0 of WR15 to 1. Refer to the description in the section on WR15. Bit 5 is set after a reset. All other bits reset to 0.

| 7        | 6                          | 5                                      | 4                    | 3                                     | 2                                   | 1                      | 0 |
|----------|----------------------------|----------------------------------------|----------------------|---------------------------------------|-------------------------------------|------------------------|---|
| Reserved | Extended<br>Read<br>Enable | Transmit<br>FIFO<br>Interrupt<br>Level | Tx Request<br>Timing | Receive<br>FIFO<br>Interrupt<br>Level | Auto RTS<br>Pin<br>Deactivatio<br>n | Automatic<br>EOM Reset |   |
|          | W                          | W                                      | W                    | W                                     | W                                   | W                      | W |
|          | 0                          | 1                                      | 0                    | 0                                     | 0                                   | 0                      | 0 |

| Bit<br>Number | Field                      | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                   |
|---------------|----------------------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Reserved                   |     | vulue          | Reserved.<br>Must be 0.                                                                                                                                                                                                                                                                                                                       |
| 6             | Extended<br>Read<br>Enable | W   | 0              | Extended Read Enable<br>Setting this bit enables the reading of WR3, WR4, WR5,<br>WR7' and WR10. When this feature is enabled, these regis-<br>ters can be accessed by reading RR9, RR4, RR5, RR14, and<br>RR11, respectively.<br>1: Reading of WR3, WR4, WR5, WR7' and WR10 enabled.<br>0: Reading of WR3, WR4, WR5, WR7' and WR10 disabled. |



| Bit    |                                        |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------|----------------------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                  | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5      | Transmit<br>FIFO<br>Interrupt<br>Level |     | 1     | <b>Transmit FIFO Interrupt Level</b><br>A Transmit DMA request is asserted when the Transmit<br>FIFO is completely empty if bit is set. The request is<br>asserted when the entry location of the Transmit FIFO is<br>empty if the Transmit FIFO Interrupt Level bit is reset (0).<br>1: If this bit is 1, the transmit buffer empty interrupt is<br>generated when the Transmit FIFO is completely empty.<br>0: If this bit is 0, the transmit buffer empty interrupt is<br>generated when the entry location of the Transmit FIFO is<br>empty.                                                                                                                                                                                                                                           |
| 4      | Tx<br>Request<br>Timing                | W   | 1     | <b>Tx Request Timing</b><br>Software must always set this bit to 1 to ensure that the<br>timing on the Transmit DMA Request is the same as the<br>timing on the Receive DMA request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3      | Receive<br>FIFO<br>Interrupt<br>Level  | W   | 0     | <b>Receive FIFO Interrupt Level</b><br>1: If this bit is 1 and Receive Interrupt on All Characters<br>and Special Conditions is enabled, the Receive Character<br>Available interrupt is triggered when the Rx FIFO is half<br>full; that is, when four byte slots of the Rx FIFO are empty.<br>However, if any character has a special condition, a special<br>condition interrupt is generated when the character is loaded<br>into the Receive FIFO. Therefore, the special condition<br>interrupt service routine must read RR1 before reading the<br>data to determine which bytes have special conditions.<br>0: If this bit is 0, the ESCC channel generates the receive<br>character available interrupt on every received character,<br>regardless of Special Receive Conditions. |



| Bit    |                                      |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|--------------------------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2      | Auto<br>RTS Pin<br>Deacti-<br>vation | W   | 0     | Auto RTS Pin DeactivationThis bit controls the timing of the de-assertion of the RTSpin.1: If the ESCC is programmed for SDLC mode, Flag-On-<br>Underrun (WR10 Bit 2 is 0), this bit is set, and the RTS bit<br>is reset, RTS is de-asserted automatically at the last bit of<br>the closing flag, triggered by the rising edge of the Transmit<br>Clock.0: If this bit is reset, the RTS pin follows the state<br>programmed in WR5 bit 1.                                                                                                                                                                          |
| 1      | Auto-<br>matic<br>EOM<br>Reset       | W   | 0     | Automatic EOM Reset<br>If this bit is set, the ESCC channel automatically resets the<br>Tx Underrun/EOM latch and presets the transmit CRC<br>generator to its programmed preset state (per values set in<br>WR5 Bit 2 and WR10 Bit 7). Therefore, it is not necessary to<br>issue the Reset Tx Underrun/EOM latch command when<br>this feature is enabled.<br>If this bit is reset, the command is required between the time<br>the first character of a frame is written to the TxFIFO, and<br>when the end-of-frame underrun occurs.<br>1: Automatic EOM Reset is enabled.<br>0: Automatic EOM Reset is disabled. |
| 0      | Auto-<br>matic Tx<br>SDLC<br>Flag    | W   | 0     | Automatic Tx SDLC Flag<br>If this bit is set, the ESCC automatically transmits an SDLC<br>flag before transmitting data. This procedure removes the<br>requirement to reset the Mark Idle bit (WR10 Bit 3) before<br>writing data to the transmitter, or having to enable the trans-<br>mitter before writing data to the Transmit FIFO. Also, this<br>feature enables a transmit data write before enabling the<br>transmitter<br>If this bit is reset, operation is identical to that of the SCC.<br>1: Automatic TX SDLC Flag is enabled.<br>0: Automatic TX SDLC Flag is disabled.                               |



357

# **Transmit Buffer Register (WR8)**

WR8 is the transmit buffer register.

# Master Interrupt Control Register (WR9)

WR9 is the Master Interrupt Control register and contains the Reset command bits. The Interrupt control bits can be programmed at the same time as the Reset command.

|   | 7         | 6         | 5                            | 4                  | 3                             | 2                                        | 1                       | 0                                           |
|---|-----------|-----------|------------------------------|--------------------|-------------------------------|------------------------------------------|-------------------------|---------------------------------------------|
|   | Reset Com | nand Bits | Software<br>INTACK<br>Enable | Status<br>High/Low | Master<br>Interrupt<br>Enable | Disable<br>Lower<br>Chain<br>Control Bit | No Vector<br>Select Bit | Vector<br>Includes<br>Status<br>Control Bit |
| _ | W         |           | W                            | W                  | W                             | W                                        | W                       | W                                           |
|   | 1         |           | 0                            | 0                  | 0                             | 0                                        | Х                       | Х                                           |



| Bit<br>Number | Field                                                           | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-----------------------------------------------------------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 76            | Reset<br>Comman<br>d Bits                                       |     | 1              | <ul> <li>Reset Command Bits</li> <li>Together, these bits select one of the reset commands for the ESCC channel. Setting bit 7 to 1 disables both the receiver and the transmitter in the channel; forces TxD marking, forces the modem control signals High, resets all IPs and IUSs and disables all interrupts. Four extra PCLK cycles must be allowed beyond the usual cycle time after any of the reset commands is issued before any additional commands or controls are written to the ESCC channel.</li> <li>00: Null Command. This command has no effect. It is used when a write to WR9 is necessary for some reason other than a Reset command.</li> <li>01: Reserved. Do not program.</li> <li>10: Channel Reset Command. Issuing this command causes a channel reset to be performed.</li> <li>11: Force Hardware Reset Command. The effects of this command are identical to those of a hardware reset, except that the Shift Right/Shift Left bit is not changed and the MIE, Status High/Status Low and DLC bits take the programmed values that accompany this command.</li> </ul> |
| 5             | Soft-<br>ware<br>Interrupt<br>Acknowl<br>edge<br>Control<br>Bit | W   | 0              | <b>Software Interrupt Acknowledge Control Bit</b><br>If Bit 5 is set, reading Read Register 2 (RR2) results in an<br>interrupt acknowledge cycle being executed internally. Like<br>a hardware INTACK cycle, a software acknowledge causes<br>the INT pin to return High, the IEO pin to go Low, and sets<br>the IUS latch for the highest priority interrupt pending.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



| Bit<br>Number | Field                                              | R/W | Reset<br>Value | Descriptio                                                                                                                                                                                                                                                                                                                                                                                                                       | n                                                                                                                                                                                                                                                                                                                            |                           |  |  |
|---------------|----------------------------------------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|
| 4             | Status<br>High/<br>Status<br>Low<br>Control<br>Bit | W   | 0              | <ul> <li>Status High/Status Low Control Bit This bit controls which vector bits the ESCC char fies to indicate status. <ol> <li>The ESCC channel modifies bits 5 and 6 accord table below.</li> <li>The ESCC channel modifies bits 2 and 1. This controls status in both the vector returned during rupt acknowledge cycle and the status in RR2. Th reset by a hardware reset </li> </ol></li></ul>                             |                                                                                                                                                                                                                                                                                                                              |                           |  |  |
|               |                                                    |     |                | V2                                                                                                                                                                                                                                                                                                                                                                                                                               | V1                                                                                                                                                                                                                                                                                                                           |                           |  |  |
|               |                                                    |     |                | V5                                                                                                                                                                                                                                                                                                                                                                                                                               | V6                                                                                                                                                                                                                                                                                                                           | Status High/Low           |  |  |
|               |                                                    |     |                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                            | Transmit Buffer Empty     |  |  |
|               |                                                    |     |                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                                                                                            | External/Status Change    |  |  |
|               |                                                    |     |                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                            | Receive Char. Available   |  |  |
|               |                                                    |     |                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                                                                                            | Special Receive Condition |  |  |
| 3             | Master<br>Interrupt<br>Enable                      | W   | 0              | This bit is 2<br>to disable in<br>pin to follo<br>bit set in th<br>reset.                                                                                                                                                                                                                                                                                                                                                        | Master Interrupt Enable<br>This bit is 1 to globally enable interrupts, and cleared to 0<br>to disable interrupts. Clearing this bit to 0 forces the IEO<br>pin to follow the state of the IEI pin unless there is an IUS<br>bit set in the ESCC channel. This bit is reset by a hardware<br>reset.<br>1: Interrupts enabled |                           |  |  |
| 2             | Disable<br>Lower<br>Chain<br>Control<br>Bit        | W   | 0              | <b>Disable Lower Chain Control Bit</b><br>The Disable Lower Chain bit is used by the CPU to control<br>the interrupt daisy chain. Setting this bit to 1 forces the IEC<br>output of the ESCC channel Low, preventing lower priority<br>devices on the daisy chain from requesting interrupts. This<br>bit is reset by a hardware reset.<br>1: IEO output of the ESCC channel is Low<br>0: IEO output of the ESCC channel is High |                                                                                                                                                                                                                                                                                                                              |                           |  |  |



| Bit    |                                                |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|------------------------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                          | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1      | No<br>Vector<br>Select<br>Bit                  | W   | X     | No Vector Select Bit<br>The No Vector bit controls whether or not the ESCC<br>channel responds to an interrupt acknowledge cycle, by<br>placing a vector on the data bus if the ESCC channel is the<br>highest priority device requesting an interrupt. If this bit is<br>set, no vector is returned; that is, AD7AD0 remains 3-<br>stated during an interrupt acknowledge cycle, even if the<br>ESCC channel is the highest priority device requesting an<br>interrupt.<br>1: No Vector is returned<br>0: Vector returned                                                                           |
| 0      | Vector<br>Includes<br>Status<br>Control<br>Bit | W   | Х     | Vector Includes Status Control Bit<br>The Vector Includes Status Bit controls whether or not the<br>ESCC channel includes status information in the vector it<br>places on the bus in response to an interrupt acknowledge<br>cycle. If this bit is set, the vector returned is variable, with<br>the variable field depending on the highest priority IP that is<br>set. The table located in Bit 4, above, describes the encoding<br>of the status information. This bit is ignored if the No<br>Vector (NV) bit is set.<br>1: Includes status information<br>0: Do not include status information |



361

# Miscellaneous Tx/Rx Control Bits Register (WR10)

WR10 contains miscellaneous control bits for both the receiver and the transmitter. With the Extended Read option enabled, this register may be read as RR11.

| 7                           | 6          | 5           | 4                               | 3                         | 2 | 1 | 0                          |
|-----------------------------|------------|-------------|---------------------------------|---------------------------|---|---|----------------------------|
| CRC<br>Presets 1s<br>and 0s | Data Encod | ling Select | Go Active<br>On Poll<br>Control | Mark/Flag<br>Idle Control |   | - | 6 Bit/8 Bit<br>Sync Select |
| W                           | W          | 1           | W                               | W                         | W | W | W                          |
| 0                           | 0          |             | 0                               | 0                         | 0 | 0 | 0                          |



| Bit    |          |     | Reset |                                                                |
|--------|----------|-----|-------|----------------------------------------------------------------|
| Number | Field    | R/W | Value | Description                                                    |
| 7      | CRC      | W   | 0     | CRC Presets 1s/0s                                              |
|        | Presets  |     |       | This bit specifies the initialized condition of the receive    |
|        | 1s/0s    |     |       | CRC checker and the transmit CRC generator. If this bit is     |
|        |          |     |       | 1, the CRC generator and checker are preset to all 1s. If this |
|        |          |     |       | bit is 0, the CRC generator and checker are preset to all 0s.  |
|        |          |     |       | Either option can be selected with either CRC polynomial.      |
|        |          |     |       | In SDLC mode, the transmitted CRC is inverted before           |
|        |          |     |       | transmission, and the received CRC is checked against the      |
|        |          |     |       | bit pattern 0001110100001111. This bit is reset by a           |
|        |          |     |       | channel or hardware reset. This bit is ignored in Asynchro-    |
|        |          |     |       | nous mode.                                                     |
|        |          |     |       | 1: The CRC generator and checker are preset to all 1s.         |
|        |          |     |       | 0: The CRC generator and checker are preset to all 0s          |
| 6–5    | Data     | W   | 0     | Data Encoding Select Bits                                      |
|        | Encodin  |     |       | These bits control the coding method used for both the         |
|        | g Select |     |       | transmitter and the receiver, as described in the table below. |
|        | Bits     |     |       | All of the clocking options are available for all coding       |
|        |          |     |       | methods. The DPLL in the ESCC is useful for recovering         |
|        |          |     |       | clocking information in NRZI and FM modes. Any coding          |
|        |          |     |       | method can be used in X1 mode. A hardware reset forces         |
|        |          |     |       | NRZ mode. Waveforms for the various modes is illustrated       |
|        |          |     |       | in Figure 28.                                                  |
|        |          |     |       | 00: NRZ                                                        |
|        |          |     |       | 01: NRZI                                                       |
|        |          |     |       | 10: FM1 (transition equals 1)                                  |
|        |          |     |       | 11: FM0 (transition equals 0)                                  |



| Bit    |                                           |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|-------------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                     | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4      | Go                                        | W   | 0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | Go<br>Active<br>On Poll<br>Control<br>Bit | W   | 0     | <b>Go Active On Poll Control Bit</b><br>When Loop mode is first selected during SDLC operation,<br>the ESCC channel connects RxD to TxD with only gate<br>delays in the path. The ESCC channel does not go on-loop<br>and insert the 1-bit delay between RxD and TxD until this<br>bit has been set and an EOP received. When the ESCC<br>channel is on-loop, the transmitter does not go Active unless<br>this bit is set at the time an EOP is received. The ESCC<br>channel examines this bit whenever the transmitter is Active<br>in SDLC Loop mode and is sending a flag. If this bit is set at<br>the time the flag is leaving the Transmit Shift register,<br>another flag or data byte (if the transmit buffer is full) is<br>transmitted.<br>If the Go Active On Poll bit is not set at this time, the trans-<br>mitter finishes sending the flag and reverts to the 1-Bit<br>Delay mode. Thus, to transmit only one response frame, this<br>bit must be reset after the first data byte is sent to the trans-<br>mitter, but before the CRC has been transmitted. If the bit is<br>not reset before the CRC has been transmitted. If the bit is<br>not reset before the CRC is transmitted, extra flags are sent,<br>slowing down response time on the loop. If this bit is reset<br>before the first data for a frame is written, the ESCC<br>channel completes the transmission of the present flag and<br>reverts to the 1-Bit Delay mode.<br>After gaining control of the loop, the ESCC channel is not<br>able to transmit again until a flag and another EOP are<br>received. Set this bit only upon receipt of a poll frame, to<br>ensure that the ESCC channel does not go on-loop without<br>the CPU noticing it.<br>In synchronous modes other than SDLC with the Loop<br>Mode bit set, this bit is set before the transmitter goes active<br>in response to a received sync character.<br>This bit is always ignored in Asynchronous mode and<br>Synchronous modes unless the Loop Mode bit is set. This<br>bit is reset by a channel or hardware reset.<br>1: Go Active On Poll Control Bit enabled. |
|        |                                           |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



| Bit<br>Number | Field                                        | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|----------------------------------------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3             | Mark/<br>Flag Idle<br>Line<br>Control<br>Bit | W   | 0              | <ul> <li>Mark/Flag Idle Line Control Bit</li> <li>This bit affects only SDLC operation and is used to control the idle line condition. If this bit is 1, the transmitter sends continuous 1s after the closing flag of a frame. The Idle line condition is selected byte by byte, that is, either a flag or eight 1s are transmitted. If this bit is 0, the transmitter send flags as an idle line. The primary station in an SDLC loop must be programmed for Mark Idle to create the EOP sequence. Mark Idle must be deselected at the beginning of a frame before the first data is written to the ESCC channel, so that an opening flag is transmitted. This bit is ignored in Loop mode, but the programmed value takes effect upon exiting the Loop mode. This bit is reset by a channel or hardware reset.</li> <li>With the Automatic TX SDLC Flag mode enabled (WR7 ' Bit 0 is 1), this bit can be left as Mark Idle. The transmitter sends an opening flag automatically, as well as sending a closing flag followed by mark idle after the frame transmission is completed.</li> <li>1: Transmitter sends continuous 1s after the closing flag of a frame.</li> <li>0: Sends flags as an Idle line</li> </ul> |



| Bit    |                                                 |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------|-------------------------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                           | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2      | Abort/<br>Flag On<br>Underru<br>n Select<br>Bit | W   | 0     | Abort/Flag On Underrun Select Bit<br>This bit affects only SDLC operation and is used to control<br>how the transmitter responds to a Transmit Underrun<br>Condition. If this bit is 1 and an underrun occurs, the trans-<br>mitter sends an abort and a flag instead of a CRC. If this bit<br>is reset, the transmitter sends a CRC on a transmit underrun.<br>At the beginning of this 16-bit transmission, the Transmit<br>Underrun/EOM bit is set, causing an External/Status inter-<br>rupt. The CPU uses this status, along with the byte count<br>from memory or the DMA, to determine whether the frame<br>must be retransmitted.<br>To start the next frame, a Transmit Buffer Empty interrupt<br>occurs at the end of this 16-bit transmission. If both this bit<br>and the Mark/Flag Idle bit are 1, all 1s are transmitted after<br>the transmit underrun. Set this bit after the first byte of data<br>for a frame is sent to the ESCC channel and reset immedi-<br>ately after the last byte of data, terminating the frame prop-<br>erly with CRC and a flag. This bit is ignored in Loop mode,<br>but the programmed value is active upon exiting Loop<br>mode. This bit is reset by a channel or hardware reset.<br>1: Transmitter send an abort and a flag<br>0: Transmitter sends a CRC |
| 1      | Loop<br>Mode<br>Control<br>Bit                  | W   | 0     | Loop Mode Control Bit<br>In SDLC mode, the initial set condition of this bit forces the<br>ESCC channel to connect TxD to RxD and to begin<br>searching the incoming data stream so that it can go on<br>loop. All bits pertinent to SDLC mode operation in other<br>registers must be set before this mode is selected. The trans-<br>mitter and receiver must not be enabled until after this mode<br>has been selected. As soon as the Go Active On Poll bit is<br>set and an EOP is received, the ESCC channel goes on-loop.<br>If this bit is reset after the ESCC channel goes on-loop, the<br>device waits for the next EOP to go off-loop.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Bit<br>Number | Field                                    | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|------------------------------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 (Cont.)     |                                          |     |                | In synchronous modes, the ESCC channel uses this bit,<br>along with the Go Active On Poll bit, to synchronize the<br>transmitter to the receiver. The receiver must not be enabled<br>until after this mode is selected. The TxD pin is held<br>marking when this mode is selected unless a break condi-<br>tion is programmed. The receiver waits for a sync character<br>to be received and then enables the transmitter on a char-<br>acter boundary. The break condition, if programmed, is<br>removed. This mode works properly with sync characters of<br>6, 8, or 16 bits. This bit is ignored in Asynchronous mode<br>and is reset by a channel or hardware reset. |
| 0             | 6-Bit/<br>8-Bit<br>Sync<br>Select<br>Bit | W   | 0              | <b>6-Bit/8-Bit Sync Select Bit</b><br>This bit is used to select a special case of synchronous modes. If this bit is 1 in Monosync mode, the receiver and transmitter sync characters are 6 bits long instead of the usual 8. If this bit is set 1 in Bisync mode, the received sync is 12 bits and the transmitter sync character remains 16 bits long. This bit is ignored in SDLC and Asynchronous modes. This bit is reset by a channel or hardware reset.<br>1: In Monosync mode, the Rx bits are 12 bits: The Tx bits are 16<br>0: In Monosync mode, Rx and Tx sync characters are 8 bits long                                                                       |



367



Figure 28. Data Encoding Waveforms

# **Clock Mode Control Register (WR11)**

WR11 is the Clock Mode Control register. The bits in this register control the sources of receive and transmit clocks, the type of signal on the  $\overline{\text{RTxC}}$  pin, and the direction of the  $\overline{\text{TRxC}}$  pin.For additional information, refer to the section "Clock Selection" on page 253.

| 7        | 6       | 5       | 4      | 3        | 2        | 1    | 0      |
|----------|---------|---------|--------|----------|----------|------|--------|
| Reserved | Receive | r Clock | Transm | it Clock | TRxC Pin | TRxC | Output |
|          | W       |         | V      | V        | W        |      | W      |
|          | 0       | 0       | 0      | 1        | 0        | 0    | 0      |



| Bit    |                                     |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|-------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                               | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7      | Reserved                            |     |       | Reserved. Must be 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6–5    | Receiver<br>Clock<br>Select<br>Bits | W   | 0     | <b>Receiver Clock Select Bits</b><br>These bits determine the source of the receive clock as<br>described in the table below. They do not interfere with any<br>of the modes of operation in the ESCC channel, but simply<br>control a multiplexer that selects the internal receive clock.<br>A hardware reset forces the receive clock to come from the<br>$\overline{\text{RTxC}}$ pin.<br>00: $\overline{\text{RTxC}}$ Pin<br>01: $\overline{\text{TRxC}}$ Pin<br>10: BRG Output<br>11: DPLL Output                                                                                                                                                                                             |
| 4-3    | Transmit<br>Clock<br>Select<br>Bits | W   | 0     | <b>Transmit Clock Select Bits</b><br>These bits determine the source of the transmit clock as<br>described in the table below. They do not interfere with any<br>of the modes of operation of the ESCC channel, but simply<br>control a multiplexer that selects the internal transmit clock.<br>The DPLL output that is used to feed the transmitter in FM<br>modes lags the output of the DPLL used by the receiver by<br>90 degrees. This makes the received and transmitted bit<br>cells occur simultaneously, neglecting delays. A hardware<br>reset selects the TRxC pin as the source of the transmit<br>clocks.<br>00: <u>RTxC</u> Pin<br>01: TRxC Pin<br>10: BRG Output<br>11: DPLL Output |



| Bit    |                                            |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|--------------------------------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                                      | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2      | TRxC<br>Pin O/I<br>Control<br>Bit          | W   | 0     | <b>TRxC Pin O/I Control Bit</b><br>This bit determines the direction of the TRxC pin. If this bit<br>is 1, the TRxC pin is an Output and carries the signal<br>selected by Bits 1 and 0 of this register. However, if either<br>the receive or the transmit clock is programmed to come<br>from the TRxC pin, TRxC is an Input, regardless of the state<br>of this bit. The TRxC pin is also an input if this bit is 0. A<br>hardware reset forces this bit to 0.<br>1: TRxC pin is an Output.<br>0: TRxC pin is an Input.                                           |
| 10     | TRxC<br>Output<br>Source<br>Select<br>Bits | W   | 0     | TRxC Output Source Select Bits         These bits determine the signal to be echoed out of the ESCC channel via the TRxC pin as given in the table below. No signal is produced if TRxC has been programmed as the source of either the receive or the transmit clock. If TRxC O/ I (bit 2) is 0, these bits are ignored.         The DPLL signal that is echoed is the DPLL signal used by the receiver. Hardware reset sets the reserved value of these bits.         00: Reserved       01: Transmit Clock         10: BRG Output       11: DPLL Output (receive) |



370

# Lower Byte of Baud Rate Generator Time Constant (WR12)

WR12 contains the less significant byte of the time constant for the Baud Rate Generator. The time constant can be changed at any time, but the new value does not take effect until the next time the time constant is loaded into the down counter. No attempt is made to synchronize the loading of the time constant into WR12 and WR13 with the clock driving the down counter. For this reason, it is advisable to disable the Baud Rate Generator while the new time constant is loaded into WR12 and WR13. This action prevents a load of the down counter between the writing of the upper and lower bytes of the time constant.

The formula for determining the appropriate time constant (Tc) for a given bit rate is described below, with the desired rate in bits per second. Clock Mode in the formula is 1 for divide-by-one modes or 16, 32, or 64 for asynchronous modes. This formula is used because the counter decrements from N down to 0 plus 1 cycle for reloading the time constant. This information is then fed to a toggle flip-flop to make the output a square wave.

$$Tc= \frac{BRG Clock Frequency}{2 x (Desired rate) x (Clock mode)} -2$$

7 0 Time Constant 7..0 W

Х



| Bit          |     | Reset |             |               |
|--------------|-----|-------|-------------|---------------|
| Number Field | R/W | Value | Description |               |
| 7            | W   | Х     | TC7         | )             |
| 6            | W   | Х     | TC6         |               |
| 5            | W   | Х     | TC5         |               |
| 4            | W   | Х     | TC4         | Lower Byte of |
| 3            | W   | Х     | TC3         | Time Constant |
| 2            | W   | Х     | TC2         |               |
| 1            | W   | Х     | TC1         |               |
| 0            | W   | Х     | TC0         | J             |



372

# Upper Byte of Baud Rate Generator Time Constant (WR13)

WR13 contains the more significant byte of the time constant for the Baud Rate Generator.

| 7 |                   | 0 |
|---|-------------------|---|
|   | Time Constant 158 |   |
|   | W                 |   |
|   | Х                 |   |

| Bit    |       |     | Reset |             |                                |
|--------|-------|-----|-------|-------------|--------------------------------|
| Number | Field | R/W | Value | Description |                                |
| 7      |       | W   | Х     | TC8         | )                              |
| 6      |       | W   | Х     | TC9         |                                |
| 5      |       | W   | Х     | TC10        |                                |
| 4      |       | W   | Х     | TC11        | Upper Byte of                  |
| 3      |       | W   | Х     | TC12        | Upper Byte of<br>Time Constant |
| 2      |       | W   | Х     | TC13        |                                |
| 1      |       | W   | Х     | TC14        |                                |
| 0      |       | W   | Х     | TC15        |                                |




## Miscellaneous Control Bits Register (WR14)

WR14 contains miscellaneous control bits.

| 7             |       |     | 5              | 4                                                                                                                                    | 3                                                                                                                                                                                                          | 2                                                                                                                                        | 1                                                                                                                                                              | 0                                                                                                 |
|---------------|-------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
|               | D     | PLL |                | Local Loop<br>Back                                                                                                                   | Auto Echo                                                                                                                                                                                                  | Reserved                                                                                                                                 | BRG<br>Source                                                                                                                                                  | BRG<br>Enable                                                                                     |
|               | ,     | W   |                | W                                                                                                                                    | W                                                                                                                                                                                                          | W                                                                                                                                        | W                                                                                                                                                              | W                                                                                                 |
| Х             |       | Х   | 1              | 1                                                                                                                                    | 0                                                                                                                                                                                                          | 0                                                                                                                                        | 0                                                                                                                                                              | 0                                                                                                 |
| Bit<br>Number | Field | R/W | Reset<br>Value | Descriptio                                                                                                                           | n                                                                                                                                                                                                          |                                                                                                                                          |                                                                                                                                                                |                                                                                                   |
| 75            |       | W   | X, X, 1        | Phase-Lock<br>the DPLL,<br>to the RTx<br>Mode com<br>000: Null O<br>DPLL.<br>001: Enter<br>causes the I<br>searches fo<br>The action | <b>ase-Locked</b><br>e bits encode<br>ked Loop. A<br>resets the m<br>$\overline{C}$ pin and se<br>mand enable<br>Command. T<br>Search Mod<br>DPLL to ento<br>r a locking e<br>taken by the<br>depends on t | the eight co<br>channel or h<br>issing clock<br>lects NRZI n<br>s the DPLL<br>his command<br>er the Search<br>dge in the in<br>DPLL upon | mmands for<br>ardware rese<br>latches, sets<br>node. The En<br>after a reset.<br>d has no effe<br>. Issuing this<br>mode, wher<br>coming data<br>receipt of th | et disables<br>the source<br>nter Search<br>ect on the<br>command<br>e the DPLL<br>stream.<br>his |



| Bit           |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number Field  | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 75<br>(Cont.) |     |       | In NRZI mode, the output of the DPLL is High while the DPLL is waiting for an edge in the incoming data stream. After the Search mode is entered, the first edge the DPLL sees is assumed to be a valid data edge, and the DPLL begins the clock recovery operation from that point. The DPLL clock rate must be 32x the data rate in NRZI mode. When leaving the Search mode, the first sampling edge of the DPLL occurs 16 of these 32x clocks after the first data edge, and the second sampling occurs 48 of these 32x clocks after the first data edge. Beyond this point, the DPLL begins normal operation, adjusting the output to remain in sync with the incoming data. In FM mode, the output of the DPLL is Low while the DPLL is waiting for an edge in the incoming data stream. The first edge the DPLL detects is assumed to be a valid clock edge. For this to be the case, the line must contain only clock edges; that is, with FM1 encoding, the line must be continuous 0s. With FM0 encoding the line must be continuous 1s, whereas Manchester encoding requires alternating 1s and 0s on the line. The DPLL clock rate must be 16 times the data rate in FM mode. The DPLL output causes the receiver to sample the data stream in the nominal center of the two halves of the bit to decide whether the data is a 1 or a 0. After this command is issued, as in NRZI mode, the DPLL starts sampling immediately after the first edge is detected. (In FM mode, the DPLL does not see an edge during the expected window, the one clock missing bit in RR10 is set. If the DPLL does not see an edge during the expected window, the one clock missing bit in RR10 is set and the DPLL automatically enters the Search mode. This command resets both Clock Missing latches. |



| Bit<br>Number | Field                                   | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|-----------------------------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |                                         |     |                | <ul> <li>010: Reset Clock Missing Command. Issuing this command disables the DPLL, resets the clock missing latches in RR10, and forces a continuous Search mode state 011: Disable DPLL Command. Issuing this command disables the DPLL, resets the clock missing latches in RR10, and forces a continuous Search mode state.</li> <li>100: Set Source to BRG Command. Issuing this command forces the clock for the DPLL as the output of the BRG.</li> <li>101: Set Source to RTxC Command. Issuing the command selects the clock for the DPLL as the RTxC pin. This mode is selected by a channel or hardware reset.</li> <li>110: Set FM Mode Command. This command conditions the DPLL to operate in the FM mode and is used to recover the clock from FM or Manchester-Encoded data.</li> <li>(Manchester is decoded by placing the receiver in NRZ mode while the DPLL is in FM mode.)</li> <li>111: Set NRZI Mode Command. Issuing this command conditions the DPLL to operate in the NRZI mode. This mode is selected by a hardware or channel reset.</li> </ul> |
| 4             | Local<br>Loop-<br>back<br>Select<br>Bit |     | 1              | Local Loopback Select Bit<br>Setting this bit to 1 selects the Local Loopback mode of<br>operation. In this mode, the internal transmitted data is<br>routed back to the receiver, and to the TxD pin. The /CTS<br>and /DCD inputs are ignored as enables in Local Loopback<br>mode, even if auto enable is selected. (If so programmed,<br>transitions on these inputs still cause interrupts.) This mode<br>works with any Transmit/Receive mode except Loop mode.<br>For meaningful results, the frequency of the transmit and<br>receive clocks must be the same. This bit is reset by a<br>channel or hardware reset.<br>1: Selects the Local Loopback mode.<br>0: Does not select Local Loopback mode.                                                                                                                                                                                                                                                                                                                                                               |



376

| Bit<br>Number | Field    | R/W | Reset<br>Value | Description                                                                 |
|---------------|----------|-----|----------------|-----------------------------------------------------------------------------|
| 3             | Auto     |     | 0              | Auto Echo Select Bit                                                        |
|               | Echo     |     |                | Setting this bit to 1 selects the Auto Echo mode of opera-                  |
|               | Select   |     |                | tion. In this mode, the TxD pin is connected to RxD as in                   |
|               | Bit      |     |                | Local Loopback mode, but the receiver still listens to the                  |
|               |          |     |                | RxD input. Transmitted data is never seen inside or outside                 |
|               |          |     |                | the ESCC in this mode, and $\overline{\text{CTS}}$ is ignored as a transmit |
|               |          |     |                | enable. This bit is reset by a channel or hardware reset.                   |
|               |          |     |                | 1: Selects the Auto Echo mode.                                              |
|               |          |     |                | 0: Does not select the Auto Echo mode.                                      |
| 2             | Reserved |     |                | Reserved. Must be 0.                                                        |
| 1             | Baud     |     | 0              | Baud Rate Generator Source Select Bi                                        |
|               | Rate     |     |                | This bit selects the source of the clock for the Baud Rate                  |
|               | Gener-   |     |                | Generator. Hardware reset clears this bit to 0, selecting the               |
|               | ator     |     |                | RTxC pin as the clock source for the BRG.                                   |
|               | Source   |     |                | 1: The clock for the Baud Rate Generator is PHI or PHI/2,                   |
|               | Select   |     |                | depending on bit 3 of the System Configuration Register.                    |
|               | Bit      |     |                | 0: The Baud Rate Generator clock comes from the RTxC                        |
|               |          |     |                | pin.                                                                        |
| 0             | Baud     |     | 0              | Baud Rate Generator Enable                                                  |
|               | Rate     |     |                | This bit controls the operation of the BRG. This bit allows                 |
|               | Gener-   |     |                | the command to be synchronized. However, when the bit is                    |
|               | ator     |     |                | switched to 0, disabling is immediate. This bit is reset by a               |
|               | Enable   |     |                | hardware reset.                                                             |
|               |          |     |                | 0: The counter in the BRG is disabled for counting when                     |
|               |          |     |                | this bit is switched from 0 to 1.                                           |
|               |          |     |                | 1: The counter in the BRG is enabled. The change is not                     |
|               |          |     |                | reflected by the output of the BRG for two counts of the                    |
|               |          |     |                | counter.                                                                    |

## External/Status Interrupt Control Register (WR15)

WR15 is the External/Status Source Control register. If the External/Status interrupts are enabled as a group via WR1, bits in this register control



377

which External/Status conditions cause an interrupt. Only the External/ Status conditions that occur after the controlling bit is 1 cause an interrupt. This condition is true, even if an External/Status condition is pending at the time the bit is set.

| 7                                      | 6                                                   | 5                                       | 4                                | 3                                                | 2                                   | 1                                 | 0                                        |
|----------------------------------------|-----------------------------------------------------|-----------------------------------------|----------------------------------|--------------------------------------------------|-------------------------------------|-----------------------------------|------------------------------------------|
| Break/<br>Abort<br>Interrupt<br>Enable | Transmit<br>Underrun/<br>EOM<br>Interrupt<br>Enable | Clear to<br>Send<br>Interrupt<br>Enable | Sync/Hunt<br>Interrupt<br>Enable | Data<br>Carrier<br>Detect<br>Interrupt<br>Enable | Status<br>FIFO<br>Enable<br>Control | Zero Count<br>Interrupt<br>Enable | Select<br>Write<br>Register<br>WR7 Prime |
| W                                      | W                                                   | W                                       | W                                | W                                                | W                                   | W                                 | W                                        |
| 1                                      | 1                                                   | 1                                       | 1                                | 1                                                | 0                                   | 0                                 | 0                                        |

| Bit<br>Number | Field     | R/W | Reset<br>Value | Description                                                                 |
|---------------|-----------|-----|----------------|-----------------------------------------------------------------------------|
| 7             | Break/    | W   | 1              | Break/Abort Interrupt Enable                                                |
|               | Abort     |     |                | This bit is set by a channel or hardware reset.                             |
|               | Interrupt |     |                | 1: A change in the Break/Abort status of the receiver causes                |
|               | Enable    |     |                | an External/Status interrupt.                                               |
|               |           |     |                | 0: No External/Status interrupt is generated                                |
| 6             | Transmit  | W   | 1              | Transmit Underrun/EOM Interrupt Enable                                      |
|               | Underru   |     |                | This bit is reset by a channel or hardware reset.                           |
|               | n/EOM     |     |                | 1: A change of state by the Tx Underrun/EOM latch in the                    |
|               | Interrupt |     |                | transmitter causes an External/Status interrupt.                            |
|               | Enable    |     |                | 0: No External/Status interrupt is generated                                |
| 5             | Clear to  | W   | 1              | Clear to Send Interrupt Enable                                              |
|               | Send      |     |                | This bit is set by a channel or hardware reset.                             |
|               | Interrupt |     |                | 1: A change of state on the $\overline{\text{CTS}}$ pin causes an External/ |
|               | Enable    |     |                | Status Interrupt.                                                           |
|               |           |     |                | 0: No External/Status interrupt is generated                                |



| Bit    |           |     | Reset |                                                                             |
|--------|-----------|-----|-------|-----------------------------------------------------------------------------|
| Number | Field     | R/W | Value | Description                                                                 |
| 4      | Sync/     | W   | 1     | Sync/Hunt Interrupt Enable                                                  |
|        | Hunt      |     |       | This bit is set by a channel or hardware reset.                             |
|        | Interrupt |     |       | 1: A change of state on the $\overline{SYNC}$ pin causes an External/       |
|        | Enable    |     |       | Status interrupt in Asynchronous mode, and a change of                      |
|        |           |     |       | state in the Hunt bit in the receiver causes and External/                  |
|        |           |     |       | Status interrupt in synchronous modes.                                      |
|        |           |     |       | 0: No External/Status interrupt is generated                                |
| 3      | Data      | W   | 1     | Data Carrier Detect Interrupt Enable                                        |
|        | Carrier   |     |       | 1: A change of state on the $\overline{\text{DCD}}$ pin causes an External/ |
|        | Detect    |     |       | Status interrupt. This bit is set by a channel or hardware                  |
|        | Interrupt |     |       | reset.                                                                      |
|        | Enable    |     |       | 0: No External/Status interrupt is generated                                |
| 2      | Status    | W   | 0     | Status FIFO Enable Control Bit                                              |
|        | FIFO      |     |       | This bit is reset to 0 by a channel or hardware reset. For                  |
|        | Enable    |     |       | details on this function, refer to the section SDLC Frame                   |
|        | Control   |     |       | Status FIFO.                                                                |
|        | Bit       |     |       | 1: In the SDLC/HDLC Mode, five bits of status (from Read                    |
|        |           |     |       | Register 1, including: Residue, Overrun, and CRC Error)                     |
|        |           |     |       | and fourteen bits of byte count are held in the Status FIFO                 |
|        |           |     |       | until read. Status information for up to ten frames can be                  |
|        |           |     |       | stored.                                                                     |
|        |           |     |       | 0: If this bit is reset or if the ESCC channel is not in the                |
|        |           |     |       | SDLC/HDLC Mode, the FIFO is not operational and status                      |
|        |           |     |       | information read reflects the current status only.                          |



379

| Bit    |           |     | Reset |                                                              |
|--------|-----------|-----|-------|--------------------------------------------------------------|
| Number | Field     | R/W | Value | Description                                                  |
| 1      | Zero      | W   | 0     | Zero Count Interrupt Enable                                  |
|        | Count     |     |       | This bit is reset by a channel or hardware reset.            |
|        | Interrupt |     |       | 1: An External/Status interrupt is generated whenever the    |
|        | Enable    |     |       | counter in the Baud Rate Generator reaches 0.                |
|        |           |     |       | 0: No External/Status interrupt is generated                 |
| 0      | Select    | W   | 0     | Select Write Register WR7'                                   |
|        | Write     |     |       | This bit is cleared to 0 by a hardware or software reset. If |
|        | Register  |     |       | the extended read option is enabled, WR7 ' can be read as    |
|        | WR7       |     |       | RR14.                                                        |
|        | Prime     |     |       | 1: Writes to the WR7 address are made to WR7'.               |
|        |           |     |       | 0: Writes to the WR7 address are made to WR7.                |

## **Read Registers**

The status of these registers is continually changing and depends on the mode of communication, received and transmitted data, and the manner in which this data is transferred to and from the CPU. The following description details the bit assignments for each register.



380

Transmit/Receive Buffer Status and External Status Register (RR0)

Read Register 0 (RR0) contains the status of the receive and transmit FIFOs. RR0 also contains the status bits for the six sources of External/Status interrupts. The ESCC channel latches the contents of RR0 during read transactions for this register. The latch is released on the rising edge of  $\overline{\text{RD}}$ .

|   | 7                         | 6                                      | 5                              | 4                   | 3                                   | 2                            | 1                    | 0                            |
|---|---------------------------|----------------------------------------|--------------------------------|---------------------|-------------------------------------|------------------------------|----------------------|------------------------------|
| 4 | Break/<br>Abort<br>Status | Transmit<br>Underrun/<br>EOM<br>Status | Clear to<br>Send Pin<br>Status | Sync/Hunt<br>Status | Data<br>Carrier<br>Detect<br>Status | Tx Buffer<br>Empty<br>Status | Zero Count<br>Status | Rx<br>Character<br>Available |
|   | R                         | R                                      | R                              | R                   | R                                   | R                            | R                    | R                            |
|   | Х                         | 1                                      | Х                              | Х                   | Х                                   | 1                            | 0                    | 0                            |



| Bit<br>Number | Field                     | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------------------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Break/<br>Abort<br>Status | R   | X              | <ul> <li>Break/Abort Status This character must be read and discarded. In SDLC mode, this bit is set by the detection of an Abort sequence (seven or more 1s), then reset automatically at the termination of the Abort sequence. In either case, if the Break/Abort IE bit is set, an External/Status interrupt is initiated. Unlike the remainder of the External/Status bits, both transitions are guaranteed to cause an External/Status interrupt, even if another External/Status interrupt is pending at the time these transitions occur. This procedure is necessary because Abort or Break conditions may not persist. 1: In the Asynchronous mode, this bit is set when a Break sequence (null character plus framing error) is detected in the receive data stream. 0: This bit is reset when the sequence is terminated, leaving a single null character in the Receive FIFO.</li></ul> |



| Bit<br>Number | Field                                  | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|----------------------------------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6             | Transmit<br>Underru<br>n/EOM<br>Status | R   | 1              | <b>Transmit Underrun/EOM Status</b><br>This bit is set by a channel or hardware reset when the trans-<br>mitter is disabled or a Send Abort command is issued. This<br>bit is reset by the reset Tx Underrun/EOM Latch command<br>in WR0. When the Transmit Underrun occurs, this bit is set<br>and causes an External/Status interrupt (if the Tx Underrun/<br>EOM IE bit is set).<br>Only the 0-to-1 transition of this bit causes an interrupt.<br>This bit is always 1 in Asynchronous mode, unless a Reset<br>Tx Underrun/EOM Latch command has been erroneously<br>issued. In this case, the Send Abort command can be used to<br>set the bit to 1 and at the same time cause an External/Status<br>interrupt.<br>1: This value is determined by a channel or hardware reset<br>when the transmitter is disabled or a Send Abort command<br>is issued.<br>0: This value is determined by the reset Tx Underrun/EOM<br>Latch command in WR0 |
| 5             | Clear to<br>Send Pin<br>Status         | R   | X              | Clear to Send Pin StatusIf the CTS IE bit in WR15 is set, this bit indicates the stateof the CTS pin (the last time any of the enabled External/Status bits changed) while no interrupt is pending, latchesthe state of the CTS pin and generates an External/Statusinterrupt.Any odd number of transitions on the CTS pin whileanother External/Status on Interrupt is pending, also causesanother External/Status interrupt condition. If the CTS IEbit is reset, this bit reports the current unlatched state of theCTS pin.1: Indicates the state of the CTS pin the last time theExternal/Status bits changed.0: Indicates the current unlatched state of the CTS pin.                                                                                                                                                                                                                                                                      |



| Bit    |                         |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|-------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                   | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4      | Sync/<br>Hunt<br>Status | R   | X     | Sync/Hunt Status         In the Monosync and Bisync Receive modes, the Sync/Hunt         Status bit is initially set to 1 by the Enter Hunt Mode         command. The Sync/Hunt Status bit is reset when the ESCC         established character synchronization. Both transitions         cause External/Status interrupts if the Sync/Hunt IE bit is         set.         When the CPU detects the end of message or the loss of         character synchronization, the Enter Hunt Mode command         must be issued to set the Sync/Hunt bit and cause an         External/Status interrupt.         In the SDLC modes, the Sync/Hunt bit is initially set by the         Enter Hunt Mode command or when the receiver is         disabled. It is reset when the opening flag of the first frame         is detected by the receiver. An External/Status interrupt is         also generated if the Sync/Hunt IE bit is set.         Unlike the Monosync and Bisync modes, after the Sync/         Hunt bit is reset in SDLC mode, it does not need to be set         when the end of the frame is detected. The receiver auto-         matically maintains synchronization. The only way the         Sync/Hunt bit is set again is by the Enter Hunt Mode         command or by disabling the receiver.         1: The default value determined by the Enter Hunt Mode         command.       0: The value determined the ESCC establishes character |



| Bit    |         |     | Reset |                                                                                 |
|--------|---------|-----|-------|---------------------------------------------------------------------------------|
| Number | Field   | R/W | Value | Description                                                                     |
| 3      | Data    | R   | Х     | Data Carrier Detect Status                                                      |
|        | Carrier |     |       | If the DCD IE bit in WR15 is set, this bit indicates the state                  |
|        | Detect  |     |       | of the $\overline{\text{DCD}}$ pin the last time any of the enabled External/   |
|        | Status  |     |       | Status bits changed.                                                            |
|        |         |     |       | Any transition on the $\overline{\text{DCD}}$ pin, while no interrupt is        |
|        |         |     |       | pending, latches the state of the $\overline{\text{DCD}}$ pin and generates an  |
|        |         |     |       | External/Status interrupt. If the DCD IE is reset, this bit                     |
|        |         |     |       | merely reports the current, unlatched state of the $\overline{\text{DCD}}$ pin. |
|        |         |     |       | 1: Indicates the state of the DCD pin after External/Status                     |
|        |         |     |       | bit change.                                                                     |
|        |         |     |       | 0: Indicates the current, unlatched state of the DCD pin.                       |
| 2      | Tx      | R   | 1     | Tx Buffer Empty Status                                                          |
|        | Buffer  |     |       | This bit is 1 when the transmit FIFO is empty. It is reset                      |
|        | Empty   |     |       | while the CRC is sent in a synchronous or SDLC mode and                         |
|        | Status  |     |       | while the transmit FIFO is not empty. The bit is reset when a                   |
|        |         |     |       | character is loaded into the transmit FIFO.                                     |
|        |         |     |       | The status of this bit is not related to the Transmit Interrupt                 |
|        |         |     |       | Status or the state of WR7' Bit 5, but it indicates the status                  |
|        |         |     |       | of the entry location of the Transmit FIFO and whether                          |
|        |         |     |       | more data can be written.                                                       |
|        |         |     |       | This bit is 1 after a hardware or channel reset.                                |
|        |         |     |       | 1: Transmit FIFO is empty.                                                      |
|        |         |     |       | 0: Transmit FIFO is not empty.                                                  |



| Bit<br>Number | Field                                       | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|---------------------------------------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | Zero<br>Count<br>Status                     | R   | 0              | Zero Count Status<br>If the Zero Count Interrupt Enable bit is set in WR15, this bit<br>is 1 while the counter in the Baud Rate Generator is at the<br>count of 0. If there is no other External/Status interrupt<br>condition pending at the time this bit is set, an External/<br>Status interrupt is generated.<br>However, if there is another External/Status interrupt<br>pending at this time, no interrupt is initiated until interrupt<br>service is complete. If the Zero Count condition does not<br>persist beyond the end of the interrupt service routine, no<br>interrupt is generated.<br>This bit is not latched High, even though the other External/<br>Status latches close as a result of the Low-to-High transition<br>on ZC. The interrupt routine must check the other External/<br>Status conditions for changes.<br>If none changed, ZC was the source. In polled applications,<br>check the IP bit in RR3 for a status change and then proceed<br>as in the interrupt service routine.<br>1: An External/Status interrupt is generated.<br>0: No External/Status interrupt is generated. |
| 0             | Receive<br>Char-<br>acter<br>Avail-<br>able | R   | 0              | <ul> <li>Receive Character Available</li> <li>A channel or hardware reset empties the receive data FIFO.</li> <li>The status of this bit is independent of WR7 ' Bit 3.</li> <li>1: At least one character is available in the receive data FIFO.</li> <li>0: The receive data FIFO is completely empty.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



386

## **Special Receive Condition Status Register (RR1)**

RR1 contains the Special Receive Condition status bits and the residue codes for the l-field in SDLC mode. If the SDLC Status FIFO is enabled, some of these bits reflect the oldest entry in the FIFO.

| 7               | 6                         | 5                   | 4            | 3 |              | 1 | 0        |
|-----------------|---------------------------|---------------------|--------------|---|--------------|---|----------|
| End of<br>Frame | CRC<br>Frequency<br>Error | Rx Overrun<br>Error | Parity Error | I | Residue Code | e | All Sent |
| R               | R                         | R                   | R            |   | R            |   | R        |
| 0               | 0                         | 0                   | 0            | 0 | 1            | 1 | Х        |



| Bit<br>Number | Field                               | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|-------------------------------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | End of<br>Frame<br>(SDLC)<br>Status | R   | 0              | <b>End of Frame (SDLC) Status</b><br>This bit is used only in SDLC mode and indicates that a valid closing flag has been received and that the CRC Error bit and residue codes are valid. This bit is reset by issuing the Error Reset command. It is also updated by the first character of the following frame. This bit is reset in any mode other than SDLC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6             | CRC/<br>Framing<br>Error<br>Status  | R   | 0              | <b>CRC/Framing Error Status</b><br>If a framing error occurs in Asynchronous mode, this bit is<br>set (and not latched) for the receive character in which the<br>framing error occurred. Detection of a framing error adds an<br>additional one-half bit to the character time so that the<br>framing error is not interpreted as a new Start bit.<br>In Synchronous and SDLC modes, this bit indicates the<br>result of comparing the CRC checker to the appropriate<br>check value. This bit is reset by issuing an Error Reset<br>command, but the bit is never latched. Therefore, it is<br>always updated when the next character is received.<br>When used for CRC error status in Synchronous or SDLC<br>modes, this bit is usually set because most bit combinations,<br>except for a correctly completed message, result in a non-<br>zero CRC.<br>If the Status FIFO is enabled (refer to the descriptions for<br>WR15 Bit 2 and RR7 Bits 76), this bit reflects the status<br>stored at the exit location of the Status FIFO. |



| Bit<br>Number | Field                                  | R/W | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|----------------------------------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5             | Receiver<br>Overrun<br>Error<br>Status | R   | 0              | Receiver Overrun Error Status<br>This bit indicates that the Receive FIFO has overflowed.<br>Only the character that has been written over is flagged with<br>this error.<br>When that character is read, the Error condition is latched<br>until reset by the Error Reset command. Also, a Special<br>Receive Condition vector is returned, caused by the overrun<br>characters and all subsequent characters received until the<br>Error Reset command is issued.<br>If the Status FIFO is enabled (refer to the descriptions for<br>WR15 Bit 2 and RR7 Bits 76), this bit reflects the status<br>stored at the exit location of the Status FIFO. |
| 4             | Parity<br>Error<br>Status              | R   | 0              | Parity Error Status<br>When parity is enabled, this bit is set for characters whose<br>parity does not match the programmed sense (even/odd).<br>This bit is latched so that once an error occurs, it remains set<br>until the Error Reset command is issued.<br>If the parity in Special Condition bit is set, a parity error<br>causes a Special Receive Condition vector to be returned on<br>the character containing the error and on all subsequent<br>characters until the Error Reset command is issued.                                                                                                                                    |



|                    |                 | Reset             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------|-----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Field              | R/W             | Value             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Residue            | R               | 1, 1, X           | Residue Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Code               |                 |                   | In those cases in SDLC mode where the received I-Field is<br>not an integral multiple of the character length, these three<br>bits indicate the length of the I-Field and are meaningful<br>only for the transfer in which the end of frame bit is set.<br>This field is set to 011 by a channel or hardware reset and is<br>forced to this state in Asynchronous mode. These three bits<br>can leave this state only if SDLC is selected and a character<br>is received. Figure 29 depicts the meaning of the Residue<br>Codes for 5 through 8 bit characters.<br>If the Status FIFO is enabled (refer to the descriptions for<br>WR15, Bit 2 and RR7, Bits 76), these bits reflect the status<br>stored at the exit location of the Status FIFO.<br>I-Field bits are right-justified in all cases.<br>Figure 30 describes the residue codes for no residue, that is,<br>when the I-Field boundary lies on a character boundary |
| All Sent<br>Status | R               | Х                 | All Sent Status<br>In Asynchronous mode, this bit is set when all characters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                    |                 |                   | have completely cleared the transmitter pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                    |                 |                   | Most modems contain additional delays in the data path,<br>which requires the modem control signals to remain active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    |                 |                   | until after the data has cleared both the transmitter and the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                    |                 |                   | modem. This bit is always set in synchronous and SDLC modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                    | Residue<br>Code | Residue R<br>Code | Residue R 1, 1, X<br>Code All Sent R X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |









Figure 30. Residue Values vs. Last Characters of Frame, 6 Bits/Character



391



Figure 31. Residue Values vs. Last Characters of Frame, 5 Bits/Character

## Interrupt Vector Status Register (RR2)

RR2 reflects the interrupt vector written into WR2, but includes status information in bits 1 and 2 or in bits 6 and 5, depending on the state of the Status High/Status Low bit in WR9 and independent of the state of the VIS bit in WR9. The vector is modified according to the table located in the explanation of the VIS bit in WR9. If no interrupts are pending, both of these status bits are 1.



392

Z80185/Z80195

## **Interrupt Pending Register (RR3)**

RR3 is the Interrupt Pending register. The status of each of the Interrupt Pending bits in the ESCC channel is reported in this register. Unused bits are always returned as 0.

| 7 | 6        | 5 | 4    | 3                      |          | 0 |
|---|----------|---|------|------------------------|----------|---|
| R | Reserved |   | TXIP | External/<br>Status IP | Reserved |   |
|   |          | R | R    | R                      |          |   |

# Transmit/Receive Miscellaneous Parameters and Modes Register (RR4)

RR4 reflects the contents of WR4 provided the Extended Read option is enabled. Otherwise, this register returns an image of RR0.

## **Transmit Parameters and Controls Register (RR5)**

RR5 reflects the contents of WR5 provided the Extended Read option is enabled. Otherwise, this register returns an image of RR1.

## Least Significant Byte of Byte Count (RR6)

RR6 contains the least significant byte of the frame Byte Count (BC) that is currently at the top of the Status FIFO. This register is readable only if the FIFO is enabled; that is, WR15 Bit 2 is 1. Otherwise, this register is an image of RR2.



| 7 |               | 0 |
|---|---------------|---|
|   | Byte Count 70 |   |
|   | R             |   |
|   | Х             |   |

### Most Significant Byte of Byte Count Register (RR7)

RR7 contains the most significant six bits of the frame byte count that is currently at the top of the Status FIFO. Bit 7 is the FIFO Overflow Status and Bit 6 is the FIFO Data Available Status. This register is readable only if the FIFO is enabled; that is, WR15 Bit 2 is 1. Otherwise this register is an image of RR3. For the FIFO and byte count logic to operate, the registers must be read in the following order: RR7, RR6, RR1.

If the FIFO overflows, the FIFO and the FIFO Overflow Status bit are cleared by disabling and then re-enabling the FIFO through the FIFO control bit (WR15, Bit 2).

| 7                | 6                      | 5 | 4 | 3       | 2       | 1 | 0 |
|------------------|------------------------|---|---|---------|---------|---|---|
| FIFO<br>Overflow | FIFO Data<br>Available |   |   | Byte Co | unt 138 |   |   |
| R                | R                      | R | R | R       | R       | R | R |
| Х                | Х                      | Х | Х | Х       | Х       | Х | Х |



394

| Bit    |        |     | Reset |                                                        |
|--------|--------|-----|-------|--------------------------------------------------------|
| Number | Field  | R/W | Value | Description                                            |
| 7      | FIFO   | R   | Х     | FIFO Overflow Status                                   |
|        | Over-  |     |       | 1: FIFO has Overflowed.                                |
|        | flow   |     |       | 0: Normal operation.                                   |
|        | Status |     |       |                                                        |
| 6      | FIFO   | R   | Х     | FIFOData Available                                     |
|        | Data   |     |       | 1: Status Reads from FIFO. Status reads come from FIFO |
|        | Avail- |     |       | (FIFO is not empty).                                   |
|        | able   |     |       | 0: Status Reads from ESCC. Status reads bypass FIFO    |
|        |        |     |       | (because FIFO is empty).                               |
| 5      | BC13   |     | Х     |                                                        |
| 4      | BC12   |     | Х     |                                                        |
| 3      | BC11   |     | Х     |                                                        |
| 2      | BC10   |     | Х     |                                                        |
| 1      | BC9    |     | Х     |                                                        |
| 0      | BC8    |     | Х     |                                                        |

## **Receive Data Register (RR8)**

RR8 is the Receive Data register.

## Interrupt Vector Register (RR9)

RR9 reflects the contents of WR3 provided the Extended Read option has been enabled. Otherwise, it returns an image of RR13.



## Miscellaneous Status Register (RR10)

RR10 contains some miscellaneous status bits. Unused bits are always 0.

| 7                 | 6                                  |     | 5              | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3                                                                                                                                                                                                                                                              | 1                                                                                                 | 0                                             |  |
|-------------------|------------------------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------|--|
| 1 Clock<br>Missed |                                    |     | Reserved       | LoopSend                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reserved                                                                                                                                                                                                                                                       | On Loop                                                                                           | Reserved                                      |  |
| R                 | R                                  |     |                | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                | R                                                                                                 |                                               |  |
| 0                 | Х                                  |     |                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                | 0                                                                                                 |                                               |  |
| Bit<br>Number     | Field                              | R/W | Reset<br>Value | Descriptio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | n                                                                                                                                                                                                                                                              |                                                                                                   |                                               |  |
| 7                 | One<br>Clock<br>Missing<br>Status  | R   | . 0            | While open<br>when it doo<br>in the wind<br>reset by a F<br>command i<br>while the E<br>1: DPLL h<br>lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <b>Missing Status</b><br>rating in an FM mode, the<br>es not detect a clock edge<br>low where it is expected.<br>Reset Missing Clock or E<br>in WR14. In the NRZI mo<br>DPLL is disabled, this bit<br>as not detected a clock ed<br>ue is the default value of | e on the inco<br>This bit is la<br>inter Search<br>ode of operat<br>is always 0.<br>dge on the in | ming lines<br>atched until<br>Mode<br>ion and |  |
| 6                 | Two<br>Clocks<br>Missing<br>Status | R   | X              | <ul> <li>0: This value is the default value of this bit.</li> <li>Two Clocks Missing Status</li> <li>While operating in an FM mode, the DPLL sets this bit to 1 when it does not detect a clock edge in two successive bits. At the same time the DPLL enters the Search mode. This bit is latched until reset by a Reset Missing Clock or Enter Search Mode command in WR14 Bits 57. In the NRZI mode of operation and while the DPLL is disabled, this bit is always 0.</li> <li>1: DPLL has not detected a clock edge in two successive bits.</li> <li>0: This value is the default value of this bit.</li> </ul> |                                                                                                                                                                                                                                                                |                                                                                                   |                                               |  |
| 5                 | Reserved                           |     |                | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Must be 0.                                                                                                                                                                                                                                                     |                                                                                                   |                                               |  |



396

| Bit    |                           |     | Reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|---------------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Field                     | R/W | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4      | Loop<br>Sending<br>Status |     | 0     | Loop Sending Status<br>This bit is 1 in SDLC Loop mode while the transmitter is in<br>control of the Loop, that is, while the ESCC channel is<br>actively transmitting on the Loop. This bit is reset (0) at all<br>other times.<br>This bit can be polled in SDLC mode to determine when the<br>closing flag has been sent.<br>1: Transmitter is in control of the Loop in SDLC Loop<br>mode.<br>0: This value is the default value of this bit. |
| 32     | Reserved                  |     |       | <b>Reserved.</b> Must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1      | On Loop<br>Status         |     | 0     | On Loop Status<br>This bit is 1 while the ESCC channel is actually On Loop in<br>SDLC Loop mode. This bit is 1 in the X21 mode (Loop<br>mode selected while in monosync) when the transmitter<br>goes active. This bit is 0 at all other times. This bit can also<br>be polled in SDLC mode to determine when the closing flag<br>has been sent.<br>1: ESCC is On Loop in SDLC Loop mode.<br>0: This value is the default value of this bit.      |
| 0      | Reserved                  | -   |       | Reserved. Must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                              |

## Miscellaneous Tx/Rx Control Bits Register (RR11)

RR11 reflects the contents of WR10 provided the Extended Read option has been enabled. Otherwise, this register returns an image of RR15.



397

# Lower Byte of Baud Rate Generator Time Constant Register (RR12)

RR12 returns the value stored in WR12, the lower byte of the time constant for the BRG.

| 7 |                  | 0 |
|---|------------------|---|
|   | Time Constant 70 |   |
|   | R                |   |
|   | Х                |   |

| Bit    |       |     | Reset |             |               |
|--------|-------|-----|-------|-------------|---------------|
| Number | Field | R/W | Value | Description |               |
| 7      |       | R   | Х     | TC7         |               |
| 6      |       | R   | Х     | TC6         |               |
| 5      |       | R   | Х     | TC5         |               |
| 4      |       | R   | Х     | TC4         | Lower Byte of |
| 3      |       | R   | Х     | TC3         | Time Constant |
| 2      |       | R   | Х     | TC2         |               |
| 1      |       | R   | Х     | TC1         |               |
| 0      |       | R   | Х     | TC0         |               |



398

## Upper Byte of Baud Rate Generator Time Constant Register (RR13)

RR13 returns the value stored in WR13, the upper byte of the time constant for the BRG.

Х

| 7 |                   | 0 |
|---|-------------------|---|
|   | Time Constant 158 |   |
|   |                   | R |

| Bit    |       |     | Reset |             |               |
|--------|-------|-----|-------|-------------|---------------|
| Number | Field | R/W | Value | Description |               |
| 7      |       | R   | Х     | TC8         |               |
| 6      |       | R   | Х     | TC9         | -             |
| 5      |       | R   | Х     | TC10        | -             |
| 4      |       | R   | Х     | TC11        | Upper Byte of |
| 3      |       | R   | Х     | TC12        | Time Constant |
| 2      |       | R   | Х     | TC13        | -             |
| 1      |       | R   | Х     | TC14        | -             |
| 0      |       | R   | Х     | TC15        |               |

## Contents of Write Register 7 Prime Register (RR14)

RR14 reflects the contents of WR7' provided the Extended Read option is enabled. Otherwise, this register returns an image of RR10.



399

## External/Status Interrupt Control Register (RR15)

RR15 reflects the value stored in WR15, the External/Status IE bits. The two reserved bits must be 0. Refer to "External/Status Interrupt Control Register (WR15)" on page 376.

| 7                                      | 6                                                   | 5                                       | 4                                | 3                                                | 2        | 1                                 | 0        |
|----------------------------------------|-----------------------------------------------------|-----------------------------------------|----------------------------------|--------------------------------------------------|----------|-----------------------------------|----------|
| Break/<br>Abort<br>Interrupt<br>Enable | Transmit<br>Underrun/<br>EOM<br>Interrupt<br>Enable | Clear to<br>Send<br>Interrupt<br>Enable | Sync/Hunt<br>Interrupt<br>Enable | Data<br>Carrier<br>Detect<br>Interrupt<br>Enable | Reserved | Zero Count<br>Interrupt<br>Enable | Reserved |
| W                                      | W                                                   | W                                       | W                                | W                                                |          | W                                 |          |
| 1                                      | 1                                                   | 1                                       | 1                                | 1                                                |          | 0                                 |          |





401

## **Instruction Set**

## INTRODUCTION

This chapter describes the Z80185/Z80195 processor instruction set. To minimize the number of pages and redundant information, instructions differ only where the operands reside together. After introductory information, instructions are in alphabetical order. Each description includes the following:

- The top line of each includes the assembly language mnemonic and operands. These items identify the instruction. One instruction description may cover many different instructions. Operands are often given in alphabetic code that stands for many possible values.
- The Operation section indicates the function of the instruction in a symbolic form.
- The Format section indicates how the instruction is structured in memory. For instructions with more than one type of operand, separate formats are given for each type.
- The Description section contains a textural explanation of the instruction's use and the processing that occurs at executions.
- Timing indicates the number of machine cycles (M cycles) and minimum number of clock ticks (T states) the processor requires to execute the instruction. For instructions with more than one type of operand, separate timings may be given for each type.

The number of M cycles indicates only the number of read and write bus cycles that occur during the instruction fetching and execution. Internal idle times are not included in the number of M cycles. The minimum number of T states required to execute instructions are given separately for the Z80 and Z80185, and each total is followed by a breakdown of the



402

number of clocks required for each M cycle and internal idle period (n *idle*). The Z80 timings are included for reference only. In some Z80 T-state breakdowns, short internal idle times may not be broken out from the M cycle that they precede or follow. I/O instructions for T states are given separately for registers in the Z180 core (those which are typically addressed 0-3FH) and for all other on-chip and off-chip registers, indicating that the processor automatically inserts one wait state.

- Flags indicate if and how the instruction affects the Flag register F'.
- An example is included for most instruction types.

## **OPERAND CODES**

| Operand        | Description                                                                                                                                                     |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (aa)           | (mn), (IX+d), (IY+d), or the 8-bit value of memory at the address in BC, DE, or HL.                                                                             |
| сс             | Condition code Z, NZ, C, NC, PE, PO, P, or M                                                                                                                    |
| cc'            | Condition code Z, NZ, C, or NC                                                                                                                                  |
| d              | Signed 8-bit displacement, from an index register or the Program Counter (PC)                                                                                   |
| ee             | 16-Bit register BC, DE, HL, SP, IX, or IY                                                                                                                       |
| (IX+d), (IY+d) | The 8-bit value of memory at the address calculated by adding the value of index register IX or IY and the signed 8-bit displacement d given in the instruction |
| m              | r or (HL) or (IX+d) or (IY+d)                                                                                                                                   |
| mn             | 16-Bit immediate or literal address or value given in the instruction                                                                                           |
| (mn)           | 8-Bit value of memory at an address given in the instruction                                                                                                    |
| n              | 8-Bit immediate or literal value given in the instruction                                                                                                       |

#### Table 23. Operand





403

| Operand | Description                                                                                                          |  |
|---------|----------------------------------------------------------------------------------------------------------------------|--|
| рр      | 16-Bit register BC, DE, HL, IX, IY, or the concatenation of the Accumulator A as the MSB and the Flag F as the LSB   |  |
| qq      | 16-Bit register BC, DE, HL, or the concatenation of the Accumulator A as the MSB and the Flag F as the LSB           |  |
| r       | 8-Bit register A, B, C, D, E, H, or L                                                                                |  |
| rr      | 16-Bit register HL, IX, or IY                                                                                        |  |
| S       | r or n or (HL) or (IX+d) or (IY+d)                                                                                   |  |
| SS      | 16-Bit register BC, DE, HL, or the SP                                                                                |  |
| tt      | Similar to ss, except that the encoded value that corresponds to HL indicates the destination register HL, IX, or IY |  |

Table 23. Operand

## **Z80 STATUS INDICATOR FLAGS**

The Flag registers (F and F') supply information to the user about the state of the Z80 at any given time. Figure 32 depicts the bit positions for each flag.



Figure 32. Flags Bit Positions



404

| <u>Symbol</u> | Field Name           |
|---------------|----------------------|
| С             | Carry Flag           |
| Ν             | Add/Subtract         |
| P/V           | Parity/Overflow Flag |
| Н             | Half Carry Flag      |
| Z             | Zero Flag            |
| S             | Sign Flag            |
| Х             | Not Used             |

Each of the two flag registers has 6 bits of status information that are set or cleared by CPU operations. (Bits 3 and 5 are not used.) Four of these bits (C, P/V, Z, and S) may be tested for use with conditional JUMP, CALL, or RETURN instructions. Two flags may not be tested (H, N) and are used for BCD arithmetic.

## **Carry Flag**

The Carry Flag (C) is set or cleared depending on the operation performed. For ADD instructions that generate a Carry, and SUB instructions that generate a Borrow, the Carry Flag sets. The Carry Flag is reset by an ADD that does not generate a Carry, and by a SUB that does not generate a Borrow. This saved Carry facilitates software routines for extended precision arithmetic. Also, the DAA instruction sets the Carry Flag if the conditions for making the decimal adjustment are met.

For instructions RLA, RRA, RL, and RR, the Carry bit is used as a link between the least significant byte (LSB) and most significant byte (MSB) for any register or memory location. During instructions RLCA, RLC, and SLA, the Carry contains the last value shifted out of Bit 7 of any register or memory location. During instructions RRCA, RRC, SRA, and SRL, the Carry contains the last value shifted out of Bit 0 of any register or memory location.



For the logical instructions AND, OR, and XOR, the Carry is reset.

The Carry Flag can also be set by the Set Carry Flag (SCF) and complemented by the Compliment Carry Flag (CCF) instructions.

## Add/Subtract Flag

The Add/Subtract Flag (N) is used by the Decimal Adjust Accumulator instruction (DAA) to distinguish between ADD and SUB instructions. For ADD instructions, N is cleared to 0. For SUB instructions, N is set to 1.

## Parity/Overflow Flag

The Parity/Overflow Flag (O/V) is set to a specific state depending on the operation performed.

For arithmetic operations, this flag indicates an Overflow condition when the result in the Accumulator is greater than the maximum possible number (+127) or is less than the minimum possible number (-128). This Overflow condition is determined by examining the sign bits of the operands.

For addition, operands with different signs never cause Overflow. When adding operands with like signs and the result has a different sign, the Overflow Flag is set, for example:

| +120 | = | 0111 | 1000 |       |     |
|------|---|------|------|-------|-----|
| +105 | = | 0110 | 1001 |       |     |
| +225 | = | 1110 | 0001 | (-95) | SUM |

The two numbers added together resulted in a number that exceeds +127 and the two positive operands have resulted in a negative number (-95), which is incorrect. The Overflow Flag is therefore set.

For subtraction, Overflow can occur for operands of unlike signs. Operands of like sign never cause Overflow, for example:



406

+127 0111 1111 MINUEND (-) -64 1100 0000 SUBTRAHEND +191 1011 1111 DIFFERENCE

The minuend sign has changed from a Positive to a negative, giving an incorrect difference. Overflow is therefore set.

Another method for identifying an Overflow is to observe the Carry to and out of the sign bit. If there is a Carry in and no Carry out, or if there is no Carry in and a Carry out, then Overflow has occurred.

This flag is also used with logical operations and rotate instructions to indicate the resulting parity is Even. The number of 1 bits in a byte are counted. If the total is Odd, ODD parity is flagged (P is 0). If the total is Even, EVEN parity is flagged (P is s1).

During search instructions (CPI, CPIR, CPD, CPDR) and block transfer instructions (LDI, LDIR, LDD, LDDR), the P/V Flag monitors the state of the Byte Count Register (BC). When decrementing, if the byte counter decrements to 0, the flag is cleared to 0, otherwise the flag is set to1.

During LD A, I and LD A, R instructions, the P/V Flag is set with the value of the interrupt enable flip-flop (IEF2) for storage or testing.

When inputting a byte from an I/O device with an IN r, (C), or INO r, (N) instruction, the P/V Flag is adjusted to indicate the data parity.

## Half-Carry Flag

The Half-Carry Flag (H) is set (1) or cleared (0) depending on the Carry and Borrow status between Bits 3 and 4 of an 8-bit arithmetic operation. This flag is used by the Decimal Adjust Accumulator instruction (DAA) to correct the result of a packed BCD add or subtract operation. The H Flag is set (1) or cleared (0) according to the following table:



| H Flag | Add                                 | Subtract                    |
|--------|-------------------------------------|-----------------------------|
| 1      | A Carry occurs from Bit 3 to Bit 4  | A Borrow from Bit 4 occurs  |
| 0      | No Carry occurs from Bit 3 to Bit 4 | No Borrow from Bit 4 occurs |

## Zero Flag

The Zero Flag (Z) is set (1) or cleared (0) if the result generated by the execution of certain instructions is 0.

For 8-bit arithmetic and logical operations, the Z flag is set to 1 if the resulting byte in the Accumulator is 0. If the byte is not 0, the Z flag is 0 or 1.

For compare (Search) instructions, the Z flag is set to 1 if the value in the Accumulator is equal to the value in the memory location indicated by the value of the Register pair HL.

When testing a bit in a register or memory location, the Z flag contains the complemented state of the indicated bit (see "Bit b, s").

When inputting or outputting a byte between a memory location and an I/ O device (INI, IND, OUTI, and OUTD), if the result of decrementing the B Register is 0, the Z flag is 1, otherwise the Z flag is 0. Also for byte inputs from I/O devices using IN r, (C) or INO r, (n), the Z flag is set to indicate a 0-byte input.

## Sign Flag

In some instructions, the Sign Flag (S) stores the state of the most significant bit of the result. When the Z80 performs arithmetic operations on signed numbers, the binary twos-complement notation is used to represent and process numeric information. A positive number is identified by a 0 in Bit 7. A negative number is identified by a 1. The binary equivalent of the magnitude of a positive number is stored in bits 0



408

to 6 for a total range of from 0 to 127. A negative number is represented by the twos complement of the equivalent positive number. The total range for negative numbers is from -1 to -128.

When inputting a byte from an I/O device to a register using an IN r, (C) or INO r, (n) instruction, the S Flag indicates the state of Bit 7.

## **INSTRUCTION SUMMARY**

|                               |               | iiii y                               |
|-------------------------------|---------------|--------------------------------------|
| Name                          | Assembler     | Description                          |
| Add with Carry (8 bit)        | ADC A,s       | A " A + s + carry                    |
| Add with Carry (16 bit)       | ADC HL,ss     | HL " HL + ss + carry                 |
| Add (8 bit)                   | ADD A,s       | A " A + s                            |
| Add (16 bit)                  | ADD rr,tt     | rr ¨ rr + tt                         |
| Logical And                   | AND A,s       | A " A and s                          |
| Bit Test                      | BIT b,m       | Set Z flag per bit                   |
| Call Subroutine Conditionally | CALL<br>cc,mn | If cc, call subroutine at address mn |
| Call Subroutine               | CALL mn       | call subroutine at address mn        |
| Complement Carry Flag         | CCF           | carry " not carry                    |
| Compare                       | CP A,s        | Compare Accumulator                  |
| Compare and Decrement         | CPD           | Compare A vs. (HL), Decrement HL, B  |
| Compare, Decrement, Repeat    | CPDR          | Scan memory block for match with A   |
| Compare and Increment         | CPI           | Compare A vs. (HL), Increment HL, B  |
| Compare, Increment, Repeat    | CPIR          | Scan memory block for match with A   |
| Complement                    | CPL           | Ones Complement Accumulator          |
|                               |               |                                      |

#### Table 24. Instruction Summary


409

| Name                        | Assembler  | Description                               |
|-----------------------------|------------|-------------------------------------------|
| Decimal Adjust Accumulator  | DAA        | Corrects decimal add or subtract          |
| Decrement (16 bit)          | DEC ee     | ee " ee - 1                               |
| Decrement (8 bit)           | DEC m      | m "m - 1                                  |
| Disable Interrupts          | DI         | Clears IEF1 and IEF2 flags                |
| Decrement, Jump if Non-Zero | DJNZ d     | Decrement B, jump if not zero             |
| Enable Interrupts           | EI         | Sets IEF! and IEF2 flags                  |
| Exchange Accumulator/Flags  | EX AF,AF'  | Exchange AF with their alternates         |
| Exchange DE and HL          | EX DE,HL   | DE ' HL                                   |
| Exchange with Top of Stack  | EX (SP),rr | Exchange rr with top stack entry          |
| Exchange Register Banks     | EXX        | Exchange BC, DE, HL with alternates       |
| Halt                        | HALT       | Halts processor execution                 |
| Interrupt Mode              | IM n       | Set INT0 interrupt mode 0, 1, or 2        |
| Input                       | IN A,(n)   | Input to A from port (A,n)                |
| Input                       | IN r,(C)   | Input to Register r from port (C) or (BC) |
| Input from Page 0           | IN0 r,(n)  | Input to Register r from port (0,n)       |
| Increment (16 bit)          | INC ee     | ee " ee + 1                               |
| Increment (8 bit)           | INC m      | m " m + 1                                 |
| Input and Decrement         | IND        | (HL) " port (C), HL " HL - 1, B " B - 1   |
| Input, Decrement, Repeat    | INDR       | Repeat IND until B = 0                    |
| Input and Increment         | INI        | (HL) " port (C), HL " HL + 1, B " B - 1   |
| Input, Increment, Repeat    | INIR       | Repeat INI until B = 0                    |
| Jump via Register           | JP (rr)    | PC " (rr)                                 |

 Table 24.
 Instruction Summary (continued)



| Name                        | Assembler  | Description                          |
|-----------------------------|------------|--------------------------------------|
| Jump Conditionally          | JP cc,mn   | If cc, PC " mn                       |
| Jump Relative Conditionally | JR cc',d   | If cc', PC $$ PC $\pm$ d             |
| Jump                        | JP mn      | PC " mn                              |
| Jump Relative               | JR d       | PC " PC $\pm d$                      |
| Load to Memory (8 bit)      | LD (aa),A  | Store A at (aa)                      |
| Load to Memory (16 bit)     | LD (mn),ee | Store ee at (mn)                     |
| Load from Memory (8 bit)    | LD A,(aa)  | Load A from (aa)                     |
| Load from Register I        | LD A,I     | A ¨ I                                |
| Load from Register R        | LD A,R     | A " R                                |
| Load Immediate (16 bit)     | LD ee,mn   | Load ee with immediate value mn      |
| Load from Memory (16 bit)   | LD ee,(mn) | Load ee from (mn)                    |
| Load to Register I          | LD I,A     | I ¨ A                                |
| Load Immediate (8 bit)      | LD m,n     | Load m with immediate value m        |
| Load from Register (8 bit)  | LD m,r     | Store r to m                         |
| Load to Register R          | LD R,A     | R¨A                                  |
| Load to Register (8 bit)    | LD r,s     | Load r from s                        |
| Load Stack Pointer          | LD SP,rr   | SP " rr                              |
| Load and Decrement          | LDD        | (DE)"(HL), DE"DE-1, HL"HL-1, BC"BC-1 |
| Load, Decrement, Repeat     | LDDR       | Repeat LDD until BC = 0              |
| Load and Increment          | LDI        | (DE)"(HL), DE"DE+1, HL"HL+1, BC"BC-1 |
| Load, Increment, Repeat     | LDIR       | Repeat LDI until BC = 0              |
| Multiply                    | MLT ss     | ss " $ss_H$ times $ss_L$             |

#### Table 24. Instruction Summary (continued)



411

| Name                               | Assembler  | Description                            |
|------------------------------------|------------|----------------------------------------|
| Negate                             | NEG        | Twos complement accumulator            |
| No Operation                       | NOP        | Do nothing                             |
| Inclusive Or                       | OR A,s     | A " A or s                             |
| Output and Decrement (page 0)      | OTDM       | Port (0,C)"(HL), HL"HL-1, C"C-1, B"B-1 |
| Output, Decrement, Repeat (page 0) | OTDMR      | Repeat OTDM until B = 0                |
| Output, Decrement, Repeat          | OTDR       | Repeat OUTD until B = 0                |
| Output and Increment (page 0)      | OTIM       | Port (0,C)"(HL), HL"HL+1, C"C+1, B"B-1 |
| Output, Increment, Repeat (page 0) | OTIMR      | Repeat OTIM until B = 0                |
| Output, Decrement, Repeat          | OTIR       | Repeat OUTI until B = 0                |
| Output                             | OUT (C),r  | Port (C) or (BC) "r                    |
| Output                             | OUT (n),A  | Port (n) " A                           |
| Output to Page 0                   | OUT0 (n),r | Port (0,n) " r                         |
| Output and Decrement               | OUTD       | Port (C)"(HL), HL"HL-1, B"B-1          |
| Output and Increment               | OUTI       | Port (C)"(HL), HL"HL+1, B"B-1          |
| Pop from Stack                     | POP pp     | pp " (SP), SP " SP+2                   |
| Push onto Stack                    | PUSH pp    | SP " SP-2, SP " pp                     |
| Reset Bit                          | RES b,m    | Bit b of m " 0                         |
| Return                             | RET        | PC " (SP), SP " SP+2                   |
| Return Conditionally               | RET cc     | If cc, {PC " (SP), SP " SP+2}          |
| Return from Interrupt              | RETI       | As RET, recognized by Z80 peripherals  |
| Return from NMI                    | RETN       | IEF1 " IEF2, PC " (SP), SP " SP+2      |

 Table 24.
 Instruction Summary (continued)



| Name                                 | Assembler | Description                           |
|--------------------------------------|-----------|---------------------------------------|
| Rotate Left                          | RL m      | Rotate m Left through carry           |
| Rotate Left Accumulator              | RLA       | Rotate A Left through carry           |
| Rotate Left Circular                 | RLC m     | Rotate m Left into (not thru) carry   |
| Rotate Left Circular Accumulator     | RLCA      | Rotate A Left into (not thru) carry   |
| Rotate Left Decimal                  | RLD       | Rotate bits 3-0 of A Left with (HL)   |
| Rotate Right                         | RR m      | Rotate m Right through carry          |
| Rotate Right Accumulator             | RRA       | Rotate A Right through carry          |
| Rotate Right Circular                | RRC m     | Rotate m Right into (not thru) carry  |
| Rotate Right Circular<br>Accumulator | RRCA      | Rotate A Right into (not thru) carry  |
| Rotate Right Decimal                 | RRD       | Rotate bits 3-0 of A Right with (HL)  |
| Restart                              | RST p     | CALL to fixed location 00H, 08H,, 38H |
| Subtract with Carry (8 bit)          | SBC A,s   | A " A - s - carry                     |
| Subtract with Carry (16 bit)         | SBC HL,ss | HL " HL - ss - carry                  |
| Set Carry Flag                       | SCF       | Carry "1                              |
| Set Bit                              | SET b,m   | Bit b of m " 1                        |
| Shift Left Arithmetic                | SLA m     | Shift m left with incoming 0          |
| Sleep                                | SLP       | Draws less power than Halt            |
| Shift Right Arithmetic               | SRA m     | Shift m Right, replicating sign bit   |
| Shift Right Logical                  | SRL m     | Shift m Right with incoming 0         |
| Subtract                             | SUB A,s   | A '' A - s                            |

#### Table 24. Instruction Summary (continued)





| Name         | Assembler | Description                   |
|--------------|-----------|-------------------------------|
| Test         | TST A,s   | Set Z flag per A and s        |
| Test I/O     | TSTIO n   | Set Z flag per port (C) and n |
| Exclusive Or | XOR A,s   | A " A xor s                   |

 Table 24.
 Instruction Summary (continued)



ADC A, S

414

Add with Carry (8 Bit)

## Operation

 $A \leftarrow A + s + CY$ 

### Format



## Description

The s operand and the C Flag are added to the contents of the Accumulator (A). The result is stored in A, and the flags are set as described below. The s can be any of a Register r, an immediate value n in the instruction, a memory location selected by the contents of Register pair HL, or a memory location selected by the sum of the contents of an



### Add with Carry (8 Bit)

index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |

## Timing

| Instruction   | M Cycles | Z80 T States             | Z18x T States          |
|---------------|----------|--------------------------|------------------------|
| ADC A, r      | 1        | 4                        | 4 (3+1 int)            |
| ADC A, n      | 2        | 7 (4, 3)                 | 6 (3, 3)               |
| ADC A, (HL)   | 2        | 7 (4, 3)                 | 6 (3, 3)               |
| ADC A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, c 3) | 14 (3, 3, 3, 2 int, 3) |
| ADC A, (IY+d) | 4        | 19 (4, 4, 3, 5 int, 3)   | 14 (3, 3, 3, 2 int, 3) |

# ADC A, S

415





### Add with Carry (8 Bit)

## Flags

| Flags | Description                                         |
|-------|-----------------------------------------------------|
| S     | Set when the result is Negative; reset otherwise    |
| Ζ     | Set when the result is 0; reset otherwise           |
| Н     | Set when a Carry occurs from Bit 3; reset otherwise |
| P/V   | Set when an Overflow occurs; reset otherwise        |
| Ν     | Reset                                               |
| С     | Set when a Carry occurs from Bit 7; reset otherwise |

## Example

The Accumulator value is 1. The C Flag is set. The Register pair HL value is 6666H, and address 6666H value is 1. At ADC A, (HL), the Accumulator value is 27H.



Add with Carry (16 Bit)

### ADC HL, SS

417

# Operation

 $\text{HL} \leftarrow \text{HL} + \text{ss} + \text{CY}$ 

## Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | s | s | 1 | 0 | 1 | 0 |    |

## Description

The contents of Register pair ss (any of Register pairs BC, DE, HL, or SP) and the C Flag are added to the contents of Register pair HL, the result is stored in HL, and the flags are set as described below. Operand ss is specified as follows in the assembled object code:

| <b>Register</b> Pair | Hex Value (ss) |
|----------------------|----------------|
| BC                   | 00             |
| DE                   | 01             |
| HL                   | 10             |
| SP                   | 11             |

# Timing

| M Cycles | Z80 T States     | Z18x T States    |
|----------|------------------|------------------|
| 2        | 15 (4, 4, 7 int) | 10 (3, 3, 4 int) |



418

### ADC HL, SS

## Add with Carry (16 Bit)

## Flags

| Flags | Description                                            |
|-------|--------------------------------------------------------|
| S     | Set when the result is Negative; reset otherwise       |
| Ζ     | Set when the result is 0; reset otherwise              |
| R     | Set when a Carry out of Bit 11 occurs; reset otherwise |
| P/V   | Set when an Overflow occurs; reset otherwise           |
| Ν     | Reset                                                  |
| С     | Set when a Carry from Bit 15 occurs; reset otherwise   |

## Example

Register pair BC value is 2222H. Register pair HL value is 5437H and the C Flag is set. At ADC  $\,$  HL , BC, the value of HL is 765AH.



ADD A,S

419

# Operation

 $A \leftarrow A + s$ 

# Format



# Description

The s operand is added to the value in the Accumulator (A), the result is stored in A, and the flags are set as described below. The s can be any of a Register r, an immediate value n in the instruction, a memory location selected by the contents of Register pair HL, or a memory location selected by the sum of the contents of an index Register IX or IY and a



420

### ADD A,S

## Add (8 Bit)

signed 8-bit displacement d. In the register form, r selects a source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

# Timing

| Instruction  | M Cycles | Z80 T States           | Z18x T States          |
|--------------|----------|------------------------|------------------------|
| ADD A,r      | 1        | 4                      | 4 (3, 1 int)           |
| ADD A,n      | 2        | 7 (4, 3)               | 6 (3, 3)               |
| ADD A,(HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| ADD A,(IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| ADD A,(IY+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

# Flags

| Flag | Description                                       |
|------|---------------------------------------------------|
| S    | Set if the result is Negative, reset otherwise    |
| Ζ    | Set if the result is 0; reset otherwise           |
| Н    | Set if a Carry from Bit 3 occurs; reset otherwise |
| P/V  | Set if an Overflow occurs; reset otherwise        |



## ADD A,S

421

Add (8 Bit)

NResetCSet if a Carry from Bit 7 occurs; reset otherwise

## Example

The Accumulator (A) value is 11H. The Index Register IY value is 1000H, and memory location 1005H value is 22H. At ADD A, (IY + 5), the value of A is 33H, and the S, Z, H, P/V, and C flags all reset to 0.



422

ADD RR,TT

#### **Call Subroutine Conditionally**

## Operation

 $rr \leftarrow rr + tt$ 

### Format

| ADD HL, tt | 0 | 0 | t | t | 1 | 0 | 0 | 1 |    |
|------------|---|---|---|---|---|---|---|---|----|
| ADD IX, tt | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD |
|            | 0 | 0 | t | t | 1 | 0 | 0 | 1 |    |
|            | r |   |   |   |   |   |   |   |    |
| ADD IY, tt | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD |
|            | 0 | 0 | t | t | 1 | 0 | 0 | 1 |    |

## Description

The contents of 16-bit Register tt are added to the contents of 16-bit Register rr, the result is stored in rr, and the C Flag indicates a Carry out. The destination Register rr can be Register pair HL or an index Register IX or IY. The source Register tt is encoded as follows:

| Register                   | Hex Value (tt) |
|----------------------------|----------------|
| BC                         | 00             |
| DE                         | 01             |
| Same as rr (HL, IX, or IY) | 10             |
| SP                         | 11             |



423

#### **Call Subroutine Conditionally**

### ADD RR,TT

## Timing

| Instruction | M Cycles | Z80 T States     | Z18x T States    |
|-------------|----------|------------------|------------------|
| ADD HL, tt  | 1        | 11 (4, 7 int)    | 7 (3, 4 int)     |
| ADD IX, tt  | 2        | 15 (4, 4, 7 int) | 10 (3, 3, 4 int) |
| ADD IY, tt  | 2        | 15 (4, 4, 7 int) | 10 (3, 3, 4 int) |

# Flags

| Flags | Description                                          |
|-------|------------------------------------------------------|
| S     | Not affected                                         |
| Ζ     | Not affected                                         |
| Н     | Set if a Carry out of Bit 11 occurs; reset otherwise |
| P/V   | Not affected                                         |
| Ν     | Reset                                                |
| С     | Set if a Carry out of Bit 15 occurs; reset otherwise |

## Example

The Register pair BC value is 0102H. The IX value is 1234H. At ADD IX, BC, the IX value is 1336H, and the C Flag is cleared to 0.



424

Logical And

# Operation

 $\texttt{A} \leftarrow \texttt{A} \text{ and } \texttt{s}$ 

## Format



## Description

The s operand and the value in the Accumulator (A) are combined using a logical AND quantify. The result is stored in A, and the flags are set as described below. The s can be any of a Register r, an immediate value n in the instruction, a memory location selected by the contents of Register pair HL, or a memory location selected by the sum of the contents of an



AND A,S

#### Logical And

index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects a source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

# Timing

| Instruction   | M Cycles | Z80 T States           | Z180x States           |
|---------------|----------|------------------------|------------------------|
| AND A, r      | 1        | 4                      | 4 (3 + 1 int)          |
| AND A, n      | 2        | 7 (4, 3)               | 6 (3, 3)               |
| AND A, (HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| AND A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| AND A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

## Flags

| Flags | Description                                      |
|-------|--------------------------------------------------|
| S     | Set if the result is Negative; reset otherwise   |
| Ζ     | Set if the result is 0; reset otherwise          |
| Н     | Set                                              |
| P/V   | Set if resulting parity is Even; reset otherwise |

## 425



### AND A,S

#### Logical And

| Flags | Description |
|-------|-------------|
| Ν     | Reset       |
| С     | Reset       |

## Example

The B register value is 7BH. The Accumulator value is C3H. At AND A, B, the Accumulator value is 43H.



### BIT B,M

427

# Operation

Z flag  $\leftarrow$  NOT (bit b of m)

# Format

|               | - |   |   | -     |   |   |       | - |    |
|---------------|---|---|---|-------|---|---|-------|---|----|
| BIT b, r      | 1 | 1 | 0 | 0     | 1 | 0 | 1     | 1 | СВ |
|               | 0 | 1 | • | _ b _ | • | • | _ r _ | • |    |
|               |   |   |   |       |   |   |       |   |    |
| BIT b, (HL)   | 1 | 1 | 0 | 0     | 1 | 0 | 1     | 1 | СВ |
|               | 0 | 1 | • | _ b _ | • | 1 | 1     | 0 |    |
|               |   |   |   |       |   |   |       |   |    |
| BIT b, (IX+d) | 1 | 1 | 0 | 1     | 1 | 1 | 0     | 1 | DD |
|               | 1 | 1 | 0 | 0     | 1 | 0 | 1     | 1 | СВ |
|               | _ |   |   |       | 1 |   |       |   |    |
|               |   |   |   |       |   |   |       |   |    |
|               | 0 | 1 | * | _ b _ |   | 1 | 1     | 0 |    |
|               |   |   |   |       |   |   |       |   |    |
| BIT b, (IY+d) | 1 | 1 | 1 | 1     | 1 | 1 | 0     | 1 | FD |
|               | 1 | 1 | 0 | 0     | 1 | 0 | 1     | 1 | СВ |
|               | • |   |   |       |   |   |       | 4 |    |
|               |   |   |   |       | - |   |       |   |    |
|               | 0 | 1 | • | _ b _ |   | 1 | 1     | 0 |    |

# Description

The Z flag is set if Bit b of operand m is 0, or cleared if the Bit is 1. The b can be 0 for the least significant bit through Bit 7. The m can be a Register r, a memory





428

#### BIT B,M

#### **Bit Test**

location selected by the contents of Register pair HL, or a memory location selected by the sum of the contents of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| Е        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

## Timing

| Instruction   | M Cycles | Z80 T States       | Z18x T States      |
|---------------|----------|--------------------|--------------------|
| BIT b, r      | 2        | 8 (4, 4)           | 6 (3, 3)           |
| BIT b, (HL)   | 3        | 12 (4, 4, 4)       | 9 (3, 3, 3)        |
| BIT b, (IX+d) | 5        | 20 (4, 4, 3, 5, 4) | 15 (3, 3, 3, 3, 3) |
| BIT b, (IY+d) | 5        | 20 (4, 4, 3, 5, 4) | 15 (3, 3, 3, 3, 3) |

## Flags

| Flags | Description                                    |
|-------|------------------------------------------------|
| S     | Unknown                                        |
| Z     | Set if the specified Bit is 0; reset otherwise |
| Н     | Set                                            |
| P/V   | Unknown                                        |



BIT B,M

#### **Bit Test**

Reset

C Not affected

## Example

Ν

The IY value is 1000H. The memory location 0FF0H value is BFH. At BIT 6, (IY - 16), the Z flag is set to 1. For any of the other seven bits in the byte, the Z flag is cleared to 0.



430

CALL CC,MN

#### **Call Subroutine Conditionally**

## Operation

IF cc true:  $(SP-1) \leftarrow PC_H$ ,  $(SP-2) \leftarrow PC_L$ ,  $SP \leftarrow SP-2$ ,  $PC \leftarrow mn$ 

### Format





**Note:** The n value in the assembled object code above is the less significant byte of the 2-byte memory address.

# Description

If condition cc is True, this instruction pushes the current contents of the PC to the top of the stack, then loads the value mn to PC, pointing to the address in memory where the first opcode of a subroutine is fetched. (At the end of the subroutine, a RET instruction can be used to return to the original program flow by popping the top of the stack back to PC.) If condition cc is False, the PC is incremented as usual, and the program continues with the next sequential instruction. The stack push is accomplished by first decrementing the current contents of the SP, loading the high-order byte of the PC contents to the memory address now pointed to by SP, then decrementing SP again, and loading the low-order byte of the PC contents to the top of the stack. Because this is a 3-byte instruction, the PC is incremented by three before the push is executed. Condition cc



431

#### **Call Subroutine Conditionally**

## CALL CC,MN

is programmed as one of eight values that correspond to condition bits in the Flag Register. These are defined in the table below:

| Hex Value (cc) | Condition         | <b>Relevant Flag</b> |
|----------------|-------------------|----------------------|
| 000            | NZ - Nonzero      | Ζ                    |
| 001            | Z - 0             | Ζ                    |
| 010            | NC - No Carry     | С                    |
| 011            | C - Carry         | С                    |
| 100            | PO - Parity Odd   | P/V                  |
| 101            | PE - Parity Even  | P/V                  |
| 110            | P - Sign Positive | S                    |
| 111            | M - Sign Negative | S                    |

## Timing

If cc is True:

| Z80 M Cycles | Z80 T States       | Z180x M Cycles | Z180x T States               |
|--------------|--------------------|----------------|------------------------------|
| 5            | 17 (4, 3, 4, 3, 3) | 5              | 16 (3, 3, 3, 1 int, 3,<br>3) |

If cc is False:

| Z80 M Cycles | Z80 T States | Z180x M Cycles | Z180x T States |
|--------------|--------------|----------------|----------------|
| 3            | 10 (4, 3, 3) | 2              | 6 (3, 3)       |

### Example

The C Flag is reset. The value of the PC is 1A. The value of the SP is 3002H, and the instruction CALL NC, 2135H, is located in 1A47H through 1A49H. At CALL, the value of memory address 3001H is 1AH.



CALL CC,MN

### **Call Subroutine Conditionally**

The value of address 3000H is 4AH. The value of the SP is 3000H, and the value of the PC is 2135H, pointing to the address of the first opcode of the subroutine executed.



#### **Call Subroutine**

#### CALL MN

433

## Operation

 $(\texttt{SP-1}) \ \leftarrow \ \texttt{PC}_H, \ (\texttt{SP-2}) \ \leftarrow \ \texttt{PC}_L, \ \texttt{SP} \ \leftarrow \ (\texttt{SP}) - 2, \ \texttt{PC} \ \leftarrow \ \texttt{mn}$ 

## Format

| 1 | 1 | 0 | 0 | 1      | 1 | 0 | 0 | CD |
|---|---|---|---|--------|---|---|---|----|
| • |   |   | r | ו<br>ו |   |   | • |    |
| + |   |   | r | n—     |   |   | • |    |



**Note:** The n value in the assembled object code above is the less significant byte of the 2-byte memory address.

# Description

The current value of the PC is pushed to the top of the stack. The value mn is then loaded to the PC pointing to the address in memory where the first opcode of a subroutine is fetched. (At the end of the subroutine, a RET instruction can be used to return to the original program flow by popping the top of the stack back to the PC.) The PUSH is accomplished by first decrementing the current value of the SP, loading the high-order byte of the PC value to the memory address now pointed to by the SP; then decrementing SP again, and loading the low-order byte of the PC value to the top of stack. Because this is a 3-byte instruction, the PC increments by 3 before the PUSH is executed.

## Timing

| M Cycles | Z80 T States       | Z180x T States            |
|----------|--------------------|---------------------------|
| 5        | 17 (4, 3, 4, 3, 3) | 16 (3, 3, 3, 1 int, 3, 3) |



434

#### CALL MN

#### **Call Subroutine**

#### Example

The value of the PC is 1A47H. The value of the SP is 3002H, and the instruction CALL 2135H is located at addresses 1A47H through 1A49H. After the execution, the value of memory address 3001H is 1AH. The value of address 3000H is 4AH. The value of the SP is 3000H, and the value of the PC is 2135H, pointing to the address of the first opcode of the subroutine to be executed.



435

#### **Complement Carry Flag**

CCF

# Operation

 $CY \leftarrow /CY$ 

# Format

| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 3F |
|---|---|---|---|---|---|---|---|---|----|
|   |   |   |   |   |   |   |   |   |    |

# Description

The Carry Flag is inverted.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 3             |

# Flags

| Flags | Description              |
|-------|--------------------------|
| S     | Not affected             |
| Ζ     | Not affected             |
| Н     | Previous Carry is copied |
| P/V   | Not affected             |
| Ν     | Reset                    |
| С     | Complemented (inverted)  |





Compare

## Operation

A - s

## Format



# Description

The operand s is subtracted from the value of the Accumulator (A), the result is discarded and A is not affected, but the result is indicated in the flags, which are set as described below. The s can be any of a Register r, an immediate value n in the instruction, a memory location selected by



437

the value of Register pair HL, or a memory location selected by the sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects a source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |

## Timing

| Instruction  | M Cycles | Z80 T States           | Z18x T States          |
|--------------|----------|------------------------|------------------------|
| CP A, r      | 1        | 4                      | 4 (3 + 1 int)          |
| CP A, n      | 2        | 7 (4, 3)               | 6 (3, 3)               |
| CP A, (HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| CP A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| CP A,(IY+d)  | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

## Flags

| Flags | Description                                    |
|-------|------------------------------------------------|
| S     | Set if the result is Negative; reset otherwise |
| Ζ     | Set if the result is 0; reset otherwise        |
| Н     | Set if Borrow from Bit 4; reset otherwise      |
| P/V   | Set if an Overflow occurs; reset otherwise     |



#### Compare

| Flags | Description                                    |
|-------|------------------------------------------------|
| S     | Set if the result is Negative; reset otherwise |
| Ν     | Set                                            |
| С     | Set if Borrow; reset otherwise                 |

### Example

The Accumulator value is 63H. The Register pair HL value is 6000H. Memory location 6000H value is 60H. The instruction CP A, (HL) results in the following flag settings:



#### **Compare and Decrement**

CPD

439

## Operation

A -(HL), HL  $\leftarrow$  HL -1, BC  $\leftarrow$  BC -1

## Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | A9 |

## Description

The value of the memory location addressed by HL is compared with the value of the Accumulator. If the bytes are equal, the Z flag is set. HL and the Byte Counter (Register pair BC) are decremented, and the P/V Flag is set to indicate if BC has been decremented to 0.

# Timing

| M Cycles | Z80 T States        | Z180x T States      |
|----------|---------------------|---------------------|
| 3        | 16 (4, 4, 3, 5 int) | 12 (3, 3, 3, 3 int) |

## Flags

| Flags | Description                                |
|-------|--------------------------------------------|
| S     | Set if A-(HL) is Negative; reset otherwise |
| Ζ     | Set if A is (HL); reset otherwise          |
| Н     | Set if Borrow from Bit 4; reset otherwise  |
| P/V   | Reset if BC is 0000; set otherwise         |
| Ν     | Set                                        |
| С     | Not Affected                               |



**Compare and Decrement** 

## Example

The Register pair HL value is 1111H. The memory location 1111H is 3BH. The Accumulator is 3BH, and BC is 0001H. At CPD, the value of BC is 0000. The value of HL is 1110H. The Z flag is set, and the P/V Flag resets. There is no effect on the value of the Accumulator or address 1111H.



#### Compare, Decrement, Repeat

#### CPDR

## Operation

A-(HL), HL  $\leftarrow$  HL -1, BC  $\leftarrow$  BC -1, repeat if no match and BC nonzero

## Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | B9 |

## Description

The value of the memory location addressed by HL is compared with the value of the Accumulator. If the bytes are equal, the Z flag is set. The HL and BC (Byte Counter) Register pairs are decremented, and the P/V Flag is set to indicate if BC has been decremented to 0. If decrementing causes the BC to go to 0 or if A is HL, the instruction is terminated. If BC is not 0 and A is not HL, the instruction is repeated. Interrupts are recognized and refresh cycles may be executed after each data transfer. If BC is set to 0 prior to instruction execution, the instruction loops through 64 KB if no match is found.

# Timing

For each repetition with BC is not 0 and A is not HL:

| M Cycles | Z80 T States         | Z180x T States      |
|----------|----------------------|---------------------|
| 3        | 21 (4, 4, 3, 10 int) | 14 (3, 3, 3, 5 int) |

Where BC is 0 or A is (HL):



Z80185/Z80195

### CPDR

442

### Compare, Decrement, Repeat

| M Cycles | Z80 T States        | Z180x T States      |
|----------|---------------------|---------------------|
| 3        | 16 (4, 4, 3, 5 int) | 12 (3, 3, 3, 3 int) |

## Flags

| Flags | Description                                        |
|-------|----------------------------------------------------|
| S     | Set if A-(HL) is Negative; reset otherwise         |
| Ζ     | Set if A is (HL); reset otherwise                  |
| Н     | Set if a Borrow from Bit 4 occurs; reset otherwise |
| P/V   | Reset (0) if BC is 0000; set otherwise             |
| Ν     | Set                                                |
| С     | Not affected                                       |

## Example

The Register pair HL value is 1118H. The Accumulator value is F3H. The Register pair BC value is 0007H, and memory locations values are:

| Location       | Value |
|----------------|-------|
| 111 <b>8</b> H | 52H   |
| 111 <b>7</b> H | 00H   |
| 111 <b>6</b> H | F3H   |

At CPDR, the value of HL is 1115H. The value of Register pair BC is 0004H, and the P/V and Z flags are both set to 1.



#### **Compare and Increment**

CPI

443

## Operation

A- (HL), HL  $\leftarrow$  HL +1, BC  $\leftarrow$  BC -1

# Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | A1 |

# Description

The value of the memory location addressed by the HL Register is compared with the value of the Accumulator. If the bytes are equal, the Z flag is set. Then HL is incremented, the Byte Counter (Register pair BC) is decremented, and the P/V Bit is set to indicate if BC has decremented to 0.

# Timing

| M Cycles | Z80 T States        | Z180x T States      |
|----------|---------------------|---------------------|
| 3        | 16 (4, 4, 3, 5 int) | 12 (3, 3, 3, 3 int) |

# Flags

| Flags | Description                                        |
|-------|----------------------------------------------------|
| S     | Set if A-(HL) is Negative; reset otherwise         |
| Ζ     | Set if A is (HL); reset otherwise                  |
| Н     | Set if a Borrow from Bit 4 occurs; reset otherwise |
| P/V   | Reset if BC is 0000; set otherwise                 |
| Ν     | Set                                                |
| С     | Not affected                                       |



CPI

#### **Compare and Increment**

## Example

The Register pair HL value is 1111H. The memory location 1111H value is 3BH. The Accumulator value is 3BH, and Register pair BC value is 0001H. At CPI, the BC value is 0000H. The Register pair HL value is 1112H. The Z flag is set, and the P/V Flag resets to 0. Neither the Accumulator or memory location 1111H are affected.


#### Compare, Increment, Repeat

#### CPIR

### Operation

A-(HL), HL  $\leftarrow$  HL+1, BC  $\leftarrow$  BC-1, repeat if no match and BC nonzero

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | B1 |

### Description

The value of the memory location addressed by HL is compared with the value of the Accumulator. If the bytes are equal, the Z flag is set. HL is incremented and the Byte Counter (Register pair BC) is decremented. The P/V Flag is set to indicate if BC has been decremented to 0. If decrementing causes the BC to go to 0 or if A is HL, the instruction is terminated. If BC is not 0 and A is not HL, the instruction is repeated. Interrupts are recognized and refresh cycles may be executed after each data transfer. If BC is set to 0 before instruction execution, the instruction loops through 64 KB if no match is found.

### Timing

For each repetition where BC is 0 and A is HL:

| M Cycles | Z80 T States            | Z18x T States       |
|----------|-------------------------|---------------------|
| 3        | 21 (4, 4, 3, 5, 10 int) | 14 (3, 3, 3, 5 int) |

#### Z80185/Z80195 User Manual



#### CPIR

446

#### Compare, Increment, Repeat

Where BC is 0 or A is HL:

| M Cycles | Z80 T States        | Z18x T States       |
|----------|---------------------|---------------------|
| 3        | 16 (4, 4, 3, 5 int) | 12 (3, 3, 3, 3 int) |

### Flags

| Flags | Description                                        |
|-------|----------------------------------------------------|
| S     | Set if A-(HL) is Negative; reset otherwise         |
| Ζ     | Set if A is (HL); reset otherwise                  |
| Н     | Set if a Borrow from Bit 4 occurs; reset otherwise |
| P/V   | Reset (0) if BC is 0000; set otherwise             |
| Ν     | Set                                                |
| С     | Not affected                                       |

### Example

The Register pair HL value is 1111H. The Accumulator value is F3H. The BC value is 0007H, and memory locations values are:

| Location | Value |
|----------|-------|
| 1111H    | 52H   |
| 1112H    | 00H   |
| 1112H    | F3H   |

At CPIR, the value of Register pair HL is 1114H. The Register pair BC value is 0004H, and the P/V and Z flags are both set.



CPL

447

Complement

# Operation

 $A \leftarrow /A$ 

## Format



### Description

The value of the Accumulator (Register A) is inverted (1s complemented).

## Timing

| M Cycles | Z80 T States | Z180x T States |
|----------|--------------|----------------|
| 1        | 4            | 3              |

## Flags

| Flags | Description  |
|-------|--------------|
| S     | Not affected |
| Ζ     | Not affected |
| Н     | Set          |
| P/V   | Not affected |
| Ν     | Set          |
| С     | Not affected |

## Example

The value of the Accumulator is D4H:



CPL

448

Complement



At CPL, the Accumulator value is 4BH:

| 0 1 | 0 0 | 1 | 0 | 1 | 1 |
|-----|-----|---|---|---|---|
|-----|-----|---|---|---|---|



**Decmal Adjust Accumulator** 

DAA

449

### Operation

Decimal Adjust Accumulator

### Format



### Description

This instruction conditionally adjusts the Accumulator after addition and subtraction of BCD values. For addition (ADD, ADC, INC) or subtraction (SUB, SBC, DEC, NEG), Table 25 indicates the operation performed:

| Operation | C Before<br>DAA | Hex Value<br>In Upper<br>Digit (Bit 7-4) | H Before<br>DAA | Hex Value<br>In Lower<br>Digit (Bit 3-<br>0) | Number<br>Added<br>To Byte | C After<br>DAA | H<br>After<br>DAA |
|-----------|-----------------|------------------------------------------|-----------------|----------------------------------------------|----------------------------|----------------|-------------------|
|           | 0               | 0-9                                      | 0               | 0-9                                          | 00                         | 0              | 0                 |
|           | 0               | 0-8                                      | 0               | A-F                                          | 06                         | 0              | 1                 |
|           | 0               | 0-9                                      | 1               | 0-3                                          | 06                         | 0              | 0                 |
| ADD       | 0               | A-F                                      | 0               | 0-9                                          | 60                         | 1              | 0                 |
| ADC       | 0               | 9-F                                      | 0               | A-F                                          | 66                         | 1              | 1                 |
| INC       | 0               | A-F                                      | 1               | 0-3                                          | 66                         | 1              | 0                 |
|           | 1               | 0-2                                      | 0               | 0-9                                          | 60                         | 1              | 0                 |
|           | 1               | 0-2                                      | 0               | A-F                                          | 66                         | 1              | 1                 |



#### DAA

### **Decmal Adjust Accumulator**

| Operation | C Before<br>DAA | Hex Value<br>In Upper<br>Digit (Bit 7-4) | H Before<br>DAA | Hex Value<br>In Lower<br>Digit (Bit 3-<br>0) | Number<br>Added<br>To Byte | C After<br>DAA | H<br>After<br>DAA |
|-----------|-----------------|------------------------------------------|-----------------|----------------------------------------------|----------------------------|----------------|-------------------|
|           | 1               | 0-3                                      | 1               | 0-3                                          | 66                         | 1              | 0                 |
| SUB       | 0               | 0-9                                      | 0               | 0-9                                          | 00                         | 0              | 0                 |
| SBC       | 0               | 0-8                                      | 1               | 6-F                                          | FA                         | 0              | 1                 |
| DEC       | 1               | 7-F                                      | 0               | 0-9                                          | A0                         | 1              | 0                 |
| NEG       | 1               | 6-F                                      | 1               | 6-F                                          | 9A                         | 1              | 1                 |

| Table 25. | DAA Addition/Subtraction Operation |
|-----------|------------------------------------|
|-----------|------------------------------------|

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 4 (3 + 1 int) |

### Flags

| Flags | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| S     | Set if the most significant bit of the Accumulator is 1 after the operation; reset otherwise |
| Ζ     | Set if the Accumulator is 0 after the operation; reset otherwise                             |
| Н     | See instruction                                                                              |
| P/V   | Set if the Accumulator has Even parity after the operation; reset otherwise                  |
| Ν     | Not affected                                                                                 |
| С     | See "Description" (above)                                                                    |



#### **Decmal Adjust Accumulator**

#### DAA

451

### Example

The15 (BCD) and 27 (BCD) are added, and the decimal arithmetic result is:

15 +27 42

But when the binary representations are added in the Accumulator according to standard binary arithmetic,

|   | 0011 | 1100 | = 3C |
|---|------|------|------|
| + | 0010 | 0111 |      |
|   | 0001 | 0101 |      |

The DAA instruction adjusts this result so that the correct BCD representation is calculated:

|   | 0011 | 1100 |   |    |
|---|------|------|---|----|
| + | 0000 | 0110 |   |    |
|   | 0100 | 0010 | = | 42 |

Z80185/Z80195 User Manual



DEC EE

# 452

#### Decrement (16 Bit)

### Operation

ee  $\leftarrow$  ee - 1

#### Format

| DEC ss | 0 | 0 | S | s | 1 | 0 | 1 | 1 |    |
|--------|---|---|---|---|---|---|---|---|----|
| DEC IX | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD |
|        | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 2B |
| DEC IY | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD |
|        | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 2B |

### Description

The 16-bit Register, ee, is decremented by 1. The flags are not affected. The ee may be any of the Register pairs BC, DE, or HL, the SP, or an index Register IX or IY. In the first form shown above, ss is encoded as follows:

| Register | Hex Value (ss) |
|----------|----------------|
| BC       | 00             |
| DE       | 01             |
| HL       | 10             |
| SP       | 11             |



#### Decrement (16 Bit)

### DEC EE

453

### Timing

| Instruction | M Cycles | Z80 T States     | Z18x T States   |
|-------------|----------|------------------|-----------------|
| DEC ss      | 1        | 6 (4, 2 int)     | 4 (3, 1 int)    |
| DEC IX      | 2        | 10 (4, 4, 2 int) | 7 (3, 3, 1 int) |
| DEC IY      | 2        | 10 (4, 4, 2 int) | 7 (3, 3, 1 int) |

### Example

The Register pair BC value is 0. The C Flag is 0. At DEC BC, the BC value is FFFFH, and the C Flag remains 0.





454

DEC M

Decrement (8 Bit)

### Operation

m←m - 1

### Format



### Description

The 8-bit value in the m operand is decremented by one, and the flags (except C) are set as described below. The m may be a Register r, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the contents of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:



#### Decrement (8 Bit)

455

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

# Timing

| Instruction | M Cycles | Z80 T States              | Z18x T States                    |
|-------------|----------|---------------------------|----------------------------------|
| DEC r       | 1        | 4                         | 4 (3 + 1 int)                    |
| DEC (HL)    | 3        | 11 (4, 4, 3)              | 10 (3, 3, 1 int, 3)              |
| DEC (IX+d)  | 5        | 23 (4, 4, 3, 5 int, 4, 3) | 18 (3, 3, 3, 2 int, 3, 1 int, 3) |
| DEC (IY+d)  | 5        | 23 (4, 4, 3, 5 int, 4, 3) | 18 (3, 3, 3, 2 int, 3, 1 int, 3) |

### Flags

| Flags | Description                                        |
|-------|----------------------------------------------------|
| S     | Set if the result is Negative; reset otherwise     |
| Ζ     | Set if the result is 0; reset otherwise            |
| Н     | Set if a Borrow from Bit 4 occurs; reset otherwise |
| P/V   | Set if 80H to 7FH; reset otherwise                 |
| Ν     | Set                                                |
| С     | Not affected                                       |



#### Decrement (8 Bit)

### Example

The D Register contains byte 2AH. At DEC D, the value of Register D is 29H.



**Disable Interrupt** 

DI

457

## Operation

 $\texttt{IFF} \leftarrow \texttt{0}$ 

### Format



### Description

The DI disables maskable interrupts by resetting the interrupt enable flipflops (IFF1 and IFF2). This instruction disables maskable interrupts during the execution.

### Timing

| M Cycles | Z80 T States | Z180x T States |
|----------|--------------|----------------|
| 1        | 4            | 3              |

### Example

When the CPU executes the instruction DI, maskable interrupts are disabled until they are subsequently re-enabled by an EI instruction. The CPU does not respond to an Interrupt Request (INT) signal until that time.

#### Z80185/Z80195 User Manual



458

#### DJNZ D

#### Decrement, Jump if Non-Zero

### Operation

Decrement and Jump if nonzero

### Format

| - |   |   | — d-2 — |   |   |   |   |    |
|---|---|---|---------|---|---|---|---|----|
| 0 | 0 | 0 | 1       | 0 | 0 | 0 | 0 | 10 |

### Description

This instruction is similar to the conditional jump instructions except that a register value determines branching. The B Register is decremented and if a nonzero value remains, the value of the displacement d is added to the PC. The next instruction is fetched from the location designated by the new value of the PC. Measured from the address of the instruction opcode, the jump has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.

If decrementing leaves B with a 0 value, the next instruction executed is taken from the location following this instruction.

## Timing

Register B is not 0:

| M Cycles         | Z80 T States    | Z18x T States          |  |  |
|------------------|-----------------|------------------------|--|--|
| 2                | 13 (5,3, 5 int) | 9 (3, 1 int, 3, 2 int) |  |  |
| Register B is 0: |                 |                        |  |  |
| M Cycles         | Z80 T States    | Z18x T States          |  |  |
| 2                | 8 (5 ,3)        | 7 (3, 1 int, 3)        |  |  |
|                  |                 |                        |  |  |



#### Decrement, Jump if Non-Zero

### DJNZ D

459

### Example

A typical software routine is used to demonstrate the use of the DJNZ instruction. This routine moves a line from an input buffer (INBUF) to an output buffer (OUTBUF). It moves the bytes until it finds a CR, or until it has moved 80 bytes, whichever occurs first.

| LD                                                                 | B, 80                                     | Set up counter                                                                                |
|--------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------|
| LD                                                                 | HL, Inbuf                                 | Set up pointers                                                                               |
| LD                                                                 | DE, Outbuf                                |                                                                                               |
| LOOP:                                                              |                                           |                                                                                               |
| LD<br>buffer                                                       | A, (HL)                                   | Get next byte from input                                                                      |
| LD<br>CP<br>JRZ, DONE<br>INC<br>INC<br>DJNZ LOOP<br>LOOP back if 8 | DE), A<br>ODH<br>HL<br>DE<br>0 bytes have | Store in output buffer<br>Is it a CR?<br>Yes finished<br>Increment pointers<br>not been moved |
| DONE:                                                              |                                           |                                                                                               |



EI

### Operation

 $\texttt{IFF} \leftarrow 1$ 

### Format

| - |   |   |   |   |   |   |   | r  |
|---|---|---|---|---|---|---|---|----|
| 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | FB |
|   |   |   |   |   |   |   |   |    |

### Description

The enable interrupt instruction sets both interrupt enable flip flops (IFFI and IFF2) to 1 allowing recognition of any maskable interrupt. During the execution and the following instruction, maskable interrupts are disabled.

## Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 3             |

### Example

The CPU executes instructions EI RETI, and maskable interrupts are enabled at the RETI.



**Exchange Acacumulator/Flags** 

EX AF,AF'

461

### Operation

 $\texttt{AF}\leftrightarrow\texttt{AF}$ 

### Format



### Description

The value of the Register pairs AF and AF ' are exchanged. Register pair AF ' consists of registers A and F '.

### Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 4 (3, 1 int)  |

### Flags

All

### Example

The value of Register pair AF is 9900H, and the value of Register pair AF' is 5944H. After the instruction EX AF, AF', the value of AF is 5944H, and the value of AF' is 9900H.

Z80185/Z80195 User Manual



462

#### EX DE,HL

#### Exchange DE and HL

## Operation

 $\texttt{DE} \leftrightarrow \texttt{HL}$ 

### Format

| 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | FB |
|---|---|---|---|---|---|---|---|----|
| I |   |   | 0 |   | 0 |   | I |    |

### Description

The contents of Register pairs  ${\tt DE}$  and  ${\tt HL}$  are exchanged. No flags are affected.

## Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 3             |

### Example

The content of Register pair DE is 2822H. The content of Register pair HL is 499AH. After the instruction EX DE, HL, the content of Register pair DE is 499AH and the content of Register pair HL is 2822H.



#### **Exchange with Top of Stack**

#### EX (SP),RR

### Operation

 $rr_{H} \leftrightarrow (SP), rr_{H} \leftrightarrow (SP+1)$ 

### Format

| EX (SP), HL | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | E3 |
|-------------|---|---|---|---|---|---|---|---|----|
| EX (SP), IX | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD |
|             | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | E3 |
|             |   |   |   |   |   |   |   |   |    |
| EX (SP), IY | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD |
|             | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | E3 |

### Description

The contents of 16-bit Register rr are exchanged with the two bytes at the top of the Stack (the address in the SP and the next higher one) in memory. Neither SP or any flags are affected. The rr may be the Register pair HL or an index Register IX or IX.

### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| EX (SP), HL | 5        | 19 (4, 3, 4, 3, 5)    | 16 (3, 3, 3, 1 int, 3, 3)    |
| EX (SP), IX | 6        | 23 (4, 4, 3, 4, 3, 5) | 19 (3, 3, 3, 3, 1 int, 3, 3) |
| EX (SP), IY | 6        | 23 (4, 4, 3, 4, 3, 5) | 19 (3, 3, 3, 3, 1 int, 3, 3) |

Z80185/Z80195 User Manual



464

EX (SP),RR

#### Exchange with Top of Stack

### Example

The Register pair HL value is 7012H. The SP value is 8856H. The memory location 8856H value is 11H, and location 8857H value is 22H. At EX (SP), HL, the HL value is 2211H. The memory location 8856H value is 12H. Location 8857H value is 70H, and SP value remains 8856H.



#### **Exchange Register Banks**

EXX

465

### Operation

 $(BC) \leftrightarrow (BC'), (DE) \leftrightarrow (DE'), (HL) \leftrightarrow (HL')$ 

### Format



### Description

Each value in Register pairs BC, DE, and HL is exchanged with the 2-byte value in BC', DE', and HL' respectively. No flags are affected.

### Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 3             |

### Example

The value of Register pairs BC, DE, and HL are 445AH, 3DA2H, and 8859H, respectively. The value of Register pairs BC', DE', and HL' are 0988H, 9300H, and 00E7H respectively. After the instruction EXX, the value of the Register pairs are as follows: BC is 0988H; DE is 9300H; HL is 00E7H; BC' is 445AH; DE' is 3DA2H; and HL' is 8859H.



HALT

### Operation

Halt the processor

### Format



### Description

The HALT instruction suspends CPU operation until a subsequent interrupt or reset is received. While in the HALT state, the processor executes NOPs to maintain memory refresh logic.

### Timing

| M Cycles | Z80 T States           | Z18x T States          |
|----------|------------------------|------------------------|
| 1        | (Indefinite) 4 Minimum | (Indefinite) 3 Minimum |



### IM N

467

### Operation

Set interrupt mode n (0 to 2)

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | i | i | 0 | 0 | 0 |    |

### Description

The processor is placed in interrupt mode n. The n may be 0 to 2.

In interrupt mode 0, an interrupting device can insert any instruction to the data bus for execution by the CPU. The first byte of the instruction is read during the interrupt acknowledge sequence. For multi-byte instructions, special external hardware is required because bytes after the first are read by normal memory read cycles. In Interrupt Mode 1, the processor responds to all interrupts similar to an RST 38H instruction. In Interrupt Mode 2, the processor responds to interrupts by fetching an interrupt vector from the interrupting device. It then reads a byte from memory at the address having the vector as the LSB and the contents of the I Register as the MSB, then loads the byte to the LSB of the PC. It reads a second byte from memory at the next higher address, and loads that byte to the MSB of PC. Finally, the processor starts execution of the interrupt service routine at the address fetched from memory.

When n is 0 to 2, it is encoded to ii in the instruction as shown below.

| Mode n | ii |
|--------|----|
| 0      | 00 |
| 1      | 10 |
| 2      | 11 |



### Interrupt Mode

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 2        | 8 (4, 4)     | 6 (3, 3)      |



469

IN A,(N)

Input

### Operation

A ← (n)

### Format

| 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | DB |
|---|---|---|---|---|---|---|---|----|
| - |   |   |   | n |   |   | 1 |    |

### Description

The operand n is placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of the Accumulator appear on the top half (A8 through A15) of the address bus. Then one byte from the selected port is placed on the data bus and written to the Accumulator (Register A) in the CPU. No flags are affected.

### Timing

| M Cycles | Z80 T States | Z180 Register<br>T States | Z18x Other<br>Register<br>T States |
|----------|--------------|---------------------------|------------------------------------|
| 3        | 11 (4, 3, 4) | 9 (3, 3, 3)               | 10 (3, 3, 4)                       |

### Example

The value of the Accumulator is 23H. The byte 7BH is available at the peripheral device mapped to I/O port address 2301H. At IN A, (01H) the Accumulator value is 7BH. The peripheral device ignores A8 through A15, and the above statement reads at the peripheral device mapped to I/O port address 01H.



Input

### Operation

 $r \leftarrow (C)$ 

#### Format

| 1 | 1 | 1 | 0     | 1 | 1 | 0 | 1 | ED |
|---|---|---|-------|---|---|---|---|----|
| 0 | 1 | ł | – r – | - | 0 | 0 | 0 |    |

### Description

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of Register B are placed on the top half (A8 through A15) of the address bus. Then one byte from the selected port is placed on the data bus and written to Register r in the CPU. Register r identifies any of the CPU registers shown in the following table. The flags are set to indicate the input data.

| Register | Hex Value (r)                |
|----------|------------------------------|
| В        | 000                          |
| С        | 001                          |
| D        | 010                          |
| E        | 011                          |
| Н        | 100                          |
| L        | 101                          |
| None     | Flags are set as shown below |
| А        | 111                          |



### Timing

|          |              |               | Z18x Other   |
|----------|--------------|---------------|--------------|
|          |              | Z180 Register | Register     |
| M Cycles | Z80 T States | T States      | T States     |
| 3        | 12 (4, 4, 4) | 9 (3, 3, 3)   | 10 (3, 3, 4) |

### Flags

| Flags | Description                                                  |
|-------|--------------------------------------------------------------|
| S     | Set if Bit 7 of the input data is 1; reset otherwise         |
| Ζ     | Set if all 8 bits of the input data are 0; reset otherwise   |
| Н     | Reset                                                        |
| P/V   | Set if the parity of the input data is Even; reset otherwise |
| Ν     | Reset                                                        |
| С     | Not affected                                                 |

#### Example

The value of Register C is 07. The value of Register B is 10H, and the byte 7BH is available at the peripheral device mapped to I/O port address 1007H. At IN D, (C), Register D value is 7BH. The peripheral device ignores A8 through A15, and the above statement reads at the peripheral device mapped to I/O port address 07H.





IN0 R,(N)

ZILOG

Input from Page 0

### Operation

r ← (0, n)

### Format

| 1 | 1 | 1 | 0   | 1    | 1 | 0 | 1 | ED |
|---|---|---|-----|------|---|---|---|----|
| 0 | 0 | ł | - r |      | 0 | 0 | 0 |    |
| - |   |   | r   | ) —— |   |   | • |    |

## Description

The operand n is placed on A0 through A7 with 0 on A8 through A15 to select an input port. The contents of the selected port are then read to the register selected by r as shown in the following table. The flags are affected as shown below.

| Register | Hex Value (r)                         |
|----------|---------------------------------------|
| В        | 000                                   |
| С        | 001                                   |
| D        | 010                                   |
| E        | 011                                   |
| Н        | 100                                   |
| L        | 101                                   |
| (none)   | 110 (flags remain set as shown below) |
| А        | 111                                   |



### INO R,(N)

473

### Timing

| M Cycles | T States (180 Reg) | T States (Other 18x) |
|----------|--------------------|----------------------|
| 4        | 12 (3, 3, 3, 3)    | 13 (3, 3, 3, 4)      |

### Flags

| Flags | Description                                                  |
|-------|--------------------------------------------------------------|
| S     | Set if Bit 7 of the input data is 1; reset otherwise         |
| Ζ     | Set if all 8 bits of the input data are 0; reset otherwise   |
| Н     | Reset                                                        |
| P/V   | Set if the parity of the input data is Even; reset otherwise |
| Ν     | Reset                                                        |
| С     | Not affected                                                 |

### Example

The value of the 8018x processor Input/Output Control Register (IOCR) is 1FH. The 16-bit I/O address of the IOCR value is 003FH. At INO E (3FH), the E Register value is 1FH. When the value of the A Register is nonzero, the execution of IN A, (3FH) does *not* return the value of the IOCR.



#### Increment (16 Bit)

### Operation

 $ee \leftarrow ee + 1$ 

#### Format

| INC ss | 0 | 0 | s | s | 0 | 0 | 1 | 1 |    |
|--------|---|---|---|---|---|---|---|---|----|
| INC IX | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD |
|        | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 23 |
| INC IY | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD |
|        | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 23 |

### Description

The 16-bit Register ee is incremented by 1. The flags are not affected. The ee may be any of the Register pairs BC, DE, or HL, the SP, or an index Register IX or IY. In the first form shown above, ss is encoded as follows:

| Register | Hex Value (ss) |
|----------|----------------|
| BC       | 00             |
| DE       | 01             |
| HL       | 10             |
| SP       | 11             |



#### Increment (16 Bit)

### INC EE

475

## Timing

| Instruction | M Cycles | Z80 T States     | Z18x T States   |
|-------------|----------|------------------|-----------------|
| INC ss      | 1        | 6 (4, 2 int)     | 4 (3, 1 int)    |
| INC IX      | 2        | 10 (4, 4, 2 int) | 7 (3, 3, 1 int) |
| INC IY      | 2        | 10 (4, 4, 2 int) | 7 (3, 3, 1 int) |

## Example

The SP value is FFFFH. The C Flag value is 0. At INC  $\,$  SP , the SP value is 0000. The C Flag remains 0.

Z80185/Z80195 User Manual



INC EE

476 | 🖬

Increment (8 Bit)

### Operation

m←m + 1

### Format



### Description

The 8-bit value in the m operand is incremented by one, and the flags (except C) are set as described below. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the contents of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:



#### Increment (8 Bit)

| INC E | ΞE |
|-------|----|
|-------|----|

477

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

# Timing

| Instruction | M Cycles | Z80 T States              | Z18x T States                    |
|-------------|----------|---------------------------|----------------------------------|
| INC r       | 1        | 4                         | 4 (3, 1 int)                     |
| INC (HL)    | 3        | 11 (4, 4, 3)              | 10 (3, 3, 1 int, 3)              |
| INC (IX+d)  | 5        | 23 (4, 4, 3, 5 int, 4, 3) | 18 (3, 3, 3, 2 int, 3, 1 int, 3) |
| INC (IY+d)  | 5        | 23 (4, 4, 3, 5 int, 4, 3) | 18 (3, 3, 3, 2 int, 3, 1 int, 3) |

### Flags

| Flags | Description                                       |
|-------|---------------------------------------------------|
| S     | Set if the result is Negative; reset otherwise    |
| Ζ     | Set if the result is 0; reset otherwise           |
| Н     | Set if a Carry from Bit 3 occurs; reset otherwise |
| P/V   | Set if 7FH to 80H; reset otherwise                |
| Ν     | Reset                                             |
| С     | Not affected                                      |



#### Increment (8 Bit)

### Example

The IY value is 2020H. The memory location 2030H value is 34H. At INC (IY + 10H), memory location 2030H value is 35H.



#### **Input and Decrement**

IND

### Operation

(HL)  $\leftarrow$  (C), B  $\leftarrow$  B - 1, HL  $\leftarrow$  HL - 1

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | AA |

### Description

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus. One byte is read from the selected port and is captured by the CPU. The value of HL is placed on the address bus, and the input byte is written to the corresponding memory location. Registers B and HL are decremented.

- **Note:** This instruction is not completely compatible with peripheral devices that decode A15-8 as part of a 16-bit I/O address.

### Timing

|          |                 | Z180 Register   | Z18x Other<br>Register |
|----------|-----------------|-----------------|------------------------|
| M Cycles | Z80 T States    | T States        | T States               |
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3) | 13 (3, 3, 4, 3)        |





480

#### Input and Decrement

#### Flags

| Description                    |
|--------------------------------|
| Unknown                        |
| Set if B is 0; reset otherwise |
| Unknown                        |
| Unknown                        |
| Set                            |
| Not affected                   |
|                                |

### Example

The C Register value is 07H. The B Register value is 10H. The Register pair HL value is 1000H. The byte 7BH is available at the peripheral device mapped to I/O port address 07H. At IND, memory location 1000H value is 7BH, HL value is 0FFFH, and Register B value is 0FH.


#### Input, Decrement, Repeat

#### INDR

481

## Operation

(HL)  $\leftarrow$  (C), B  $\leftarrow$  B-1, HL  $\leftarrow$  HL-1, repeat while B is not 0

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | BA |

## Description

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B is used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus. Then one byte is read from the selected port and is captured by the CPU. The contents of HL are placed on the address bus and the input byte is written to the corresponding memory location. Finally, HL and B are decremented. If decrementing causes B to go to 0, the instruction is terminated. If B is not 0, the instruction is repeated. Interrupts are recognized and refresh cycles may be executed after each data transfer. If B is set to 0 prior to instruction the execution, 256 bytes of data are input.







## INDR

482

#### Input, Decrement, Repeat

# Timing

For each byte, B is not 0:

| M Cycles | Z80 T States           | Z180 Register<br>T States | Z18x Other<br>Register<br>T States |
|----------|------------------------|---------------------------|------------------------------------|
| 4        | 21 (4, 5, 3, 4, 5 int) | 14 (3, 3, 3, 3, 3, 2 int) | 15 (3, 3, 4, 3, 2 int)             |

For the last byte, B is 0:

|          |                 |                 | Z18x Other      |
|----------|-----------------|-----------------|-----------------|
|          |                 | Z180 Register   | Register        |
| M Cycles | Z80 T States    | T States        | T States        |
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3) | 13 (3, 3, 4, 3) |

## Flags

| Flags | Description  |
|-------|--------------|
| S     | Unknown      |
| Ζ     | Set          |
| Н     | Unknown      |
| P/V   | Unknown      |
| Ν     | Set          |
| С     | Not affected |



#### Input, Decrement, Repeat

#### INDR

483

# Example

Register C value is 07H. Register B value is 03H. The Register pair HL value is 1000H. The following sequence of bytes are available at the peripheral device mapped to I/O port address 07H:

51H (first) A9H 03H (third)

At INDR, the HL value is OFFDH, Register B value is 0, and memory location values are:

| Location | Value |
|----------|-------|
| 0FFEH    | 03H   |
| 0FFFH    | A9H   |
| 1000H    | 51H   |



484

INI

Input and Increment

710 04

#### Operation

 $(\texttt{HL}) \leftarrow (\texttt{C}), \texttt{B} \leftarrow \texttt{B} - 1, \texttt{HL} \leftarrow \texttt{HL} + 1$ 

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | A2 |

# Description

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus. Then one byte is read from the selected port and is captured by the CPU. The contents of HL are then placed on the address bus and the input byte is written to the corresponding location of memory. Finally, B is decremented and Register pair HL is incremented.



**Note:** This instruction is not completely compatible with peripheral devices that decode A15-8 as part of a 16-bit I/O address.

## Timing

|          |                 |                 | <b>Z18x</b> Other |
|----------|-----------------|-----------------|-------------------|
|          |                 | Z180 Register   | Register          |
| M Cycles | Z80 T States    | T States        | T States          |
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3) | 13 (3, 3, 4, 3)   |



#### Input and Increment

INI

485

#### Flags

| Flags | Description                    |
|-------|--------------------------------|
| S     | Unknown                        |
| Ζ     | Set if B is 0; reset otherwise |
| Н     | Unknown                        |
| P/V   | Unknown                        |
| Ν     | Set                            |
| С     | Not affected                   |

## Example

The value of Register C is 07H. The value of Register B is 10H. The value of HL is 1000H, and the byte 7BH is available at the peripheral device mapped to I/O port address 07H. At INI, memory location 1000H value is 7BH, HL value is 1001H, and Register B value is 0FH.



Input and Increment

#### Operation

(HL)  $\leftarrow$  (C), B  $\leftarrow$  B -1, HL  $\leftarrow$  HL +1, repeat while B is not 0

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | B2 |

## Description

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B is used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus. Then one byte is read from the selected port and is captured by the CPU. The contents of HL is placed on the address bus and the input byte is written to the corresponding location of memory. Then HL is incremented and B is decremented. If decrementing causes B to go to 0, the instruction is terminated. If B is not 0, the instruction is repeated. Interrupts are recognized and refresh cycles execute after each data transfer. If B is set to 0 prior to instruction the execution, 256 bytes of data are input.

**Note:** This instruction is not completely compatible with peripheral devices that decode A15-8 as part of a 16-bit I/O address.

486

⋟



#### **Input and Increment**

#### INIR

487

#### Timing

For each byte while B is not 0:

|          |                        | Z180 Register          | Z18x Other Register    |
|----------|------------------------|------------------------|------------------------|
| M Cycles | Z80 T States           | T States               | T States               |
| 4        | 21 (4, 5, 3, 4, 5 int) | 14 (3, 3, 3, 3, 2 int) | 15 (3, 3, 4, 3, 2 int) |

For the last byte, B is 0:

|          |                 | Z180 Register   | Z18x Other Register |
|----------|-----------------|-----------------|---------------------|
| M Cycles | Z80 T States    | T States        | T States            |
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3) | 13 (3, 3, 4, 3)     |

#### Flags

The value of Register C is 07H. The value of Register B is 03H. The value of Register pair HL is 1000H, and the following sequence of bytes are available at the peripheral device mapped to I/O port address 07H:

51H (first) A9H 03H (third)

At INIR , the value of HL is 1003H. The value of Register B is 0. Memory location values are:

| Location | Value |
|----------|-------|
| 1000H    | 51H   |
| 1001H    | A9H   |
| 1002H    | 03H   |



Jump via Register

## Operation

PC  $\leftarrow$  rr

#### Format



## Description

The contents of 16-bit Register rr are loaded to the PC, the next instruction then starts at that address. No flags are affected. The rr can be the Register pair HL or an index Register IX or IY.

# Timing

| Instruction | M Cycles | Z80 T States | Z18x T States |
|-------------|----------|--------------|---------------|
| JP (HL)     | 1        | 4            | 3             |
| JP (IX)     | 2        | 8 (4, 4)     | 6 (3, 3)      |
| JP (IY)     | 2        | 8 (4, 4)     | 6 (3, 3)      |



489

#### Jump via Register

## Example

The Register pair HL value is 7404H. At JP (HL), the processor starts fetching the next instruction from memory location 7404H.

Z80185/Z80195 User Manual



490

JP CC,MN

#### **Jump Conditionally**

## Operation

IFccis true, PC  $\leftarrow \texttt{mn}$ else continue

#### Format





**Note:** The n value above is the low order byte of the 2-byte memory address.

# Description

If condition cc is True, the instruction loads the value mn to the PC, and the program continues with the instruction beginning at address mn. If condition cc is False, the PC is incremented as usual, and the program continues with the next instruction. Condition cc is programmed as one of eight that correspond to condition bits in the Flag Register:

| Hex Value (cc) | Condition         | <b>Relevant Flag</b> |
|----------------|-------------------|----------------------|
| 000            | NZ - Nonzero      | Ζ                    |
| 001            | Z - 0             | Ζ                    |
| 010            | NC - No Carry     | С                    |
| 011            | C - Carry         | С                    |
| 100            | PO - Parity Odd   | P/V                  |
| 101            | PE - Parity Even  | P/V                  |
| 110            | P - Sign Positive | S                    |
| 111            | M - Sign Negative | S                    |



#### **Jump Conditionally**

## JP CC,MN

491

## Timing

Jump

| Z80 M Cycles | Z80 T States | Z18x M Cycles | Z18x T States |
|--------------|--------------|---------------|---------------|
| 3            | 10 (4, 3, 3) | 3             | 9 (3, 3, 3)   |
| No jump      |              |               |               |
| Z80 M Cycles | Z80 T States | Z18x M Cycles | Z18x T States |
| 3            | 10 (4, 3, 3) | 2             | 6 (3, 3)      |
|              | 10(1, 5, 5)  | 2             | 0(5,5)        |

# Example

The C Flag is set. At JP C, 1520H, the PC value is 1520H.

Z80185/Z80195 User Manual



JR CC',D

492 | 🚦

#### **Jump Relative Conditionally**

#### Operation

If cc true, PC  $\leftarrow$  PC ±d else continue

#### Format

| 0 | 0 | 1 | с | С    | 0 | 0 | 0 |
|---|---|---|---|------|---|---|---|
| • |   |   | ( | d —— |   |   |   |
| - |   |   |   |      |   |   |   |

#### Description

If the flag condition selected by cc' is True, the 8-bit signed displacement d is added to the PC, which by this time is incremented to the next instruction address. If the selected condition is False, the execution continues with the next instruction. No flags are affected. The cc is encoded to express the following flag conditions:

| Hex Value (cc) | Condition     |
|----------------|---------------|
| 00             | NZ - Nonzero  |
| 01             | Z - 0         |
| 10             | NC - No Carry |
| 11             | C - Carry     |

## Timing

If the condition is met and a jump occurs:

| M Cycles | Z80 T States     | Z18x T States   |
|----------|------------------|-----------------|
| 2        | 12 (4, 3, 5 int) | 8 (3, 3, 2 int) |



#### **Jump Relative Conditionally**

#### JR CC',D

493

If the condition is not met, and no jump occurs:

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 2        | 7 (4, 3)     | 6 (3, 3)      |

## Example

Because the assembler symbol \$ refers to the first byte of the current instruction, the instruction JR C, \$ - 4 is assembled as 38H FAH. (The assembled d byte is always 2 less than a displacement from \$ in the source. FAH is -6 is two less than the -4 given in the source operand.) When C is set and the preceding instruction has its opcode byte located at location 480H, the execution of the instruction results in a branch to 47CH.



JP MN

Jump

# Operation

PC  $\leftarrow$  mn

#### Format

| 1 | 1 | 0 | 0   | 0          | 0 | 1 | 0 | C3 |
|---|---|---|-----|------------|---|---|---|----|
| - |   |   | I   | י <u> </u> |   |   |   |    |
| • |   |   | — r | n—         |   |   |   |    |



**Note:** The n value above is the low order byte of the two-byte address.

# Description

Operand mn is loaded to Register pair PC. The next instruction is fetched from the location designated by the new contents of the PC.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 3        | 10 (4, 3, 3) | 9 (3, 3, 3)   |



**Jump Relative** 

- - -

JR D

495

## Operation

PC  $\leftarrow$  PC ±d

## Format

| 0 | 0 | 0 | 1 | 1    | 0 | 0 | 0 | 18 |
|---|---|---|---|------|---|---|---|----|
| • |   |   | d | -2 — |   |   |   |    |

# Description

The value of the displacement d is added to the PC and the next instruction is fetched from the location designated by the new contents of the PC. Measured from the address of the instruction Op Code, the jump has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice-incremented PC.

# Timing

| M Cycles | Z80 T States     | Z18x T States   |
|----------|------------------|-----------------|
| 2        | 12 (4, 3, 5 int) | 8 (3, 3, 2 int) |

# Example

To jump forward five locations from address 480, use this assembly language statement

JR \$+5. The resulting object code and final PC value is:





#### JR D

# **Jump Relative**

| Location | Instruction                |
|----------|----------------------------|
| 480      | 18                         |
| 481      | 03                         |
| 482      | _                          |
| 483      | _                          |
| 484      | _                          |
| 485      | $\leftarrow$ PC after jump |



LD (AA),A

497

# Operation

(aa)  $\leftarrow A$ 

# Format



# Description

The value in the Accumulator A is stored to the memory location selected by aa. The flags are not affected. The memory address aa can be the contents of any of the Register pairs BC, DE, or HL, a direct address mn in





498

#### LD (AA),A

#### Load to Memory (8 Bit)

the instruction, or the sum of the contents of an index Register IX or IY and a signed 8-bit displacement d.

#### Timing

| Instruction  | M Cycles | Z80 T States           | Z18x T States          |
|--------------|----------|------------------------|------------------------|
| LD (BC), A   | 2        | 7 (4, 3)               | 7 (3, 1 int, 3)        |
| LD (DE), A   | 2        | 7 (4, 3)               | 7 (3, 1 int, 3)        |
| LD (HL), A   | 2        | 7 (4, 3)               | 7 (3, 1 int, 3)        |
| LD (mn), A   | 4        | 13 (4, 3, 3, 3)        | 13 (3, 3, 3, 1 int, 3) |
| LD (IX+d), A | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| LD (IY+d), A | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

#### Example

The Accumulator value is D7H. The instruction LD(3141H), A results in D7H written to memory location 3141H.

# Z80185/Z80195 User Manual



499

Load to Memory (16 Bit)

#### LD (MN),EE

# Operation

 $(mn) \leftarrow ee_{L}, (mn+1) \leftarrow ee_{H}$ 

# Format

|             |   |   |   |   |     | _ |   |   |        |
|-------------|---|---|---|---|-----|---|---|---|--------|
| LD (mn), HL | 0 | 0 | 1 | 0 | 0   | 0 | 1 | 0 | 22     |
|             |   |   |   |   | n — |   |   |   |        |
|             | - |   |   |   | m   |   |   |   |        |
|             | - |   |   |   |     |   |   |   |        |
| LD (mn), ss | 0 | 0 | 1 | 1 | 1   | 0 | 1 | 0 | ED     |
|             | 0 | 1 | s | s | 0   | 0 | 1 | 1 |        |
|             | + |   |   |   | n   |   |   |   |        |
|             |   |   |   |   |     |   |   |   |        |
|             | 4 |   |   |   | m   |   |   |   |        |
| LD (mn), IX | 1 | 1 | 0 | 1 | 1   | 1 | 0 | 1 | DD     |
|             | 0 | 0 | 1 | 0 | 0   | 0 | 1 | 0 | 22     |
|             | • |   |   |   | n   |   |   |   |        |
|             | • |   |   |   | m   |   |   | - |        |
|             |   |   |   |   |     |   |   |   | ı<br>İ |
| LD (mn), IY | 1 | 1 | 1 | 1 | 1   | 1 | 0 | 1 | FD     |
|             | 0 | 0 | 1 | 0 | 0   | 0 | 1 | 0 | 22     |
|             | - |   |   | I | n — |   |   |   |        |
|             |   |   |   |   | n   |   |   | - |        |
|             |   |   |   |   |     |   |   |   |        |

Z80185/Z80195 User Manual



500

#### LD (MN),EE

#### Load to Memory (16 Bit)

#### Description

The contents of the less-significant half of 16-bit Register ee are stored in memory location mn, and the contents of the more-significant half are stored in location mn+1. The flags are not affected. The ee can be any of the Register pairs BC, DE, or HL, the SP, or an index Register IX or IY. The n is the least-significant byte of the memory address. In the second form shown above, ss is encoded as follows:

| Register | Hex Value (ss)                               |
|----------|----------------------------------------------|
| BC       | 00                                           |
| DE       | 01                                           |
| HL       | 10 (The first form shown above is preferred) |
| SP       | 11                                           |

## Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| LD (mn), HL | 5        | 16 (4, 3, 3, 3, 3)    | 15 (3, 3, 3, 3, 3)           |
| LD (mn), ss | 6        | 20 (4, 4, 3, 3, 3, 3) | 19 (3, 3, 3, 3, 1 int, 3, 3) |
| LD (mn), IX | 6        | 20 (4, 4, 3, 3, 3, 3) | 19 (3, 3, 3, 3, 1 int, 3, 3) |
| LD (mn), IY | 6        | 20 (4, 4, 3, 3, 3, 3) | 19 (3, 3, 3, 3, 1 int, 3, 3) |

## Example

The SP value is CDE0H. At LD (6789H) , the SP memory location 6789H value is E0H and location 678AH value is CDH.



Load from Memory (8 Bit)

#### LD A,(AA)

501

# Operation

 $A \leftarrow (aa)$ 

## Format



# Description

The value in the memory location selected by aa is loaded to the Accumulator A. The flags are not affected. The memory address aa can be the contents of any of the Register pairs BC, DE, or HL, a direct address mn





502

#### LD A,(AA)

#### Load from Memory (8 Bit)

in the instruction, or the sum of the contents of an index Register IX or IY and a signed 8-bit displacement d.

#### Timing

| Instruction  | M Cycles | Z80 T States           | Z18x T States          |
|--------------|----------|------------------------|------------------------|
| LD A, (BC)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| LD A, (DE)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| LD A, (HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| LD A, (mn)   | 4        | 13 (4, 3, 3, 3)        | 12 (3, 3, 3, 3)        |
| LD A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| LD A, (IY+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

## Example

Index Register IY value is 25AFH. The instruction LD A, (IY + 19H) instructs the processor to calculate the address 25AFH + 19H, which is 25C8H. When the memory location 25C8H value is 39H, the result is 39H loads to the Accumulator A.



Load from Register I

LD A,I

503

# Operation

 $A \leftarrow I$ 

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 57 |

## Description

The contents of the Interrupt Vector Register (I) are loaded to the Accumulator, and the P/V Flag is set to the state of the interrupt enable Flag IEF2.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 2        | 9 (4, 5)     | 6 (3, 3)      |

# Flags

>

| Flags | Description                                    |
|-------|------------------------------------------------|
| S     | Set if Register I is Negative; reset otherwise |
| Ζ     | Set if Register I is 0; reset otherwise        |
| Н     | Reset                                          |
| P/V   | The value of IFF2                              |
| Ν     | Reset                                          |
| С     | Not affected                                   |

**Note:** If an interrupt occurs during the execution, the Parity Flag is 0.





504

LD A,R

#### Load from Register R

## Operation

 $\mathbb{A} \leftarrow \mathbb{R}$ 

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 5F |

# Description

The contents of Memory Refresh Register (R) are loaded to the Accumulator, and the P/V Flag is set to the state of the interrupt enable Flag IEF2.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 2        | 9 (4, 5)     | 6 (3, 3)      |

## Flags

| Flags | Description                                                 |
|-------|-------------------------------------------------------------|
| S     | Set if the value of Register R is Negative; reset otherwise |
| Z     | Set if the value of Register R is 0; reset otherwise        |
| Н     | Reset                                                       |
| P/V   | The value of IFF2                                           |
| Ν     | Reset                                                       |
| С     | Not affected                                                |
|       |                                                             |



**Note:** If an interrupt occurs during the execution, the Parity Flag is 0.





LD EE,MN

505

#### Load Immediate (16 Bit)

#### Operation

ee 🔶 mn

#### Format

|           |   | r | r |   |        | r |   | r |    |
|-----------|---|---|---|---|--------|---|---|---|----|
| LD ss, mn | 0 | 0 | s | s | 0      | 0 | 0 | 1 |    |
|           | * |   |   |   | n —    |   |   | - |    |
|           |   |   |   |   | I      |   |   |   |    |
|           |   |   |   | I | m      |   |   |   |    |
|           |   |   |   |   |        |   |   |   |    |
| LD IX, mn | 1 | 1 | 0 | 1 | 1      | 1 | 0 | 1 | DD |
|           | 0 | 0 | 1 | 0 | 0      | 0 | 0 | 1 | 21 |
|           | ł |   |   |   | י<br>ו |   |   | 4 |    |
|           |   |   |   |   | -      |   |   |   |    |
|           | • |   |   | I | n      |   |   |   |    |
|           |   |   |   |   |        |   |   |   |    |
| LD IY, mn | 1 | 1 | 1 | 1 | 1      | 1 | 0 | 1 | FD |
|           | 0 | 0 | 1 | 0 | 0      | 0 | 0 | 1 | 21 |
|           | ł |   |   |   | ן<br>ו |   |   | * |    |
|           |   |   |   |   |        |   |   |   |    |
|           | • |   |   | I | n      |   |   |   |    |
|           |   |   |   |   |        |   |   |   |    |

## Description

The 16-bit immediate value mn in the instruction is loaded to Register ee. The flags are not affected. The ee can be any of the Register pairs BC, DE, or HL, the SP, or an index Register IX or IY. The n is loaded to the

#### Z80185/Z80195 User Manual



506

#### LD EE,MN

#### Load Immediate (16 Bit)

less-significant half of the register. In the first form shown above, ss is encoded as follows:

| Register | Hex Value (ss) |
|----------|----------------|
| BC       | 00             |
| DE       | 01             |
| HL       | 10             |
| SP       | 11             |

## Timing

| Instruction | M Cycles | Z80 T States    | Z18x T States   |
|-------------|----------|-----------------|-----------------|
| LD ss, mn   | 3        | 10 (4, 3, 3)    | 9 (3, 3, 3)     |
| LD IX, mn   | 4        | 14 (4, 4, 3, 3) | 12 (3, 3, 3, 3) |
| LD IY, mn   | 4        | 14 (4, 4, 3, 3) | 12 (3, 3, 3, 3) |

#### Example

At LD SP, 7FFEH, the SP value is 7FFEH.



#### Load from Memory (16 Bit)

# LD EE,(MN)

507

# Operation

$$ee_{L} \leftarrow (mn), ee_{H} \leftarrow (mn+1)$$

## Format

|             | <b>I</b> |   | 1 |   | 1    | 1 | 1 |   |    |
|-------------|----------|---|---|---|------|---|---|---|----|
| LD HL, (mn) | 0        | 0 | 1 | 0 | 1    | 0 | 1 | 0 | 2A |
|             | -        |   |   |   | n —  |   |   |   |    |
|             |          |   |   |   |      |   |   |   |    |
|             | -        |   |   | I | m    |   |   | • |    |
|             |          | 1 |   | 1 |      |   |   |   |    |
| LD ss, (mn) | 1        | 1 | 1 | 0 | 1    | 1 | 0 | 1 | ED |
|             | 0        | 1 | s | s | 1    | 0 | 1 | 1 |    |
|             | •        |   |   |   | n —— |   |   | • |    |
|             |          |   |   |   |      |   |   |   |    |
|             | -        |   |   | _ | m    |   |   |   |    |
|             |          |   |   |   |      |   |   |   |    |
| LD IX (mn)  | 1        | 1 | 0 | 1 | 1    | 1 | 0 | 1 | DD |
|             | 0        | 0 | 1 | 0 | 1    | 0 | 1 | 0 | 2A |
|             | +        |   |   |   | n —  |   |   | • |    |
|             |          |   |   |   |      |   |   |   |    |
|             | •        |   |   |   | m    |   |   |   |    |
|             |          |   |   |   |      |   |   |   |    |
| LD IY, (mn) | 1        | 1 | 1 | 1 | 1    | 1 | 0 | 1 | FD |
|             | 0        | 0 | 1 | 0 | 1    | 0 | 1 | 0 | 2A |
|             | •        |   |   |   | n —— |   |   | - |    |
|             |          |   |   |   |      |   |   |   |    |
|             | -        |   |   | I | m    |   |   |   |    |

Z80185/Z80195 User Manual



508

#### LD EE,(MN)

#### Load from Memory (16 Bit)

#### Description

The contents of memory location mn are loaded to the less-significant half of 16-bit Register ee, and the contents of location mn+1 are loaded to the more-significant half. The flags are not affected. The ee can be any of the Register pairs BC, DE, or HL, the SP, or an index Register IX or IY. The n following the opcode(s) is the less-significant byte of the memory address. In the second form shown above, ss is encoded as follows:

| Register | Hex Value (ss)                                |
|----------|-----------------------------------------------|
| BC       | 00                                            |
| DE       | 01                                            |
| HL       | 10 (The first form shown above is preferred.) |
| SP       | 11                                            |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States         |
|-------------|----------|-----------------------|-----------------------|
| LD HL, (mn) | 5        | 16 (4, 3, 3, 3, 3)    | 15 (3, 3, 3, 3, 3, 3) |
| LD ss, (mn) | 6        | 20 (4, 4, 3, 3, 3, 3) | 18 (3, 3, 3, 3, 3, 3) |
| LD IX, (mn) | 6        | 20 (4, 4, 3, 3, 3, 3) | 18 (3, 3, 3, 3, 3, 3) |
| LD IY, (mn) | 6        | 20 (4, 4, 3, 3, 3, 3) | 18 (3, 3, 3, 3, 3, 3) |

#### Example

Memory location 6789H value is 34H, 3. Location 678AH value is 12H. At LD BC, (6789H), the B value is 12H and C value is 34H.



Load to Register I

# LD I,A

509

# Operation

 $I \leftarrow A$ 

# Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 47 |

# Description

The contents of the Accumulator are loaded to the Interrupt Control Vector Register (I). No flags are affected.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 2        | 9 (4, 5)     | 6 (3, 3)      |





LD M,N

510

#### Load Immediate (8 Bit)

## Operation

m ← n

#### Format



## Description

The immediate value n is loaded to the m operand. The flags are not affected. The m can be any of a destination Register r, a memory location selected by the contents of Register pair HL, or a memory location



511

selected by the sum of the contents of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects a destination register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |

### Timing

| Instruction  | M Cycles | Z80 T States              | Z18x T States      |
|--------------|----------|---------------------------|--------------------|
| LD r, n      | 2        | 7 (4, 3)                  | 6 (3, 3)           |
| LD (HL), n   | 3        | 10 (4, 3, 3)              | 9 (3, 3, 3)        |
| LD (IX+d), n | 5        | 19 (4, 4, 3, 3, 2 int, 3) | 15 (3, 3, 3, 3, 3) |
| LD (IY+d), n | 5        | 19 (4, 4, 3, 3, 2 int, 3) | 15 (3, 3, 3, 3, 3) |

#### Example

The value of Register pair HL is 4444H. The instruction LD (HL), 28H loads 28H to memory location 4444H.



LD M,R

#### Load from Register (8 Bit)

## Operation

m ←r

#### Format



# Description

The value in the source Register r is loaded to the m operand. The flags are not affected. The m can be any of a destination Register r', a memory location selected by the contents of Register pair HL, or a memory location selected by the sum of the contents of an index Register IX or IY and a signed 8-bit displacement d. The r selects a source register, and in the register-to-register form r selects a destination register as follows:



#### Load from Register (8 Bit)

| LD I | M,R |
|------|-----|
|------|-----|

513

| Register | Hex Value (r, r') |
|----------|-------------------|
| В        | 000               |
| С        | 001               |
| D        | 010               |
| Е        | 011               |
| Н        | 100               |
| L        | 101               |
| А        | 111               |
|          |                   |

# Timing

| Instruction  | M Cycles | Z80 T States           | Z18x T States          |
|--------------|----------|------------------------|------------------------|
| LD r', r     | 1        | 4                      | 4 (3, 1 int)           |
| LD (HL), r   | 2        | 7 (4, 3)               | 7 (3, 1 int, 3)        |
| LD (IX+d), r | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| LD (IY+d), r | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

# Example

The C Register value is 1CH. The IX value is 3100H. At execution of the instruction (IX + 6), C, the memory location 3106H value is 1CH.



LD R,A

Load to Register R

# Operation

 $R \leftarrow A$ 

## Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 4F |

# Description

The value of the Accumulator is loaded to the Memory Refresh Register R. No flags are affected.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 2        | 9 (4, 5)     | 6 (3, 3)      |



Load to Register (8 Bit)

LD R,S

515

# Operation

 $r \leftarrow s$ 

# Format



# Description

The value of the s operand is loaded to the destination Register r. The flags are not affected. The s can be any of a source Register r, an immediate value n in the instruction, a memory location selected by the value of HL, or a memory location selected by the sum of the value of an index Register IX or IY and a signed 8-bit displacement d. The r selects a

#### Z80185/Z80195 User Manual



516

#### LD R,S

#### Load to Register (8 Bit)

destination register, and in the register-to-register form r selects a source register, as follows:

| Register | Hex Value (r, r') |  |  |
|----------|-------------------|--|--|
| В        | 000               |  |  |
| С        | 001               |  |  |
| D        | 010               |  |  |
| Е        | 011               |  |  |
| Н        | 100               |  |  |
| L        | 101               |  |  |
| А        | 111               |  |  |
|          |                   |  |  |

# Timing

| Instruction  | M Cycles | Z80 T States           | Z18x T States          |
|--------------|----------|------------------------|------------------------|
| LD r, r'     | 1        | 4                      | 4 (3, 1 int)           |
| LD r, n      | 2        | 7 (4, 3)               | 6 (3, 3)               |
| LD r, (HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| LD r, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| LD r, (IY+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

## Example

The index Register IY value is 25AFH. The instruction D B, (IY + 19H) makes the processor calculate the address 25AFH + 19H, which is 25C8H. When memory location 25C8H value is 39H, the result is 39H loads to the B Register.


#### LD SP,RR

517

# Operation

 $\texttt{SP} \leftarrow \texttt{rr}$ 

### Format

| LD SP, HL | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | F9 |
|-----------|---|---|---|---|---|---|---|---|----|
| LD SP, IX | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD |
| LD SP, IX | - | ' | 0 | ' | ' | ' | 0 | ' | DD |
|           | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | F9 |
|           |   |   |   |   |   |   |   |   |    |
| LD SP, IY | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD |
|           | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | F9 |

### Description

The value of the 16-bit Register rr loads to the SP. The flags are not affected. The rr can be Register pair HL or an index Register IX or IY.

# Timing

| Instruction | M Cycles | Z80 T States     | Z18x T States   |
|-------------|----------|------------------|-----------------|
| LD SP, HL   | 1        | 6 (4, 2 int)     | 4 (3, 1 int)    |
| LD SP, IX   | 2        | 10 (4, 4, 2 int) | 7 (3, 3, 1 int) |
| LD SP, IY   | 2        | 10 (4, 4, 2 int) | 7 (3, 3, 1 int) |



LD SP,RR

#### Load Stack Pointer

### Example

The IX value is AB04H. At execution of the instruction LD SP, the IX Register pair SP value is AB04H.



#### Load and Decrement

LDD

519

### Operation

(DE)  $\leftarrow$  (HL), DE  $\leftarrow$  DE-1, HL  $\leftarrow$  HL-1, BC  $\leftarrow$  BC-1

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | A8 |

### Description

This instruction transfers a byte of data from the memory location addressed by the value of Register pair HL to the memory location addressed by the value of the DE Register pair. Then contents of both Register pairs and the BC are decremented. The P/V Flag is set to indicate if BC is decremented to 0.

# Timing

| M Cycles | Z80 T States    | Z18x T States   |
|----------|-----------------|-----------------|
| 4        | 16 (4, 4, 3, 5) | 12 (3, 3, 3, 3) |





520

#### Load and Decrement

#### Flags

| Flag | Value                              |
|------|------------------------------------|
| S    | Not affected                       |
| Ζ    | Not affected                       |
| Н    | Reset                              |
| P/V  | Reset if BC is 0000; set otherwise |
| Ν    | Reset                              |
| С    | Not affected                       |

### Example

The Register pair HL value is 1111. The memory location 1111H value is the byte 88H. The DE Register pair value is 2222H. The memory location 2222H value is byte 66H, and the BC Register pair value is 0007H. At execution of the instruction LDD, the following values are in register pairs and memory addresses:

| <b>Register Pair</b> | Memory Address |
|----------------------|----------------|
| HL                   | 1110H          |
| (1111H)              | 88H            |
| DE                   | 2221H          |
| (2222H)              | 88H            |
| BC                   | 0006H          |



#### Load, Decrement, Repeat

LDDR

521

### Operation

(DE)  $\leftarrow$  (HL), DE  $\leftarrow$  DE-1, HL  $\leftarrow$  HL-1, BC  $\leftarrow$  BC-1; repeat until (BC); is 0

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | B8 |

### Description

This instruction transfers a byte of data from the memory location addressed by the value of Register pair HL, to the memory location addressed by the value of the DE Register pair. Then both of these registers and the BC (Byte Counter) are decremented. When decrementing causes BC to go to 0, the instruction is terminated. When BC is not 0, the instruction is repeated. Interrupts are recognized and two refresh cycles are executed after each data transfer. When BC is set to 0 prior to instruction execution, the instruction loops through 64 KB.

# Timing

For each repetition while BC is not 0:

| M Cycles | Z80 T States           | Z18x T States          |
|----------|------------------------|------------------------|
| 4        | 21 (4, 4, 3, 5, 5 int) | 14 (3, 3, 3, 3, 2 int) |

While BC is 0:

| M Cycles | Z80 T States    | Z18x T States   |
|----------|-----------------|-----------------|
| 4        | 16 (4, 4, 3, 5) | 12 (3, 3, 3, 3) |



# LDDR

522

#### Load, Decrement, Repeat

### Flags

| Flag | Value        |
|------|--------------|
| S    | Not Affected |
| Ζ    | Not Affected |
| Н    | Reset        |
| P/V  | Reset        |
| Ν    | Reset        |
|      |              |

#### Example

The Register pair HL value is 1114H, DE value is 2225H, BC value is 0003H, and memory location values are:

| <b>Register</b> Pair | Memory Address | <b>Register</b> Pair | Memory Address |
|----------------------|----------------|----------------------|----------------|
| (1114H)              | A5H            | (2225H)              | C5H            |
| (1113H)              | 36H            | (2224H)              | 59H            |
| (1112H)              | 88H            | (2223H)              | 66H            |

At execution of the instruction LDDR, the value of Register pairs and memory locations are:

| <b>Register Pair</b> | Memory Address |
|----------------------|----------------|
| HL                   | 1111H          |
| DE                   | 2222H          |
| BC                   | 0000H          |

| <b>Register</b> Pair | Memory Address | <b>Register</b> Pair | Memory Address |
|----------------------|----------------|----------------------|----------------|
| (1114H)              | A5H            | (2225H)              | A5H            |
| (1113H)              | 36H            | (2224H)              | 36H            |
| (1112H)              | 88H            | (2223H)              | 88H            |



LDI

523

# Operation

 $(DE) \leftarrow (HL), DE \leftarrow DE + 1, HL \leftarrow HL + 1, BC \leftarrow BC - 1$ 

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0 |

# Description

A byte of data is transferred from the memory location addressed by the value of Register pair HL, to the memory location addressed by the value of DE. Then both these register pairs are incremented, BC is decremented, and the P/V Flag indicates if BC decremented to 0.

# Timing

| M Cycles | Z80 T States    | Z18x T States   |
|----------|-----------------|-----------------|
| 4        | 16 (4, 4, 3, 5) | 12 (3, 3, 3, 3) |

# Flags

| Flag | Value                              |
|------|------------------------------------|
| S    | Not affected                       |
| Ζ    | Not affected                       |
| Н    | Reset                              |
| P/V  | Reset if BC is 0000; set otherwise |
| Ν    | Reset                              |
| С    | Not affected                       |



LDI

#### Load and Increment

### Example

The Register pair HL value is 1111H. The memory location 1111H value is 88H. The DE value is 2222H. The memory location 2222H value is 66H, and BC value is 0007H. At execution of the instruction LDI, the values are:

| Register Pair | Memory Address |
|---------------|----------------|
| HL            | 1112H          |
| (1111H)       | 88H            |
| DE            | 2223H          |
| (2222H)       | 88H            |
| BC            | 0006H          |



#### Load, Increment, Repeat

#### LDIR

525

### Operation

(DE)  $\leftarrow$  (HL), DE  $\leftarrow$  DE + 1, HL  $\leftarrow$  HL + 1, BC  $\leftarrow$  BC -1; repeat until (BC) is 0

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | В0 |

### Description

This instruction transfers a byte of data from the memory location addressed by the value of Register pair HL to the memory location addressed by DE. Then both these register pairs are incremented and BC is decremented. When decrementing causes the BC to go to 0, the instruction is terminated. When BC is not 0, the instruction is repeated. Interrupts are recognized and two refresh cycles are executed after each data transfer. When BC is set to 0 prior to instruction execution, the instruction loops through 64 KB.

# Timing

For each repetition while BC is not 0:

| M Cycles | Z80 T States           | Z18x T States          |
|----------|------------------------|------------------------|
| 4        | 21 (4, 4, 3, 5, 5 int) | 14 (3, 3, 3, 3, 2 int) |

When BC is 0:

| M Cycles | Z80 T States    | Z18x T States   |
|----------|-----------------|-----------------|
| 4        | 16 (4, 4, 3, 5) | 12 (3, 3, 3, 3) |



#### LDIR

#### Load, Increment, Repeat

### Flags

| Flag | Value        |
|------|--------------|
| S    | Not affected |
| Ζ    | Not affected |
| Н    | Reset        |
| P/V  | Reset        |
| Ν    | Reset        |
| С    | Not affected |

### Example

The Register pair HL value is 1111H. The DE value is 2222H. BC is 0003H. Memory locations values are:

| <b>Register</b> Pair | Memory Address | <b>Register</b> Pair | Memory Address |
|----------------------|----------------|----------------------|----------------|
| (1111H)              | 88H            | (2222H)              | 66H            |
| (1112H)              | 36H            | (2223H)              | 59H            |
| (1113H)              | A5H            | (2224H)              | C5H            |

At execution of the instruction LDIR, the value of register pairs and memory locations are:

| Register Pair | Memory Address |
|---------------|----------------|
| HL            | 1114H          |
| DE            | 2225H          |
| BC            | 0000H          |

| <b>Register Pair</b> | Memory Address | <b>Register</b> Pair | Memory Address |
|----------------------|----------------|----------------------|----------------|
| (1111H)              | 88H            | (2222H)              | 88H            |
| (1112H)              | 36H            | (2223H)              | 36H            |
| (1113H)              | A5H            | (2224H)              | A5H            |



MLT SS

527

#### Multiply

Operation

$$ss \leftarrow ss_L * ss_H$$

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | s | s | 1 | 1 | 0 | 0 |    |

#### Description

The two 8-bit halves of a register pair are multiplied and the product is stored in the same register pair. Multiplication is unsigned, and the flags are not affected. The ss is encoded as follows:

| Register | Hex Value (ss) |
|----------|----------------|
| BC       | 00             |
| DE       | 01             |
| HL       | 10             |
| SP       | 11             |

#### Timing

| M Cycles | Z80 T States | Z18x T States     |
|----------|--------------|-------------------|
| 2        | NA           | 17 (3, 3, 11 int) |

#### Example

The H value is 08H, and L value is AAH. At execution of the instruction MLT HL, Register pair HL value is 0550H. (In decimal, this is 8 \* 170, or 1360.)



528

Negate

### Operation

 $\mathsf{A} \leftarrow - \mathsf{A}$ 

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 44 |

#### Description

The value of the Accumulator are negated (twos complement). This is the same as subtracting the value of the Accumulator from 0. The 80H is left unchanged.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 2        | 8 (4, 4)     | 6 (3, 3)      |

### Flags

| Flag | Value                                                       |
|------|-------------------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise              |
| Ζ    | Set if the result is 0; reset otherwise                     |
| Н    | Set if Borrow from Bit 4; reset otherwise                   |
| P/V  | Set if Accumulator is 80H before operation; reset otherwise |
| Ν    | Set                                                         |
| С    | Reset if Accumulator is 00H before operation; set otherwise |



#### Negate

# NEG

529

# Example

The value of the Accumulator is 98 (-10410).

| 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|
|---|---|---|---|---|---|---|---|

At execution of the instruction NEG, the Accumulator value is 68H(10410).

| 0 1 1 | 0 | 1 0 | 0 | 0 |
|-------|---|-----|---|---|
|-------|---|-----|---|---|



#### **No Operation**

### Operation

None

### Format

|   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 |
|---|---|---|---|---|---|---|---|---|----|
| l |   |   |   |   |   |   |   |   |    |

### Description

The CPU performs no operation during this machine cycle.

# Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 3             |



OR A,S

531

# Operation

 $A \leftarrow A$  OR s

# Format



# Description

A logical OR operation is performed using the s operand and the value in the Accumulator A. The result is stored in A, and the flags are set as described below. The s can be any of a Register r, an immediate value n in the instruction, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the value of an index



532

#### OR A,S

#### **Inclusive Or**

register, IX or IY, and a signed 8-bit displacement d. In the register form, r selects a source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| A        | 111           |
|          |               |

# Timing

| Instruction  | M Cycles | Z80 T States           | Z18x T States          |
|--------------|----------|------------------------|------------------------|
| OR A, r      | 1        | 4                      | 4 (3 + 1 int)          |
| OR A, n      | 2        | 7 (4, 3)               | 6 (3, 3)               |
| OR A, (HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| OR A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| OR A, (IY+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

# Flags

| Flag | Value                                                |
|------|------------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise       |
| Ζ    | Set if the result is 0; reset otherwise              |
| Н    | Reset                                                |
| P/V  | Set if the resulting parity is Even; reset otherwise |
| Ν    | Reset                                                |
| С    | Reset                                                |



**Inclusive Or** 

#### OR A,S

533

# Example

The H Register value is 48H. The Accumulator value is 12H. At execution of OR A, H, the Accumulator value is 5AH.



534

ODTM

#### **Output and Decrement (page 0)**

### Operation

 $(0, (C)) \leftarrow (HL), HL \leftarrow HL - 1, C \leftarrow C - 1, B \leftarrow B-1$ 

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 8B |

# Description

A byte is read from memory at the address in Register pair HL. It is written to the output port selected by placing the value of C on A7-A0 and zeroes on A15-A8 (if any). Then the memory address in Register pair HL and the I/O address in C are both decremented, a byte count in B is decremented, and the Z flag is set to indicate if B has been decremented to 0. Other flags are affected as shown below.

# Timing

| M Cycles | T States (180 reg)     | T States (other 18x)   |
|----------|------------------------|------------------------|
| 4        | 14 (3, 3, 3, 3, 2 int) | 15 (3, 3, 3, 4, 2 int) |



#### **Output and Decrement (page 0)**

### ODTM

535

### Flags

| Flag | Value                                                    |
|------|----------------------------------------------------------|
| S    | Set if new (B) Negative; reset otherwise                 |
| Ζ    | Set if new (B) 0; reset otherwise                        |
| Н    | Set if Borrow from Bit 4 of B; reset otherwise           |
| P/V  | Set if parity of new (B) is Even; cleared to 0 otherwise |
| Ν    | Set if Bit 7 of data byte is 1; reset otherwise          |
| С    | Set if B 0 to FF; reset otherwise                        |

### Example

The Register pair HL value is 4200H. C value is 80H. B value is 10H. Memory location 4200H value is 81H. At execution of the instruction OTDM, 81H is written to output port 0080H. The value of Register pair HL is 41FFH. C is 7FH. B is 0FH. The flags are set as follows:

| Flag | Value |
|------|-------|
| S    | 0     |
| Ζ    | 0     |
| С    | 0     |
| Н    | 1     |
| P/V  | 1     |
| Ν    | 1     |
|      |       |



#### OTDMR

536

#### Output, Decremen, Repeat (page 0)

#### Operation

(0, (C))  $\leftarrow$  (HL), HL  $\leftarrow$  HL –1,  $C \leftarrow$  C –1, B  $\leftarrow$  B – 1, repeat until B is 0

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 9B |

### Description

A byte is read from memory at the address in Register pair HL, and then written to the output port selected by placing the value of C on A7-A0 and zeroes on A15-A8 (if any). Then the memory address in Register pair HL and the I/O address in C are both decremented, and a byte count in B is decremented. These steps are repeated until B is decremented to 0. An initial B value of 0 causes 256 bytes to transfer from memory to output ports. The flags are affected as shown below.

Interrupts may occur after any cycle, and the instruction continues transparently on return from the interrupt service routine. This instruction in useful for initializing a block of output registers, such as the Z80180 core registers.

#### Timing

|              | M Cycles | T States (180 reg)        | T States (other 18x)   |
|--------------|----------|---------------------------|------------------------|
| B is Nonzero | 4        | 16 (3, 3, 3, 3, 4 int)    | 17 (3, 3, 3, 4, 4 int) |
| New (B) 0    | 4        | 14 (3, 3, 3, 3, 3, 2 int) | 15 (3, 3, 3, 4, 2 int) |





### Output, Decremen, Repeat (page 0)

# OTDMR

### Flags

| Flag | Value                                                |
|------|------------------------------------------------------|
| S    | Reset                                                |
| Ζ    | Set                                                  |
| Н    | Reset                                                |
| P/V  | Set                                                  |
| Ν    | Set if Bit 7 of last data byte is 1; reset otherwise |
| С    | Reset                                                |

### Example

The Register pair HL value is 4200H. C value is 80H. B value is 3. Memory locations 41FEH to 4200H value is 13H 00H 81H. At execution of the instruction OTDMR, the value 81H is written to output port 0080H. The value 00 is written to port 007FH. The value 13H is written to port 007EH. Register pair HL value is 41FDH. C value is 7DH, and B value is 0.



#### OTDR

#### Output, Decremen, Repeat

#### Operation

(C)  $\leftarrow$  (HL), B  $\leftarrow$  B-1, HL  $\leftarrow$  HL -1, repeat until B is 0

#### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | BB |

### Description

The value of Register pair HL are placed on the address bus to select a location in memory. The byte read from this memory location is temporarily stored in the CPU. When the byte counter (B) is decremented, the value of Register C are placed on the bottom half (A7 through A0) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its decremented value is placed on the top half (A15 through A8) of the address bus. The byte read from memory is placed on the data bus and written to the selected peripheral device. Then Register pair HL is decremented. When the decremented B Register is not 0, the instruction is repeated. When B has gone to 0, the instruction is terminated. Interrupts are recognized and refresh cycles may be executed after each data transfer. When B is 0 prior to instruction execution, the instruction outputs 256 bytes of data.



**Note:** This instruction is not completely compatible with peripheral devices that decode A15-8 as part of a 16-bit I/O address.





539

#### Output, Decremen, Repeat

### OTDR

# Timing

When B is not 0:

| M Cycles | Z80 T States           | Z180 Register<br>T States | Z18x Other<br>Register T States |
|----------|------------------------|---------------------------|---------------------------------|
| 4        | 21 (4, 5, 3, 4, 5 int) | 14 (3, 3, 3, 3, 3, 2 int) | 15 (3, 3, 3, 4, 2 int)          |

#### When B is 0:

|          |                 | Z180 Register   | Z18x Other               |
|----------|-----------------|-----------------|--------------------------|
| M Cycles | Z80 T States    | T States        | <b>Register T States</b> |
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3) | 13 (3, 3, 3, 4)          |

### Flags

| Flag | Value        |
|------|--------------|
| S    | Unknown      |
| Ζ    | Set          |
| Н    | Unknown      |
| P/V  | Unknown      |
| Ν    | Set          |
| С    | Not affected |



#### Output, Decremen, Repeat

#### Example

The value of Register C is 07H. The value of Register B is 03H. The value of Register pair HL is 1000H, and memory location values are:

| Register | Hex Value (r) |
|----------|---------------|
| 0FFEH    | 51H           |
| 0FFFH    | А9Н           |
| 1000H    | 03H           |

At the execution of OTDR, the value of Register pair HL is 0FFDH. Register B is 0. Three bytes are written to the peripheral device mapped to I/O port address 07H in the following sequence:

```
03H (first)
A9H
51H (third)
```

540



Output and Incremen (page 0)

#### ΟΤΙΜ

541

### Operation

 $(0, (C)) \leftarrow (HL), HL \leftarrow HL + 1, C \leftarrow C + 1, B \leftarrow B - 1$ 

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 83 |

### Description

A byte is read from memory at the address in Register pair HL, and then written to the output port selected by placing the value of C on A7-A0 and zeroes on A15-A8 (if any). Then the memory address in Register pair HL and the I/O address in C are both incremented, Register B is decremented, and the Z flag is set to indicate if B is decremented to 0. Other flags are affected as shown below.

# Timing

| M Cycles | T States (180 Reg)        | T States (Other 18x)   |
|----------|---------------------------|------------------------|
| 4        | 14 (3, 3, 3, 3, 3, 2 int) | 15 (3, 3, 3, 4, 2 int) |



# ΟΤΙΜ

542

### Output and Incremen (page 0)

### Flags

| Flag | Value                                                    |
|------|----------------------------------------------------------|
| S    | Set if new (B) is Negative; reset otherwise              |
| Ζ    | Set if new (B) is 0; reset otherwise                     |
| Н    | Set if Borrow from Bit 4 of B; reset otherwise           |
| P/V  | Set if parity of new (B) is Even; cleared to 0 otherwise |
| Ν    | Set if Bit 7 of data byte is 1; reset otherwise          |
| С    | Set if B is 0 to FF; reset otherwise                     |

### Example

Register pair HL value is 4200H. C value is 80H. B value is 10H. Memory location 4200H value is 81H. At execution of the instruction OTDM, the value 81H is written to output port 0080H. Register pair HL value is 4201H. C value is 81H. B value is 0FH. The flags are set as follows:

| Value |
|-------|
| 0     |
| 0     |
| 0     |
| 1     |
| 1     |
| 1     |
|       |



#### Output, Incremen, Repeat (page 0)

#### OTIMR

543

### Operation

(0, (C))  $\leftarrow$  (HL), HL  $\leftarrow$  HL+1, C  $\leftarrow$  C+1, B  $\leftarrow$  B - 1, repeat until B is 0

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 93 |

### Description

A byte is read from memory at the address in Register pair HL, and then written to the output port selected by placing the value of C on A7-A0 and zeroes on A15-A8 (if any). Then the memory address in Register pair HL and the I/O address in C are both incremented, and B is decremented. These steps are repeated until B decrements to 0. An initial B value of 0 causes 256 bytes to transfer from memory to output ports. The flags are affected as shown below.

Interrupts may occur after any cycle, and the instruction continues transparently at return from the interrupt service routine. This instruction in useful for initializing a block of output registers, such as the Z80180 core registers.



# OTIMR

544

#### Output, Incremen, Repeat (page 0)

### Timing

|                    | M Cycles | T States (180 reg)     | T States (other 18x)   |
|--------------------|----------|------------------------|------------------------|
| While B is nonzero | 4        | 16 (3, 3, 3, 3, 4 int) | 17 (3, 3, 3, 4, 4 int) |
| New (B) 0          | 4        | 14 (3, 3, 3, 3, 2 int) | 15 (3, 3, 3, 4, 2 int) |

### Flags

| Flag | Value                                                |
|------|------------------------------------------------------|
| S    | Reset                                                |
| Ζ    | Set                                                  |
| Н    | Reset                                                |
| P/V  | Set                                                  |
| Ν    | Set if Bit 7 of last data byte is 1; reset otherwise |
| С    | Reset                                                |

#### Example

The Register pair HL value is 4200H. C value is 80H. B value is 3. Memory locations 4200H to 4202H value is 13H 00H 81H. At execution of the instruction, OTIMR, the value 13H is written to output port 0080H. The value 00 is written to port 0081H. The value 81H is written to port 0082H. Register pair HL value is 4203H. C value is 83H, and B value is 0.



>

#### OTIR

# Operation

 $B \leftarrow B - 1$ , (C)  $\leftarrow$  (HL), HL  $\leftarrow$  HL + 1, repeat until B is 0

### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | B3 |

# Description

The value of Register pair HL is placed on the address bus to select a location in memory. The byte contained in this memory location is read and temporarily stored in the CPU. Then, after B is decremented, the value of Register C is placed on the bottom half (A7 through A0) of the address bus to select the I/O device at one of 256 possible ports. The decremented value of Register B is placed on the top half (A15 through A8) of the address bus. The byte read from memory is placed on the data bus and written to the selected peripheral device. Register pair HL is incremented. When the decremented B Register is not 0, the instruction is repeated. When B is 0, the instruction terminates. Interrupts are recognized and refresh cycles may be executed after each data transfer. When B is 0 prior to instruction execution, the instruction outputs 256 bytes of data.

**Note:** This instruction is not completely compatible with peripheral devices that decode A15-8 as part of a 16-bit I/O address.





# 546 | 546 OTIR

#### Output, Decremen, Repeat

# Timing

When B is not 0:

|          |                        | Z180 Register             | Z18x Other Register    |  |
|----------|------------------------|---------------------------|------------------------|--|
| M Cycles | Z80 T States           | T States                  | T States               |  |
| 4        | 21 (4, 5, 3, 4, 5 int) | 14 (3, 3, 3, 3, 3, 2 int) | 15 (3, 3, 3, 4, 2 int) |  |

#### When B is 0:

|          |                 | Z180 Register   | Z18x Other Register |
|----------|-----------------|-----------------|---------------------|
| M Cycles | Z80 T States    | T States        | T States            |
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3) | 13 (3, 3, 3, 4)     |

### Flags

| Flag | Value        |
|------|--------------|
| S    | Unknown      |
| Ζ    | Set          |
| Н    | Unknown      |
| P/V  | Unknown      |
| Ν    | Set          |
| С    | Not affected |



#### **Output, Decremen, Repeat**

### OTIR

547

# Example

Register C value is 07H. Register B value is 03H. Register pair HL value is 1000H. Memory locations have the following value:

| Location | Contents |
|----------|----------|
| 1000H    | 51H      |
| 1001H    | A9H      |
| 1002H    | 03H      |

At execution of OTIR, Register pair HL value is 1003H. Register B value is 0. These bytes are written to the peripheral device mapped to I/O port address 07H in the following sequence:

```
51H (first)
A9H
03H (third)
```



#### OUT (C),R

#### Output

### Operation

(C) ← r

#### Format

| 1 | 1 | 1 | 0     | 1 | 1 | 0 | 1 | ED |
|---|---|---|-------|---|---|---|---|----|
| 0 | 1 | • | _ r _ |   | 0 | 0 | 1 |    |

### Description

The value of Register C are placed on the bottom half (A7 through A0) of the address bus to select the I/O device at one of 256 possible ports. The value of Register B is placed on the top half (A15 through A8) of the address bus. Then the byte contained in Register r is placed on the data bus and written to the selected peripheral device. Register r identifies any of the CPU registers shown in the following table:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| Е        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |



#### Output

# OUT (C),R

549

### Timing

|          |              | Z180 Register       | Z18x Other               |
|----------|--------------|---------------------|--------------------------|
| M Cycles | Z80 T States | T States            | <b>Register T States</b> |
| 4        | 12 (4, 4, 4) | 10 (3, 3, 1 int, 3) | 11 (3, 3, 1 int, 4)      |

### Example

The value of Register C is 01H. The value of Register B is 02H. The value of Register D is 5AH. At execution of OUT (C), D, the byte 5AH is written to the peripheral device mapped to I/O port address 0201H. When the peripheral device ignores A15 through A8, the statement above should read the peripheral device mapped to I/O port address 01H.



#### OUT (N),A

#### Output

### Operation

(n) ← A

#### Format

| 1 | 1 | 0 | 1 | 0   | 0 | 1 | 1 | D3 |
|---|---|---|---|-----|---|---|---|----|
| - |   |   |   | n — |   |   |   |    |

# Description

The operand n is placed on the bottom half (A7 through A0) of the address bus to select the I/O device at one of 256 possible ports. The value of the Accumulator (A) appear on the top half (A15 through A8) of the address bus. Then the byte contained in the Accumulator is placed on the data bus and written to the selected peripheral device.



**Note:** This instruction is not completely compatible with peripherals that decode A15 through A8 as part of a 16-bit I/O address.

### Timing

| M Cycles | Z80 T States | Z180 Register<br>T States | Z18x Other<br>Register T States |
|----------|--------------|---------------------------|---------------------------------|
| 3        | 11 (4, 3, 4) | 10 (3, 3, 1 int, 3)       | 11 (3, 3, 1 int, 4)             |

### Example

The value of the Accumulator is 23H. At execution of OUT (01H), A, the byte 23H is written to the peripheral device mapped to I/O port address 01H.



#### Output to Page 0

### OUT0 (N),R

551

# Operation

(0, n) ← r

### Format

| 1 | 1 | 1 | 0     | 1 | 1 | 0 | 1 | ED |
|---|---|---|-------|---|---|---|---|----|
| 0 | 0 | • | - r - | • | 0 | 0 | 1 |    |
| • |   |   |       | n |   |   | • | -  |

### Description

The operand n is placed on A7 through A0 with 0 on A15 through A8 to select an output port. The value of the register selected by r, as shown in the following table, are then written to the selected output port (if any). The flags are not affected.

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| Е        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |



552

### OUT0 (N),R

#### Output to Page 0

#### Timing

| M Cycles | T States (180 Register) | T States (other 18x Registers) |
|----------|-------------------------|--------------------------------|
| 4        | 13 (3, 3, 3, 3, 1 int)  | 14 (3, 3, 3, 4, 1 int)         |

#### Example

The value of Input/Output Control Register (IOCR) is 1FH. The 16-bit I/O address of its ASCI0 transmit data register is 0006H, and the value of A is 41H. At execution of OUT0 (6), A, the byte 41H is written to ASCI0 for serial transmission. Under the same conditions, execution of OUT (6), A, does **not** write the byte to ASCI0. Instead, it is written to 16-bit I/O address 4106H.


### **Output and Decrements**

### OUTD

553

# Operation

 $B \leftarrow B-1$ , (C)  $\leftarrow$  (HL), HL  $\leftarrow$  HL-1

# Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | AB |

# Description

The value of Register pair HL is placed on the address bus to select a location in memory. The byte contained in this memory location is read and temporarily stored in the CPU. When Register B is decremented, the value of Register C is placed on the bottom half (A7 through A0) of the address bus to select the I/O device at one of 256 possible ports. The decremented value of Register B is placed on the top half (A8 through A15) of the address bus. Next the byte to be output is placed on the data bus and written to the selected peripheral device. The Register pair HL is decremented.

**Note:** This instruction is not completely compatible with peripheral devices that decode A15 through A8 as part of a 16-bit I/O address.

# Timing

|          |                 | Z180 Register   | Z18x Other        |  |  |  |
|----------|-----------------|-----------------|-------------------|--|--|--|
| M Cycles | Z80 T States    | T States        | Register T States |  |  |  |
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3) | 13 (3, 3, 3, 4)   |  |  |  |



## OUTD

## **Output and Decrements**

# Flags

| Value                               |
|-------------------------------------|
| Unknown                             |
| Set if B is 1 is 0; reset otherwise |
| Unknown                             |
| Unknown                             |
| Set                                 |
| Not affected                        |
|                                     |

# Example

The value of Register C is 07H. The value of Register B is 10H. The value of Register pair HL is 1000H. The value of memory location 1000H is 59H. At execution of OUTD, Register B is 0FH. Register pair HL is 0FFFH. The byte 59H is written to the peripheral device mapped to I/O port address 07H.



### **Output and Increment**

## OUTD

555

# Operation

 $B \leftarrow B - 1$ , (C)  $\leftarrow$  (HL), HL  $\leftarrow$  HL + 1

# Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | A3 |

# Description

The value of Register pair HL are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. After Register B is decremented, the value of Register C are placed on the bottom half (A7 through A0) of the address bus to the select the I/O device at one of 256 possible ports. The decremented value of Register B is placed on the top half (A15 through A8) of the address bus. The byte to be output is placed on the data bus and written to the selected peripheral device. Register pair HL is incremented.



**Note:** This instruction is not completely compatible with peripheral devices that decode A15 through A8 as part of a 16-bit I/O address.

## Timing

| M Cycles | Z80 T States    | Z180 Register<br>T States | Z18x Other<br>Register T States |
|----------|-----------------|---------------------------|---------------------------------|
| 4        | 16 (4, 5, 3, 4) | 12 (3, 3, 3, 3)           | 13 (3, 3, 3, 4)                 |



556

## **Output and Increment**

# Flags

| Value                            |
|----------------------------------|
| Unknown                          |
| Set if B 1 is 0; reset otherwise |
| Unknown                          |
| Unknown                          |
| Set                              |
| Not affected                     |
|                                  |

# Example

The value of Register C is 07H. The value of Register B is 10H. The value of Register pair HL is 1000H. The value of memory address 1000H is 59H. At execution of OUTI, Register B is 0FH. Register pair HL is 1001H. Byte 59H is written to the peripheral device mapped to I/O port address 07H.



### POP PP

557

# Operation

 $pp_{I_{I}} \leftarrow (SP), pp_{H} \leftarrow (SP+1), SP \leftarrow SP+2$ 

# Format



# Description

Two bytes are popped from the stack in external memory, to 16-bit Register pp. First a byte is read from memory at the address in the SP, and is loaded to the less significant half of pp. Then SP is incremented by one, another byte is read from memory at the new value of SP, and is loaded to the more-significant half of pp. SP is incremented again. No flags are affected unless the operand is AF. There is no checking for stack underflow.

Register pp can have the value AF (the accumulator A as most significant byte, flags as least significant byte), any of the Register pairs BC, DE, or



### POP PP

558

## **Push from Stack**

HL, or an index Register IX or IY. In the first form shown above, qq is encoded as follows:

| Register | Hex Value (qq) |
|----------|----------------|
| BC       | 00             |
| DE       | 01             |
| HL       | 10             |
| AF       | 11             |

# Timing

| Instruction | M Cycles | Z80 T States    | Z18x T States   |
|-------------|----------|-----------------|-----------------|
| POP qq      | 3        | 10 (4, 3, 3)    | 9 (3, 3, 3)     |
| POP IX      | 4        | 14 (4, 4, 3, 3) | 12 (3, 3, 3, 3) |
| POP IY      | 4        | 14 (4, 4, 3, 3) | 12 (3, 3, 3, 3) |

# Flags

Flags are set only if the operand is AF.

## Example

The SP value is 1000H. Memory location 1000H value is 55H. Location 1001H value is 33H. At execution of POP IX, the IX Register value is 3355H. SP value is 1002H.



### Operation

(SP-1)  $\leftarrow$  ppH, (SP-2)  $\leftarrow$  ppL, SP  $\leftarrow$  SP-2

### Format

| PUSH qq | 1 | 1 | q | q | 0 | 1 | 0 | 1 |    |
|---------|---|---|---|---|---|---|---|---|----|
| PUSH IX | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD |
|         | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | E5 |
|         |   |   |   |   |   |   |   |   |    |
| PUSH IY | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD |
|         | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | E5 |

## Description

The value of the 16-bit Register pp are pushed to the stack in external memory. First, the value of the SP are decremented by 1, and the value of the more-significant byte of Register pp are stored in memory at the new value of SP. Then SP is decremented again, and the value of the less-significant byte of the Register pp are stored in memory at the new value of SP. No flags are affected and there is no checking for stack Overflow.

The pp can be AF (the accumulator A as MSB, flags as LSB), any of the Register pairs BC, DE, or HL, or an index Register IX or IY. In the first form shown above, qq is encoded as follows:

| Register | Hex Value (qq) |
|----------|----------------|
| BC       | 00             |
| DE       | 01             |
| HL       | 10             |
| AF       | 11             |





### Timing

ZILOG

| Instruction | M Cycles | Z80 T States           | Z18x T States          |
|-------------|----------|------------------------|------------------------|
| PUSH qq     | 3        | 11 (4, 1 int, 3, 3)    | 11 (3, 2 int, 3, 3)    |
| PUSH IX     | 4        | 15 (4, 4, 1 int, 3, 3) | 14 (3, 3, 2 int, 3, 3) |
| PUSH IY     | 4        | 15 (4, 4, 1 int, 3, 3) | 14 (3, 3, 2 int, 3, 3) |

## Example

The Accumulator A value is 22H. The flags contain 11H. The SP value is 1007H. At execution of PUSH AF, memory address 1006H value is 22H. Address 1005H value is 11H. SP value is 1005H.





## Operation

 $m \leftarrow m$  and not (2 ^b)

## Format

|               |   |   | - |          |   |   |       |   | 1  |
|---------------|---|---|---|----------|---|---|-------|---|----|
| RES b, r      | 1 | 1 | 0 | 0        | 1 | 0 | 1     | 1 | СВ |
|               | 1 | 0 | • | - b -    |   | ł | _ r _ | • |    |
|               |   |   |   |          |   |   |       |   |    |
| RES b, (HL)   | 1 | 1 | 0 | 0        | 1 | 0 | 1     | 1 | СВ |
|               | 1 | 0 | - | - b -    | • | 1 | 1     | 0 |    |
|               |   |   |   |          |   |   |       |   |    |
| RES b, (IX+d) | 1 | 1 | 0 | 1        | 1 | 1 | 0     | 1 | DD |
|               | 1 | 1 | 0 | 0        | 1 | 0 | 1     | 1 | СВ |
|               |   |   |   |          | 1 |   |       |   |    |
|               |   |   |   |          |   |   |       |   |    |
|               | 1 | 0 | - | _ b      |   | 1 | 1     | 0 |    |
|               |   |   |   |          |   |   |       |   | 1  |
| RES b, (IY+d) | 1 | 1 | 1 | 1        | 1 | 1 | 0     | 1 | FD |
|               | 1 | 1 | 0 | 0        | 1 | 0 | 1     | 1 | СВ |
|               |   |   |   |          |   |   |       |   |    |
|               |   |   |   | <u> </u> | - |   |       |   |    |
|               | 1 | 0 | - | - b      |   | 1 | 1     | 0 |    |

### Description

Bit b in operand m is reset to 0. No flags are affected. The b can be 0 for the least significant bit through Bit 7 for the most significant bit. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory loca-



562

tion selected by the sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| RES r       | 4        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| RES (HL)    | 4        | 15 (4, 4, 4, 3)       | 12 (3, 3, 3, 1 int, 3)       |
| RES (IX+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| RES (IY+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

## Example

At execution of RES 6, D, Bit 6 in Register D resets. Bit 6 has the value of 40H.





## Operation

PCL  $\leftarrow$  (SP), PCH  $\leftarrow$  (SP+1), SP  $\leftarrow$  SP+2

### Format



### Description

The byte at the memory location specified by the value of the SP is isolated to the low order 8 bits of the PC. SP is then incremented and the byte at the memory location specified by the new value of SP is fetched and loaded to the higher order 8 bits of PC. Finally, SP is incremented again. This instruction is normally used to return to the calling sequence at the completion of a routine entered by a CALL instruction.

#### Timing

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 3        | 10 (4, 3, 3) | 9 (3, 3, 3)   |

## Example

The value of the Program Counter is 3535H. The value of the SP is 2000H. The value of memory location 2000H is B5H. The value of memory location 2001H is 18H. At execution of RET, the value of the SP is 2002H. The value of PC is 18B5H, pointing to the address of the next program opcode fetched.



Z80185/Z80195

### Operation

If cc true: PCL  $\leftarrow$  (SP), PCH  $\leftarrow$  (SP+1), SP  $\leftarrow$  SP + 2

#### Format



### Description

If condition cc is True (1), the byte at the memory location specified by the value of the SP is loaded to the low order eight bits of the PC. SP is then incremented and the byte at the memory location specified by the new value of SP are loaded to the high-order 8 bits of PC. SP is incremented again. The next opcode following this instruction is fetched from the memory location specified by the PC. This instruction is normally used to return to the calling sequence at the completion of a routine entered by a CALL instruction. When condition cc is False, PC is incremented as usual, and the program continues with the next instruction. Condition cc is programmed as one of eight values which correspond to condition bits in the Flag Register.

| Hex Value (cc) | Condition       | Relevant Flag |
|----------------|-----------------|---------------|
| 000            | NZ-Nonzero      | Z             |
| 001            | Z–0             | Z             |
| 010            | NC–No Carry     | С             |
| 011            | C–Carry         | С             |
| 100            | PO-Parity Odd   | P/V           |
| 101            | PE–Parity Even  | P/V           |
| 110            | P–Sign Positive | S             |
| 111            | M–Sign Negative | S             |

#### Timing



When cc is True (1):

| M Cycles     | Z80 T States | Z18x T States       |
|--------------|--------------|---------------------|
| 3            | 11 (5, 3, 3) | 10 (3, 1 int, 3, 3) |
| When cc is H | False (0):   |                     |
| M Cycles     | Z80 T States | Z18x T States       |
| 1            | 5            | 5 (3, 2 int)        |

### Example

The the S Flag is set, the value of the PC is 3535H. The value of SP is 2000H. The value of memory location 2000H is B5H. The value of memory location 2001H is 18H. At execution of RET M, the value of the SP is 2002H. The value of the PC is 18B5H, pointing to the address of the next program opcode fetched.



Z80185/Z80195

## Operation

Return from Interrupt

### Format

AA 1 1 1 0 1 1 0 1 ED 1 0 0 1 1 0 0 1 4D AA

## Description

This instruction is used at the end of an interrupt service routine to:

1. Restore the value of the PC (analogous to the RET instruction)

2. To signal a Z80 family I/O device that the interrupt routine is complete. The RETI instruction facilitates the nesting of interrupts, which allows higher priority devices to temporarily suspend service of lower priority service routines. This instruction does not enable interrupts, which were disabled when the interrupt routine was entered. Before doing the RETI instruction, the enable interrupt instruction (EI) must be executed to allow recognition of interrupts after completion of the RETI.

#### Timing

| Z80      |              | Z195 (OMCR7 (M1E) = 1) |                    | Z18x (Otherwise) |                              |
|----------|--------------|------------------------|--------------------|------------------|------------------------------|
| M Cycles | T States     | M Cycles               | T States           | M Cycles         | T States                     |
| 4        | 14 (4,4,3,3) | 4                      | 13 (3,3,1 int,3,3) | 6                | 22 (3,3,3 int,3,1 int,3,3,3) |

## Example

Two interrupting devices, A and B, are connected in a daisy chain configuration with A, which has a higher priority than B.





Device B generates an interrupt and is acknowledged. The interrupt enable out, IEO, of B goes Low, blocking any lower priority devices from interrupting while B is serviced. Device A generates an interrupt, suspending service of B. (The IEO of A goes Low, indicating that a higher priority device is serviced). The A routine is completed and a RETI is issued, clearing to (0) the A6 IUS Bit and setting the IEO of A back to High. A second RETI is issued on completion of the B, which sets the IEO of B back to High.



## Operation

Return from nonmusical interrupt

### Format

0 0 1 1 1 1 1 AA 1 AA 0 1 0 0 0 1 0 1

## Description

This instruction is used at the end of a non-maskable interrupt service routine to restore the value of the PC (analogous to the RET instruction). The state of IFF2 is copied back to IFF1, enabling maskable interrupts following the RETN (if they were enabled before the non-maskable interrupt).

ED

45

#### Timing

| M Cycles | Z80 T States    | Z18x T States   |
|----------|-----------------|-----------------|
| 4        | 14 (4, 4, 3, 3) | 12 (3, 3, 3, 3) |

### Example

The value of SP is 1000H. The value of PC is 1A45H. When a nonmusical interrupt (NMI) signal is received, the CPU restarts at memory address 0066H. That is, the current PC value of 1A45H is pushed to the external stack at addresses 0FFFH and 0FFEH, high order-byte first. Address 0066H is loaded to the PC. That address begins an interrupt service routine ending with a RETN instruction. At execution of RETN, the former PC value is popped off the external memory stack to PC, low-order first, resulting in a SP value again of 1000H. The program continues where it left off with an opcode fetch from address 1A45H.



569

## Operation



## Format

| RL r      | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|-----------|---|---|---|---|---|---|-------|---|----|
|           | 0 | 0 | 0 | 1 | 0 | • | _ r _ | - |    |
| RL (HL)   | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|           |   |   | 0 | 0 |   | 0 |       | ' | 00 |
|           | 0 | 0 | 0 | 1 | 0 | 1 | 1     | 0 | 16 |
|           |   |   |   |   |   |   |       |   |    |
| RL (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0     | 1 | DD |
|           | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|           |   |   |   |   | 1 |   |       |   |    |
|           |   |   |   | ( |   |   |       |   |    |
|           | 0 | 0 | 0 | 1 | 0 | 1 | 1     | 0 | 16 |
|           |   |   | - |   | - |   |       | _ | 1  |
| RL (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0     | 1 | FD |
|           | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|           |   |   |   | ( | J |   |       |   |    |
|           | - |   |   | ( |   |   |       |   |    |
|           | 0 | 0 | 0 | 1 | 0 | 1 | 1     | 0 | 16 |

## Description

The value of the m operand is rotated left one bit position. The content of Bit 7 is loaded to the Carry Flag. The previous content of the Carry Flag is loaded to Bit 0. Other flags are set as described below. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory location selected



570

by the sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| RL r        | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| RL (HL)     | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| RL (IX+d)   | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 30 |
| RL (IY+d)   | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

#### Flags

| Flag | Value                                            |
|------|--------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise   |
| Z    | Set if the result is 0; reset otherwise          |
| Н    | Reset                                            |
| P/V  | Set if resulting parity is Even; reset otherwise |
| Ν    | Reset                                            |
| С    | Data from Bit 7 of source register               |



## Example

The Carry Flag is 0. Register D value is 8FH. At execution of RL D, the value of the Carry Flag is 1. The value of Register D is 1EH.



Z80185/Z80195

## Operation



### Format



## Description

The value of the Accumulator (A) is rotated left one bit position through the Carry Flag. The previous content of the Carry Flag is loaded to Bit 0.

#### Timing

Flags

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 3             |
|          |              |               |
|          |              |               |
| Flag     | Value        |               |
| S        | Not affected |               |
| Z        | Not affected |               |
| Н        | Reset        |               |

| ••  |              |
|-----|--------------|
| P/V | Not affected |

- N Reset
- C Data from Bit 7 of Accumulator

## Example

The value of the Accumulator and the Carry Flag is

| - | 7 | • | • | • | • | - | • | - |
|---|---|---|---|---|---|---|---|---|
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |





### At execution of RLA, the value of the Accumulator and the Carry Flag is

| С | 7 | Ŭ | Ū | 4 | • | - | 1 | 0 |
|---|---|---|---|---|---|---|---|---|
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |



574

## Operation



## Format

| RLC r      | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|------------|---|---|---|---|---|---|-----|---|----|
|            | 0 | 0 | 0 | 0 | 0 |   | _ r |   |    |
|            |   |   |   |   |   |   |     |   |    |
| RLC (HL)   | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|            | 0 | 0 | 0 | 0 | 0 | 1 | 1   | 0 | 06 |
|            |   |   |   |   |   |   |     |   |    |
| RLC (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0   | 1 | DD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|            |   |   |   |   | 4 |   |     |   |    |
|            |   |   |   |   | - |   |     |   |    |
|            | 0 | 0 | 0 | 0 | 0 | 1 | 1   | 0 | 06 |
|            | - |   |   |   | 1 |   |     |   |    |
| RLC (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0   | 1 | FD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|            |   |   |   |   |   |   |     |   |    |
|            |   |   |   |   | - |   |     |   |    |
|            | 0 | 0 | 0 | 0 | 0 | 1 | 1   | 0 | 06 |

## Description

The value of the m operand are rotated left by one bit. The former Bit 7 is copied to both Bit 0 and the C Flag. Other flags are set as described below. The m can be a Register r, a memory location selected by the value of Register pair HL, or a



memory location selected by the sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

#### Register Hex Value (r)

| В | 000 |
|---|-----|
| С | 001 |
| D | 010 |
| E | 011 |
| Н | 100 |
| L | 101 |
| А | 111 |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| RLC r       | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| RLC (HL)    | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| RLC (IX+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| RLC (IY+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

#### Flags

| Flag | Value                                            |
|------|--------------------------------------------------|
| S    | Set if new Bit 7 is 1, reset otherwise           |
| Z    | Set if bits 7-0 are all 0; reset otherwise       |
| Н    | Reset                                            |
| P/V  | Set if resulting parity is Even; reset otherwise |
| Ν    | Reset                                            |
| С    | Former Bit 7 (same as new Bit 0)                 |



## Example

The value of Register pair IY is 1000H. The value of memory location 0FFEH is 88H. At execution of INC (IY – 2), the Carry Flag value is 1. The value of memory location 0FFEH is 11H.



LOG



### Operation



### Format



## Description

The value of the Accumulator (Register A) are rotated left one bit position. The sign bit (Bit 7) is copied to the Carry Flag and also to Bit 0. Bit 0 is the least significant bit.

#### Timing

Flags

| M Cycles | Z80 T States          | Z18x T States |
|----------|-----------------------|---------------|
| 1        | 4                     | 3             |
|          |                       |               |
|          |                       |               |
| Flag     | Value                 |               |
| S        | Not affected          |               |
| Z        | Not affected          |               |
| Н        | Reset                 |               |
| P/V      | Not affected          |               |
| Ν        | Reset                 |               |
| С        | Data from Bit 7 of Ac | cumulator     |
|          |                       |               |



## Example

578

The value of the Accumulator is

|    |   |   |   | 4 |   |   |   |   |
|----|---|---|---|---|---|---|---|---|
| AA | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |

At Execution of RLCA, the value of the Accumulator and Carry Flag is

| - | 7 | • | • | • | • | _ | • | • |
|---|---|---|---|---|---|---|---|---|
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |





### Operation



### Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 6F |

## Description

The value of the low-order four bits (bits 3, 2, 1, and 0) of the memory location (HL) are loaded to the high-order four bits (7, 6, 5, and 4) of that same memory location. The previous value of those high-order four bits are loaded to the low-order four bits of the Accumulator (A). The previous value of the low-order four bits of memory location (HL). The value of the high-order bits of the Accumulator are unaffected.

#### Timing

| M Cycles | Z80 T States           | Z180x T States         |
|----------|------------------------|------------------------|
| 5        | 18 (4, 4, 3, 4 int, 3) | 16 (3, 3, 3, 4 int, 3) |

#### Flags

| Flag | Value                                                                 |
|------|-----------------------------------------------------------------------|
| S    | Set if Accumulator is Negative after operation; reset otherwise       |
| Z    | Set if Accumulator is 0 after operation; reset otherwise              |
| Н    | Reset                                                                 |
| P/V  | Set if parity of Accumulator is Even after operation; reset otherwise |
| Ν    | Reset                                                                 |
| С    | Not affected                                                          |



## Example

580

The value of Register pair HL is 5000H. The value of the Accumulator and memory location 5000H is:

AA

|   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |             |
|---|---|---|---|---|---|---|---|---|-------------|
| A | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Accumulator |
|   | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | (5000H)     |
|   |   |   |   |   |   |   |   |   |             |

At execution of RLD, the value of the Accumulator and memory location 5000H is:  $7 \quad 6 \quad 5 \quad 4 \quad 3 \quad 2 \quad 1 \quad 0$ 

AA

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |             |
|---|---|---|---|---|---|---|---|-------------|
| 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | Accumulator |
|   |   |   |   |   |   |   |   |             |
| 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | (5000H)     |



581

### Operation



### Format

| RR r      | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|-----------|---|---|---|---|---|---|-------|---|----|
|           | 0 | 0 | 0 | 1 | 1 | - | - r _ | - |    |
|           |   |   |   |   |   |   |       |   |    |
| RR (HL)   | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|           | 0 | 0 | 0 | 1 | 1 | 1 | 1     | 0 | 1E |
|           |   |   |   |   |   |   |       |   |    |
| RR (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0     | 1 | DD |
|           | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|           |   |   |   |   | 1 |   |       |   |    |
|           | - |   |   |   |   |   |       |   |    |
|           | 0 | 0 | 0 | 1 | 1 | 1 | 1     | 0 | 1E |
|           |   |   |   |   |   |   |       |   |    |
| RR (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0     | 1 | FD |
|           | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|           |   |   |   |   | 1 |   |       |   |    |
|           |   |   |   |   | - |   |       |   |    |
|           | 0 | 0 | 0 | 1 | 1 | 1 | 1     | 0 | 1E |

## Description

The value of operand m is rotated right 1 bit position through the Carry Flag. The content of Bit 0 is loaded to the Carry Flag and the previous content of the Carry Flag is loaded to Bit 7. Other flags are set as described below. The m can be a



582

Register r, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| RR r        | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| RR (HL)     | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| RR (IX+d)   | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| RR (IY+d)   | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

#### Flags

| Flag | Value                                            |
|------|--------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise   |
| Z    | Set if the result is 0; reset otherwise          |
| Н    | Reset                                            |
| P/V  | Set if resulting parity is Even; reset otherwise |
| Ν    | Reset                                            |
| С    | Data from Bit 0 of source register               |



## Example

The the value of Register pair HL is 4343H. The memory location 4343H value is DDH. The Carry Flag value is 0. At execution of RR (HL), location 4343H value is 6EH. The Carry Flag value is 1.



584

## Operation



## Format



## Description

The value of the Accumulator (A) are rotated right 1 bit position through the Carry Flag. The previous content of the Carry Flag is loaded to Bit 7. The previous content of Bit 0 is loaded to the Carry Flag.

#### Timing

Flags

| M Cycles | Z80 T States          | Z18x T States |
|----------|-----------------------|---------------|
| 1        | 4                     | 3             |
|          |                       |               |
|          |                       |               |
| Flag     | Value                 |               |
| S        | Not affected          |               |
| Z        | Not affected          |               |
| Н        | Reset                 |               |
| P/V      | Not affected          |               |
| Ν        | Reset                 |               |
| С        | Data from Bit 0 of Ac | cumulator     |
|          |                       |               |





## Example

| The the value of the Accumu | alator and the Carry Flag is: |
|-----------------------------|-------------------------------|
|-----------------------------|-------------------------------|

|   |   |   |   |   |   |   |   | С |
|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |

At execution of RRA, the value of the Accumulator and the Carry Flag value is:

| _ |   | - | - |   | - | 2 |   | - | <br>- | _ |
|---|---|---|---|---|---|---|---|---|-------|---|
|   | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1     |   |



586

## Operation



## Format



## Description

The value of the m operand are rotated right one bit position. The content of Bit 0 is loaded to the Carry Flag and also to Bit 7, other flags are set as described below. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the value of an index





Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| RRC r       | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| RRC (HL)    | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| RRC (IX+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| RRC (IY+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

#### Flags

| Flag | Value                                            |
|------|--------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise   |
| Ζ    | Set if the result is 0; reset otherwise          |
| Н    | Reset                                            |
| P/V  | Set if resulting parity is Even; reset otherwise |
| Ν    | Reset                                            |
| С    | Data from Bit 0 of source register               |



## Example

The value of Register A is 31H. At execution of RRC  $\,$  A , the A value is 98H and the Carry Flag value is 1.








## Description

The value of the Accumulator (A) is rotated right 1 bit position. Bit 0 is loaded to the Carry Flag and also to Bit 7.

#### Timing

Flags

| M Cycles | Z80 T States          | Z18x T States |
|----------|-----------------------|---------------|
| 1        | 4                     | 3             |
|          |                       |               |
|          |                       |               |
| Flag     | Value                 |               |
| S        | Not affected          |               |
| Z        | Not affected          |               |
| Н        | Reset                 |               |
| P/V      | Not affected          |               |
| Ν        | Reset                 |               |
| С        | Data from Bit 0 of Ac | ccumulator    |

#### Example

The Accumulator value is 11H. At execution of RRCA, the Accumulator value is 88H and the Carry Flag value is 1.





## Operation



## Format

ED 

# Description

The value of the low-order four bits (bits 3, 2, 1, and 0) of memory location (HL) are loaded to the low-order four bits of the Accumulator (A). The previous value of the low-order four bits of the Accumulator are loaded to the high-order four bits (7, 6, 5, and 4) of location (HL). The previous value of the high-order four bits of (HL) are loaded to the low-order four bits of (HL). The value of the high order bits of the Accumulator are unaffected.

#### Timing

| M Cycles | Z80 T States           | Z18x T States          |
|----------|------------------------|------------------------|
| 4        | 18 (4, 4, 3, 4 int, 3) | 16 (3, 3, 3, 4 int, 3) |

| /alue                                                                 |
|-----------------------------------------------------------------------|
| Set if Accumulator is Negative after operation; reset otherwise       |
| Set if Accumulator is 0 after operation; reset otherwise              |
| Reset                                                                 |
| Set if parity of Accumulator is Even after operation; reset otherwise |
| Reset                                                                 |
| lot affected                                                          |
|                                                                       |



ZILOG

# Example

The value of Register pair HL is 5000H. The value of the Accumulator and memory location 5000H is:





## Operation

 $(\texttt{SP-1}) \leftarrow \texttt{PCH}, (\texttt{SP-2}) \leftarrow \texttt{PCL}, \texttt{SP} \leftarrow \texttt{SP-2}, \texttt{PCH} \leftarrow \texttt{0}, \texttt{PCL} \leftarrow \texttt{p}$ 

#### Format



#### Description

The PC value is pushed to the external memory stack, and the page-0 memory location, indicated by operand p, is loaded to the PC. Program execution then begins with the opcode in the address now pointed to by PC. The push is accomplished using the following sequence:

- 1. Decrementing the value of the SP
- 2. Loading the high-order byte of PC to the memory address now pointed to by SP
- 3. decrementing SP again
- 4. Loading the low-order byte of PC to the address now pointed to by SP

The RST instruction allows for a jump to one of eight addresses in the table below.

| Hex Value (p) | Hex Value (t) |
|---------------|---------------|
| 00H           | 000           |
| 08H           | 001           |
| 10H           | 010           |
| 18H           | 011           |
| 20H           | 100           |
| 28H           | 101           |
| 30H           | 110           |
| 38H           | 111           |



#### Timing

| M Cycles | Z80 T States | Z18x T States       |
|----------|--------------|---------------------|
| 3        | 11 (5, 3, 3) | 11 (3, 2 int, 3, 3) |

#### Example

The value of the PC is 15B3H. The SP value is 1000H. At the execution of RST 18H (Object code 1101111), the value of memory location 0FFFH is 15H. The value of memory location 0FFEH is B3H. The value of the SP is 0FFEH. The value of the PC is 0018H, the address of the next opcode to be fetched.



594

# Operation

 $A \leftarrow A - s - CY$ 

# Format



# Description

The s operand and the Carry Flag are subtracted from the value of the Accumulator, the result is stored in A, and the flags are set as described below. The s can be a Register r, an immediate value n in the instruction, a memory location selected by the value of Register pair HL, or a memory location selected by the



sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects a source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction   | M Cycles | Z80 T States           | Z18x T States          |
|---------------|----------|------------------------|------------------------|
| SBC A, r      | 1        | 4                      | 4 (3 + 1 int)          |
| SBC A, n      | 2        | 7 (4, 3)               | 6 (3, 3)               |
| SBC A, (HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| SBC A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| SBC A, (IY+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

| Flag | Value                                          |
|------|------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise |
| Z    | Set if the result is 0; reset otherwise        |
| Н    | Set if Borrow from Bit 4; reset otherwise      |
| P/V  | Set if an Overflow occurs; reset otherwise     |
| Ν    | Set                                            |
| С    | Set if Borrow; reset otherwise                 |



# Example

The the Accumulator value is 16H. The Carry Flag is set. The Register pair HL value is 3433H, and address 3433H value is 05H. At execution of SBCA, (HL), the Accumulator value is 10H.





## Operation

 $\text{HL} \leftarrow \text{Hl} - \text{ss} - \text{CY}$ 

## Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | s | s | 0 | 0 | 1 | 0 |    |

#### Description

The value of the Register pair ss (any of BC, DE, HL, or SP) and the Carry Flag are subtracted from the value of Register pair HL, the result is stored in HL, and the Carry Flag indicates if a Borrow is needed. Operand ss is specified as follows in the assembled object code.

| Register Pair | Hex Value (ss) |
|---------------|----------------|
| BC            | 00             |
| DE            | 01             |
| HL            | 10             |
| SP            | 11             |

#### Timing

| M Cycles | Z80 T States     | Z18x T States    |
|----------|------------------|------------------|
| 2        | 15 (4, 4, 7 int) | 10 (3, 3, 4 int) |

| Flag | Value                                          |
|------|------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise |
| Z    | Set if the result is 0; reset otherwise        |
| Н    | Set if a Borrow from Bit 12; reset otherwise   |



598

| Flag | Value                                          |
|------|------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise |
| P/V  | Set if an Overflow occurs; reset otherwise     |
| Ν    | Set                                            |
| С    | Set if Borrow; reset otherwise                 |

## Example

The the value of Register pair HL is 9999H. The value of DE is 1111H, and the Carry Flag is set. At execution of SBC HL, DE, Register pair HL value is 8887H.





# Operation

CY  $\leftarrow 1$ 

## Format



#### Description

The Carry Flag is set.

#### Timing

Flags

| M Cycles | Z80 T States | Z18x T States |
|----------|--------------|---------------|
| 1        | 4            | 3             |
|          |              |               |
|          |              |               |
| Flag     | Value        |               |
| S        | Not affected |               |
| Z        | Not affected |               |
| Н        | Reset        |               |
| P/V      | Not affected |               |
| Ν        | Reset        |               |
| С        | Set          |               |
|          |              |               |

NOTE: There is no specific Clear Carry Flag instruction. Use OR A, A to clear the Carry Flag.



600

# Operation

 $m \leftarrow m OR (2 ^ b)$ 

## Format

|               | r        |   |   |       |   |   |     |   | 1  |
|---------------|----------|---|---|-------|---|---|-----|---|----|
| SET b, r      | 1        | 1 | 0 | 0     | 1 | 0 | 1   | 1 | СВ |
|               | 1        | 1 | • | - b - |   | • | - r | • |    |
|               | <u> </u> |   |   |       |   |   |     |   |    |
| SET b, (HL)   | 1        | 1 | 0 | 0     | 1 | 0 | 1   | 1 | СВ |
|               | 1        | 1 | • | - b - |   | 1 | 1   | 0 |    |
|               |          |   |   |       |   |   |     |   |    |
| SET b, (IX+d) | 1        | 1 | 0 | 1     | 1 | 1 | 0   | 1 | DD |
|               | 1        | 1 | 0 | 0     | 1 | 0 | 1   | 1 | СВ |
|               |          |   |   |       |   |   |     |   |    |
|               | _        |   |   |       |   |   |     |   |    |
|               | 1        | 1 | • | - b   |   | 1 | 1   | 0 |    |
|               |          |   |   |       |   |   |     |   |    |
| SET b, (IY+d) | 1        | 1 | 1 | 1     | 1 | 1 | 0   | 1 | FD |
|               | 1        | 1 | 0 | 0     | 1 | 0 | 1   | 1 | СВ |
|               |          |   |   |       | 1 |   |     |   |    |
|               | Ĺ        |   |   |       | I |   |     |   |    |
|               | 1        | 1 | • | _ b _ |   | 1 | 1   | 0 |    |

## Description

Bit b of operand m is set to 1. No flags are affected. The b can be 0, for the least significant bit, through Bit 7 for the most significant bit. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory loca-



tion selected by the sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |

Timing

| Instruction   | M Cycles | Z80 T States          | Z18x T States                |
|---------------|----------|-----------------------|------------------------------|
| SET b, r      | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| SET b, (HL)   | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| SET b, (IX+d) | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| SET b, (IY+d) | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

#### Example

The Register pair HL value is 4567H. The memory location 4567H value is 33H. At execution of SET 7, (HL), memory location 4567H value is B3H.



602

# Operation



# Format

| SLA r      | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|------------|---|---|---|---|---|---|-------|---|----|
|            | 0 | 0 | 1 | 0 | 0 |   | – r – | • |    |
|            |   |   |   |   |   |   |       |   |    |
| SLA (HL)   | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|            | 0 | 0 | 1 | 0 | 0 | 1 | 1     | 0 | 26 |
|            |   |   |   |   |   |   |       |   |    |
| SLA (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0     | 1 | DD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|            |   |   |   |   | 1 |   |       |   |    |
|            |   |   |   |   |   |   |       |   |    |
|            | 0 | 0 | 1 | 0 | 0 | 1 | 1     | 0 | 26 |
|            |   |   |   |   |   |   |       |   |    |
| SLA (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0     | 1 | FD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|            |   |   |   |   | 1 |   |       |   |    |
|            |   |   |   |   |   |   |       |   |    |
|            | 0 | 0 | 1 | 0 | 0 | 1 | 1     | 0 | 26 |

## Description

The operand m is arithmetically shifted left one bit position. The content of Bit 7 is copied to the Carry Flag, other flags are set as described below. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the value of an index Register IX and IY





and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| SLA r       | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| SLA (HL)    | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| SLA (IX+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| SLA (IY+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

| Flag | Value                                          |
|------|------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise |
| Z    | Set if the result is 0; reset otherwise        |
| Н    | Reset                                          |
| P/V  | Set if parity is Even; reset otherwise         |
| Ν    | Reset                                          |
| С    | Data from Bit 7                                |



# Example

The Register L value is B1H. At execution of SLA  $\,$  L, the value of Register L is 62H and the Carry Flag sets.



605

# Operation

Enter Sleep or System Stop mode

# Format

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 76 |

## Description

If the IOSTOP bit in the 8018x processor I/O Control Register is 0, this instruction places the device in Sleep mode. Sleep mode is deeper than Halt mode (see HALT instruction) because the internal CPU clock stops, the DMA channels do not operate, DRAM refresh (if any) stops, the Address bus is 3-stated, and control signals are driven high except when they are 3-stated while BUSACK is Low. Similar to Halt mode, Sleep mode can terminated by a Reset or by an interrupt request from an external or internal source, including the ASCIs, PRTs, and CSI/O. More details on Sleep mode and exit from Sleep mode are given in the Sleep mode section.

If the IOSTOP bit in the IOCR is 1 when this instruction is executed, the device enters System Stop mode. This mode differs from Sleep mode because the ASCIs, PRTs, and CSI/O are stopped, and they cannot generate an interrupt to terminate the mode.

#### Timing

| M Cycles | 18x T States                        |
|----------|-------------------------------------|
| 2        | Indefinite: 8 (3, 3, 2 int) minimum |



606

# Operation



# Format

| SRA r      | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|------------|---|---|---|---|---|---|-----|---|----|
|            | 0 | 0 | 1 | 0 | 1 | • | - r | • |    |
|            |   |   |   |   |   |   |     |   |    |
| SRA (HL)   | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|            | 0 | 0 | 1 | 0 | 1 | 1 | 1   | 0 | 2E |
|            |   |   |   |   |   |   |     |   |    |
| SRA (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0   | 1 | DD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|            |   |   |   | c | 1 |   |     |   |    |
|            |   |   |   |   |   |   |     |   |    |
|            | 0 | 0 | 1 | 0 | 1 | 1 | 1   | 0 | 2E |
|            |   |   |   |   |   |   |     |   |    |
| SRA (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0   | 1 | FD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1   | 1 | СВ |
|            |   |   |   |   | 1 |   |     |   |    |
|            |   |   |   |   |   |   |     |   |    |
|            | 0 | 0 | 1 | 0 | 1 | 1 | 1   | 0 | 2E |

## Description

The operand m is arithmetically shifted right one bit position. The content of Bit 0 is loaded to the Carry Flag and Bit 7 is unchanged. Other flags are set as described below. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the value of an



index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| SRA r       | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| SRA (HL)    | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| SRA (IX+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| SRA (IY+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

| Flag | Value                                          |
|------|------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise |
| Z    | Set if the result is 0; reset otherwise        |
| Н    | Reset                                          |
| P/V  | Set if parity is Even; reset otherwise         |
| Ν    | Reset                                          |
| С    | Data from Bit 0 of source register             |



# Example

The the value of the Index Register IX is 1000H. The value of memory location 1003H is B8H. At execution of SRA (IX+3), memory location 1003H value is DCH, and the Carry Flag is 0.



609

## Operation



# Format

|            |   |   |   |   |   |   |       |   | _  |
|------------|---|---|---|---|---|---|-------|---|----|
| SRL r      | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|            | 0 | 0 | 1 | 1 | 1 | • | - r _ | • |    |
|            |   |   |   |   |   |   |       |   |    |
| SRL (HL)   | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|            | 0 | 0 | 1 | 1 | 1 | 1 | 1     | 0 | 3E |
|            |   |   |   |   |   |   |       |   |    |
| SRL (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0     | 1 | DD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|            |   |   |   |   | 1 |   |       |   |    |
|            |   |   |   |   |   |   |       |   |    |
|            | 0 | 0 | 1 | 1 | 1 | 1 | 1     | 0 | 3E |
|            |   |   |   |   |   |   |       |   |    |
| SRL (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0     | 1 | FD |
|            | 1 | 1 | 0 | 0 | 1 | 0 | 1     | 1 | СВ |
|            | _ |   |   |   | 1 |   |       |   |    |
|            |   |   |   |   |   |   |       |   |    |
|            | 0 | 0 | 1 | 1 | 1 | 1 | 1     | 0 | 3E |

## Description

The value of operand m are shifted right one bit position. The content of Bit 0 is loaded to the Carry Flag, Bit 7 is reset, and other flags are set as described below. The m can be a Register r, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the value of an index



610

Register IX or IY and a signed 8-bit displacement d. In the register form, r selects the register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction | M Cycles | Z80 T States          | Z18x T States                |
|-------------|----------|-----------------------|------------------------------|
| SRL r       | 2        | 8 (4, 4)              | 7 (3, 3, 1 int)              |
| SRL (HL)    | 4        | 15 (4, 4, 4, 3)       | 13 (3, 3, 3, 1 int, 3)       |
| SRL (IX+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |
| SRL (IY+d)  | 6        | 23 (4, 4, 3, 5, 4, 3) | 19 (3, 3, 3, 3, 3, 1 int, 3) |

| Flag | Value                                   |
|------|-----------------------------------------|
| S    | Reset                                   |
| Z    | Set if the result is 0; reset otherwise |
| Н    | Reset                                   |
| P/V  | Set if parity is Even; reset otherwise  |
| Ν    | Reset                                   |
| С    | Data from Bit 0 of source register      |



# Example

The Register B value is 8FH. At execution of SRL B, Register B value is 47H and the Carry Flag sets.



# Operation

$$A \leftarrow A - s$$

## Format



# Description

The s operand is subtracted from the value of Accumulator A, the result is stored in A, and the flags are set as described below. The s can be any of a Register r, an immediate value n in the instruction, a memory location selected by the value of Register pair HL, or a memory location selected by the sum of the value of an



index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects a source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |

#### Timing

| Instruction   | M Cycle | Z80 T States           | Z18x T States          |
|---------------|---------|------------------------|------------------------|
| SUB A, r      | 1       | 4                      | 4 (3 + 1 int)          |
| SUB A, n      | 2       | 7 (4, 3)               | 6 (3, 3)               |
| SUB A, (HL)   | 2       | 7 (4, 3)               | 6 (3, 3)               |
| SUB A, (IX+d) | 4       | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| SUB A, (IY+d) | 4       | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

| Flag | Value                                          |
|------|------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise |
| Z    | Set if the result is 0; reset otherwise        |
| Н    | Set if Borrow from Bit 4; reset otherwise      |
| P/V  | Set if an Overflow occurs; reset otherwise     |
| Ν    | Set                                            |
| С    | Set if Borrow; reset otherwise                 |



# Example

The Accumulator value is 29H. The Register D value is 11H. At execution of SUB D, the Accumulator value is 18H.





## Operation

Test Accumulator (A AND s)

## Format

| TST A, r    | 1 | 1 | 1 | 0     | 1   | 1 | 0 | 1 | ED |
|-------------|---|---|---|-------|-----|---|---|---|----|
|             | 0 | 0 | ♦ | - r - | •   | 1 | 0 | 0 |    |
|             |   |   |   |       |     |   |   |   |    |
| TST A, (HL) | 1 | 1 | 1 | 0     | 1   | 1 | 0 | 1 | ED |
|             | 0 | 0 | 1 | 1     | 0   | 1 | 0 | 0 | 34 |
|             |   |   |   |       |     |   |   |   |    |
| TST A, n    | 1 | 1 | 1 | 0     | 1   | 1 | 0 | 1 | ED |
|             | 0 | 1 | 1 | 0     | 0   | 1 | 0 | 0 | 64 |
|             | - |   |   |       | n — |   |   |   |    |
|             |   |   |   |       |     |   |   |   |    |

## Description

The value of the A register are logically ANDed with the s operand, which can be a register, the memory location pointed to by Register pair HL, or an immediate value. The result is discarded, but the flags are set to indicate the result as shown below. For the register case the r field of the instruction is encoded as follows:

| Register | r   |
|----------|-----|
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
|          |     |



616

| Register | r   |
|----------|-----|
| L        | 101 |
| А        | 111 |

#### Timing

| M Cycles | 18x T States        |
|----------|---------------------|
| 2        | 7 (3, 3, 1 int)     |
| 3        | 10 (3, 3, 3, 1 int) |
| 3        | 9 (3, 3, 3)         |
|          | 2<br>3              |

#### Flags

| Flag | Value                                                              |
|------|--------------------------------------------------------------------|
| S    | Set if there are 1s in Bit 7 of A and the operand, reset otherwise |
| Z    | Set if all 8 bits of the result are 0, reset otherwise             |
| Н    | Set                                                                |
| P/V  | set if the resulting parity is Even; reset otherwise               |
| Ν    | Reset                                                              |
| С    | Reset                                                              |

# Example

The A value is 83H. The B value is 7FH. At execution of instruction TSTA, B, a (discarded) AND results in a value of 03H, and the flags are:

| Value |
|-------|
| 0     |
| 0     |
| 1     |
|       |





# Operation

Set flags per ((C) AND n)

# Format

| 1 | 1 | 1 | 0 | 1          | 1 | 0 | 1 | ED |
|---|---|---|---|------------|---|---|---|----|
| 0 | 1 | 1 | 1 | 0          | 1 | 0 | 0 | 34 |
| • |   |   | r | ו <u> </u> |   |   | - |    |

## Description

The value of the C Register are placed on A7-A0 as an I/O port address, with zeroes on A15-A8. The value of the input port selected by this address (if any) are read and logically ANDed with the immediate data operand n. The result is discarded, but the flags are set to indicate the result as shown below.

#### Timing

| M Cycles | T States (180 Register) | T States (18x Other Reg) |
|----------|-------------------------|--------------------------|
| 3        | 12 (3, 3, 3, 3 int)     | 13 (3, 3, 4, 3 int)      |

| Flag | Value                                                                                |
|------|--------------------------------------------------------------------------------------|
| S    | Set if there are 1s in Bit 7 of both the input byte and the operand, reset otherwise |
| Z    | Set if all 8 bits of the result are 0, reset otherwise                               |
| Н    | Set                                                                                  |
| P/V  | Set if the resulting parity is Even; reset otherwise                                 |
| Ν    | Reset                                                                                |
| С    | Reset                                                                                |



## Example

The value of C is 45H. The input port 0045H value is 3AH. At execution of instruction TSTI0 88H, a (discarded) AND results in a value of 08H, and the flags are:

| Flag | Value |
|------|-------|
| S    | 0     |
| Z    | 0     |
| P/V  | 0     |





#### Operation



# Format



## Description

The s operand is logically exclusive ORed with the value of the Accumulator A, the result is stored in A, and the flags are set as described below. The s can be any of a Register r, an immediate value n in the instruction, a memory location selected by the value of Register pair HL, or a memory location selected by the



620

sum of the value of an index Register IX or IY and a signed 8-bit displacement d. In the register form, r selects a source register as follows:

| Register | Hex Value (r) |
|----------|---------------|
| В        | 000           |
| С        | 001           |
| D        | 010           |
| E        | 011           |
| Н        | 100           |
| L        | 101           |
| А        | 111           |
|          |               |

#### Timing

| Instruction   | M Cycles | Z80 T States           | Z18x T States          |
|---------------|----------|------------------------|------------------------|
| XOR A, r      | 1        | 4                      | 4 (3 + 1 int)          |
| XOR A, n      | 2        | 7 (4, 3)               | 6 (3, 3)               |
| XOR A, (HL)   | 2        | 7 (4, 3)               | 6 (3, 3)               |
| XOR A, (IX+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |
| XOR A, (IY+d) | 4        | 19 (4, 4, 3, 5 int, 3) | 14 (3, 3, 3, 2 int, 3) |

| Flag | Value                                            |
|------|--------------------------------------------------|
| S    | Set if the result is Negative; reset otherwise   |
| Z    | Set if the result is 0; reset otherwise          |
| Н    | Reset                                            |
| P/V  | Set if resulting parity is Even; reset otherwise |
| Ν    | Reset                                            |
| С    | Reset                                            |



# Example

The Accumulator value is 96H. At execution of  $\tt XOR A$  ,  $\tt 5DH$  , the Accumulator value is <code>CBH</code>



622



# Appendix A Op Code Maps

# INTRODUCTION

The following pages describe how instructions are encoded in the Z8018X processors.

The X (horizontal) axis of each table is the less significant four bits (nibble) or hex digit of an Op Code byte. The Y (vertical) axis represents the more significant four bits (nibble) or hex digit.

Table 26 describes how the 18X processors decode the first byte of an instruction. If the first byte is any of the hex values CBH, DDH, EDH, or FDH, the corresponding box in Table 26 through Table 30 directs the user to one of the more tables, which describe how the 18X processors decode the second byte of an instruction.

For instructions whose first two bytes are DDCBH or FDCBH, the corresponding box in Table 28 or Table 30 directs the user to Table 31 or Table 32, which describes how the 18X processors decode the fourth byte of an instruction.



|                       |              |                        |                |               | - <b>I</b> .              |              |               | •            | <i>.</i>               |               |               |                |               |                |               |            |
|-----------------------|--------------|------------------------|----------------|---------------|---------------------------|--------------|---------------|--------------|------------------------|---------------|---------------|----------------|---------------|----------------|---------------|------------|
|                       |              |                        |                |               |                           |              | Low           | er Nil       | oble (l                | Hex)          |               |                |               |                |               |            |
|                       | 0            | 1                      | 2              | 3             | 4                         | 5            | 6             | 7            | 8                      | 9             | Α             | в              | С             | D              | Е             | F          |
| 0                     | NOP          | LD<br>BC,nn            | LD<br>(BC),A   | IN C<br>BC    | INC<br>B                  | DEC<br>B     | LD<br>B,n     | RLCA         | EX<br>AF,AF            | ADD<br>HL,BC  | LD<br>A,(BC)  | DEC<br>BC      | INC<br>C      | DEC<br>C       | LD<br>C,n     | RRCA       |
| 1                     | D JNZ<br>d   | LD<br>DE,nn            | LD<br>(DE),A   | IN C<br>DE    | INC<br>D                  | DEC<br>D     | LD<br>D,n     | RLA          | JR<br>d                | ADD<br>HL,DE  | LD<br>A,(DE)  | DEC<br>DE      | INC<br>E      | DEC<br>E       | LD<br>E, n    | RRA        |
| 2                     | JR<br>NZ,d   | LD<br>HL,nn            | LD<br>(nn), HL | IN C<br>HL    | INC<br>H                  | DEC<br>H     | LD<br>H,n     | DAA          | JR<br>Z,d              | ADD<br>HL,HL  | LD<br>(HL),nn | DEC<br>HL      | INC<br>L      | DEC<br>L       | LD<br>L,n     | CPL        |
| 3                     | JR<br>NC,d   | LD<br>SP,nn            | LD<br>(nn), A  | IN C<br>SP    | INC<br>(HL)               | DEC<br>(HL)  | LD<br>(HL),n  | SCF          | JR<br>C <sub>.</sub> d | ADD<br>HL, SP | LD<br>A,(nn)  | DEC<br>SP      | INC<br>A      | DEC<br>A       | LD<br>A, n    | CCF        |
| 4                     | LD<br>B,B    | LD<br>B,C              | LD<br>B,D      | LD<br>B,E     | LD<br>B,H                 | LD<br>B,L    | LD<br>B,(HL)  | LD<br>C, A   | LD<br>C,B              | LD<br>C,C     | LD<br>C,D     | LD<br>C,E      | LD<br>C,H     | LD<br>C,L      | LD<br>C,(HL)  | LD<br>C, A |
| 5                     | LD<br>D,B    | LD<br>D <sub>.</sub> C | LD<br>D, D     | LD<br>D,E     | LD<br>D,H                 | LD<br>D,L    | LD<br>D,(HL)  | LD<br>D, A   | LD<br>E, B             | LD<br>E, C    | LD<br>E,D     | LD<br>E,E      | LD<br>E,H     | LD<br>E,L      | LD<br>E,(HL)  | LD<br>E,A  |
| <b>6</b><br>⊋         | LD<br>H,B    | LD<br>H,C              | LD<br>H, D     | LD<br>H,E     | LD<br>H,H                 | LD<br>H,L    | LD<br>H,(HL)  | LD<br>H, A   | LD<br>L,B              | LD<br>L,C     | LD<br>L,D     | LD<br>L,E      | LD<br>L, H    | LD<br>L,L      | LD<br>L, (HL) | LD<br>L,A  |
| (Hex)                 | LD<br>(HL),B | LD<br>(HL),C           | LD<br>(HL),D   | LD<br>(HL),E  | LD<br>(HL) <sub>.</sub> H | LD<br>(HL),L | HALT          | LD<br>(HL),A | LD<br>A, B             | LD<br>A, C    | LD<br>A,D     | LD<br>A,E      | LD<br>A, H    | LD<br>A,L      | LD<br>A,(HL)  | LD<br>A,A  |
| bble<br>8             | ADD<br>A,B   | ADD<br>A, C            | ADD<br>A,D     | ADD<br>A,E    | ADD<br>A,H                | ADD<br>A, L  | ADD<br>A,(HL) | ADC<br>A,A   | ADC<br>A, B            | ADC<br>A, C   | ADC<br>A,D    | ADC<br>A,E     | ADC<br>A,H    | ADC<br>A,L     | ADC<br>A,(HL) | ADC<br>A,A |
| Upper Nibble<br>V 6 8 | SUB<br>A,B   | SUB<br>A, C            | SUB<br>A,D     | SUB<br>A,E    | SUB<br>A,H                | SUB<br>A,L   | SUB<br>A,(HL) | SUB<br>A,A   | SBC<br>A,B             | SBC<br>A, C   | SBC<br>A,D    | SBC<br>A,E     | SBC<br>A,H    | SBC<br>A,L     | SBC<br>A,(HL) | SBC<br>A,A |
| add V                 | AND<br>A,B   | AND<br>A, C            | AND<br>A,D     | AND<br>A,E    | AND<br>A,H                | AND<br>A,L   | AND<br>A,(HL) | AND<br>A,A   | XOR<br>A B             | XOR<br>A,C    | XOR<br>A,D    | XOR<br>A,E     | XOR<br>A,H    | XOR<br>A,L     | XOR<br>A,(HL) | XOR<br>A,A |
| ЪВ                    | OR<br>A,B    | OR<br>A, C             | OR<br>A,D      | OR<br>A, E    | OR<br>A,H                 | OR<br>A, L   | OR<br>A,(HL)  | OR<br>A A    | CP<br>A, B             | CP<br>A, C    | CP<br>A,D     | CP<br>A,E      | CP<br>A,H     | CP<br>A,L      | CP<br>A,(HL)  | CP<br>A,A  |
| С                     | RET<br>NZ    | POP<br>BC              | JP<br>NZ,nn    | JP<br>nn      | CALL<br>NZ,nn             | PUSH<br>BC   | ADD<br>A,n    | RST<br>0     | RET<br>Z               | RET           | JP<br>Z, nn   | (Table 2<br>7) | CALL<br>Z,nn  | CALL<br>nn     | ADC<br>A,n    | RST<br>8   |
| D                     | RET<br>NZ    | POP<br>DE              | JP<br>NC,nn    | OUT<br>(n),A  | CALL<br>NC,nn             | PUSH<br>DE   | SUB<br>A,n    | RST<br>10H   | RET<br>C               | EXX           | JP<br>C,nn    | IN<br>A,(n)    | CALL<br>C,nn  | (Table 2<br>8) | SBC<br>A,n    | RST<br>18H |
| E                     | RET<br>PO    | POP<br>HL              | JP<br>PO,nn    | EX<br>(SP),HL | CALL<br>PO,nn             | PUSH<br>HL   | AND<br>A,n    | RST<br>20    | RET<br>PE              | JP<br>(HL)    | JP<br>PE,nn   | EX<br>DE,HL    | CALL<br>PE,nn | (Table 2<br>9) | XOR<br>A,n    | RST<br>28H |
| F                     | RET<br>P     | POP<br>AF              | JP<br>P,nn     | DI            | CALL<br>P,nn              | PUSH<br>AF   | OR<br>A,n     | RST<br>30H   | RET<br>M               | LD<br>SP,HL   | JP<br>M,nn    | El             | CALL<br>M,nn  | (Table 3<br>0) | CP<br>A, n    | RST<br>38H |
|                       | 0            | 1                      | 2              | 3             | 4                         | 5            | 6             | 7            | 8                      | 9             | Α             | В              | С             | D              | Е             | F          |

#### Table 26.Op Code Map (1st Byte)

UM001001-1000






626

|                | Lower Nibble (Hex) |     |     |     |     |     |        |      |          |          |          |          |          |          |             |          |
|----------------|--------------------|-----|-----|-----|-----|-----|--------|------|----------|----------|----------|----------|----------|----------|-------------|----------|
|                | 0                  | 1   | 2   | 3   | 4   | 5   | 6      | 7    | 8        | 9        | Α        | в        | С        | D        | Е           | F        |
| 0              | RLC                | RLC | RLC | RLC | RLC | RLC | RLC    | RLC  | RRC         | RRC      |
|                | B                  | C   | D   | E   | H   | L   | (HL)   | RRCA | B        | C        | D        | E        | H        | L        | (HL)        | A        |
| 1              | RL                 | RL  | RL  | RL  | RL  | RL  | RL     | RL   | RR          | RR       |
|                | B                  | C   | D   | E   | H   | L   | (HL)   | A    | B        | C        | D        | E        | H        | L        | (HL)        | A        |
| 2              | SLA                | SLA | SLA | SLA | SLA | SLA | SLA    | SLA  | SRA         | SRA      |
|                | B                  | C   | D   | E   | H   | L   | (HL)   | A    | B        | C        | D        | E        | H        | L        | (HL)        | A        |
| 3              |                    |     |     |     |     |     |        |      | SRL<br>B | SRL<br>C | SRL<br>D | SRL<br>E | SRL<br>H | SRL<br>L | SRL<br>(HL) | SRL<br>A |
| 4              | BIT                | BIT | BIT | BIT | BIT | BIT | BIT    | BIT  | BIT      | BIT      | BIT      | BIT      | BIT      | BIT      | BIT         | BIT      |
|                | 0,B                | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A  | 1,B      | 1,C      | 1,D      | 1,E      | 1,H      | 1,L      | 1,(HL)      | 1,A      |
| 5              | BIT                | BIT | BIT | BIT | BIT | BIT | BIT    | BIT  | BIT      | BIT      | BIT      | BIT      | BIT      | BIT      | BIT         | BIT      |
|                | 2,B                | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A  | 3,B      | 3,C      | 3,D      | 3,E      | 3,H      | 3, L     | 3,(HL)      | 3,A      |
| <del>.</del> 6 | BIT                | BIT | BIT | BIT | BIT | BIT | BIT    | BIT  | BIT      | BIT      | BIT      | BIT      | BIT      | BIT      | BIT         | BIT      |
|                | 4,B                | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A  | 5,B      | 5,C      | 5,D      | 5,E      | 5, H     | 5, L     | 5,(HL)      | 5,A      |
| (Hex)          | BIT                | BIT | BIT | BIT | BIT | BIT | BIT    | BIT  | BIT      | BIT      | BIT      | BIT      | BIT      | BIT      | BIT         | BIT      |
|                | 6,B                | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A  | 7,B      | 7,C      | 7,D      | 7,E      | 7,H      | 7,L      | 7,(HL)      | 7,A      |
| oble           | RES                | RES | RES | RES | RES | RES | RES    | RES  | RES      | RES      | RES      | RES      | RES      | RES      | RES         | RES      |
| 8              | 0,B                | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A  | 1,B      | 1,C      | 1,D      | 1,E      | 1,H      | 1,L      | 1,(HL)      | 1,A      |
| Upper Nibble   | RES                | RES | RES | RES | RES | RES | RES    | RES  | RES      | RES      | RES      | RES      | RES      | RES      | RES         | RES      |
|                | 2,B                | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A  | 3,B      | 3,C      | 3,D      | 3,E      | 3,H      | 3,L      | 3,(HL)      | 3,A      |
| _              | RES                | RES | RES | RES | RES | RES | RES    | RES  | RES      | RES      | RES      | RES      | RES      | RES      | RES         | RES      |
| Ape            | 4,B                | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A  | 5,B      | 5,C      | 5,D      | 5,E      | 5,H      | 5,L      | 5,(HL)      | 5,A      |
| Ē              | RES                | RES | RES | RES | RES | RES | RES    | RES  | RES      | RES      | RES      | RES      | RES      | RES      | RES         | RES      |
|                | 6,B                | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A  | 7,B      | 7,C      | 7,D      | 7,E      | 7,H      | 7,L      | 7,(HL)      | 7,A      |
| C              | SET                | SET | SET | SET | SET | SET | SET    | SET  | SET      | SET      | SET      | SET      | SET      | SET      | SET         | SET      |
|                | 0,B                | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A  | 1,B      | 1,C      | 1,D      | 1,E      | 1,H      | 1,L      | 1,(HL)      | 1,A      |
| C              | SET                | SET | SET | SET | SET | SET | SET    | SET  | SET      | SET      | SET      | SET      | SET      | SET      | SET         | SET      |
|                | 2,B                | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A  | 3,B      | 3,C      | 3,D      | 3,E      | 3,H      | 3,L      | 3,(HL)      | 3,A      |
| E              | SET                | SET | SET | SET | SET | SET | SET    | SET  | SET      | SET      | SET      | SET      | SET      | SET      | SET         | SET      |
|                | 4,B                | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A  | 5,B      | 5,C      | 5,D      | 5,E      | 5,H      | 5,L      | 5,(HL)      | 5,A      |
| F              | SET                | SET | SET | SET | SET | SET | SET    | SET  | SET      | SET      | SET      | SET      | SET      | SET      | SET         | SET      |
|                | 6,B                | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A  | 7,B      | 7,C      | 7,D      | 7,E      | 7,H      | 7,L      | 7,(HL)      | 7,A      |
|                | 0                  | 1   | 2   | 3   | 4   | 5   | 6      | 7    | 8        | 9        | Α        | В        | С        | D        | Е           | F        |

### Table 27. Op Code Map (2nd Op Code after 0CBH)







628



## Table 28.Op Code Map (2nd Op Code After 0DDH)









630

|                    |   |                |               |               |                |               |      | LOW  |            | i) eidd        | nex)           |              |                |             |      |      |            |
|--------------------|---|----------------|---------------|---------------|----------------|---------------|------|------|------------|----------------|----------------|--------------|----------------|-------------|------|------|------------|
|                    |   | 0              | 1             | 2             | 3              | 4             | 5    | 6    | 7          | 8              | 9              | Α            | в              | С           | D    | Е    | F          |
|                    | 0 | IN 0<br>B,(n)  | OUT0<br>(n),B |               |                | TST<br>A,B    |      |      |            | IN 0<br>C,(n)  | OUT0<br>(n), C |              |                | TST<br>A, C |      |      |            |
|                    | 1 | IN 0<br>D, (n) | OUT0<br>(n),D |               |                | TST<br>A,D    |      |      |            | IN 0<br>E,(n)  | OUT0<br>(n),E  |              |                | TST<br>A,E  |      |      |            |
|                    | 2 | IN 0<br>H, (n) | OUT0<br>(n),H |               |                | TST<br>A,H    |      |      |            | IN 0<br>L, (n) | OUT0<br>(n),L  |              |                | TST<br>A,L  |      |      |            |
|                    | 3 | IN 0<br>F, (n) |               |               |                | TST<br>A,(HL) |      |      |            | IN 0<br>A,(n)  | OUT0<br>(n),A  |              |                | TST<br>A,A  |      |      |            |
|                    | 4 | IN<br>B,(C)    | OUT<br>(C),B  | SBC<br>HL,BC  | LD<br>(nn), BC | NEG           | RETN | IM 0 | LD<br>I, A | IN<br>C,(C)    | OUT<br>(C),C   | ADC<br>HL,BC | LD<br>BC,(nn)  | MLT<br>BC   | RETI |      | LD<br>R,A  |
| 1                  | 5 | IN<br>D,(C)    | OUT<br>(C),D  | SBC<br>HL,DE  | LD<br>(nn), DE |               |      | IM 1 | LD<br>A,I  | IN<br>E,(C)    | OUT<br>(C),E   | ADC<br>HL,DE | LD<br>DE, (nn) | MLT<br>DE   |      | IM 2 | LD<br>A, R |
| -                  | 6 | IN<br>H,(C)    | OUT<br>(C),H  | SBC<br>HL,HL  | LD<br>(nn),HL  | TST<br>A,n    |      |      | RRD        | IN<br>L,(C)    | OUT<br>(C),L   | ADC<br>HL,HL | LD<br>HL,(nn)  | MLT<br>HL   |      |      | RLD        |
| (He)               | 7 | IN<br>F,(C)    |               | SBC<br>HL, SP | LD<br>(nn),SP  | TSTIO<br>n    |      | SLP  |            | IN<br>A,(C)    | OUT<br>(C),A   | ADC<br>HL,SP | LD<br>SP,(nn)  | MLT<br>SP   |      |      |            |
| ble                | 8 |                |               |               | ΟΤΙΜ           |               |      |      |            |                |                |              | OTDM           |             |      |      |            |
| r Nik              | 9 |                |               |               | OTIMR          |               |      |      |            |                |                |              | OTDMR          |             |      |      |            |
| Upper Nibble (Hex) | A | LDI            | CPI           | IN I          | OUTI           |               |      |      |            | LDD            | CPD            | IND          | OUTD           |             |      |      |            |
| ے<br>ا             | в | LDIR           | CPIR          | IN IR         | OTIR           |               |      |      |            | LDDR           | CPDR           | INDR         | OTDR           |             |      |      |            |
| (                  | С |                |               |               |                |               |      |      |            |                |                |              |                |             |      |      |            |
| I                  | D |                |               |               |                |               |      |      |            |                |                |              |                |             |      |      |            |
| I                  | E |                |               |               |                |               |      |      |            |                |                |              |                |             |      |      |            |
| l                  | F |                |               |               |                |               |      |      |            |                |                |              |                |             |      |      |            |
|                    | L | 0              | 1             | 2             | 3              | 4             | 5    | 6    | 7          | 8              | 9              | Α            | В              | С           | D    | Е    | F          |

# Table 29. Op Code Map (2nd Op Code After 0EDH)Lower Nibble (Hex)







632



## Table 30.Op Code Map (2nd Op Code After 0FDH)









 Table 31.
 Op Code Map (4th Byte, after 0DDH, 0CBH, and d)







636



### Table 32.Op Code Map (4th Byte, after 0FDH, 0CBH, and D)













# Appendix B Instruction Execution



640

### **BUS AND CONTROL SIGNAL CONDITION**

### Table 26. Instruction

| Instruction                                                  | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|--------------------------------------------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| ADD HL, TT                                                   | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                              |                  | TiTiTiTi                                     | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| ADD IX, TT<br>ADD IY, TT                                     | мс1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                              | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op code<br>Address | 2nd op code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                              |                  | TiTiTiTi                                     | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| ADC HL, SS<br>SBC HL, SS                                     | мс1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| эвс HL, 55                                                   | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                              |                  | TiTiTiTi                                     | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| ADD A,r<br>ADC A,r                                           | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| SUB A,r<br>SBC A,r<br>AND A,r<br>OR A,r<br>XOR A,r<br>CP A,r | мс <sub>2</sub>  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| ADD A,n<br>ADC A,n                                           | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| SUB A,n<br>SBC A,n<br>AND A,n<br>OR A,n<br>XOR A,n<br>CP A,n | мс <sub>2</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

[1] (ADDRESS) Invalid



641

### **Table 26. Instruction**

| Instruction                                                                          | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|--------------------------------------------------------------------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| ADD A, (HL)<br>ADC A, (HL)                                                           | $^{\rm MC}$      | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| SUB A, (HL)<br>SBC A, (HL)<br>AND A, (HL)<br>OR A, (HL)<br>XOR A, (HL)<br>CP A, (HL) | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| ADD A, (IX+d)<br>ADD A, (IY+d)<br>ADC A, (IX+d)                                      | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| ADC A, (IX+d)<br>ADC A, (IY+d)<br>SUB A, (IX+d)<br>SUB A, (IY+d)<br>SBC A, (IX+d)    | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 2nd op code<br>Address | 2nd op code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| SBC A, (IY+d)<br>AND A, (IX+d)                                                       | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | d           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| AND A, (IY+d)<br>OR A, (IX+d)<br>OR A, (IY+d)                                        |                  | TiTiTi                                       | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| XOR A, (IX+d)<br>XOR A, (IY+d)<br>CP A, (IX+d)<br>CP A, (IY+d)                       | мс <sub>4</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | IX+d or IY+d           | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| BIT b, r                                                                             | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                                                      | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| BIT b, (HL)                                                                          | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                                                      | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                                                      | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |



642

### **Table 26. Instruction**

| Instruction                    | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|--------------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| BIT b, (IX+d)<br>BIT b, (IY+d) | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                | мс2              | $^{T}1^{T}2^{T}3$                            | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | d           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                | мс4              | $^{T}1^{T}2^{T}3$                            | 3rd op-code<br>Address | 3rd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                | мс <sub>5</sub>  | $^{T}1^{T}2^{T}3$                            | IX+d or IY+d           | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| CALL mn                        | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                | мс2              | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                | мсз              | $^{T}1^{T}2^{T}3$                            | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                | MC <sub>4</sub>  | T1T2T3                                       | SP-1                   | РСН         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                                | мс <sub>5</sub>  | $^{T}1^{T}2^{T}3$                            | SP-2                   | PCL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| CALL CC,mn<br>(If condition    | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| is False)                      | мс <sub>2</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

[1] (ADDRESS) Invalid



643

| Instruction                                 | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|---------------------------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| CALL CC,mn<br>(If condition<br>is True)     | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| is irue)                                    | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                             | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                             |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                             | мс4              | $^{T}1^{T}2^{T}3$                            | SP-1                   | РСН         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                                             | мс5              | $^{T}1^{T}2^{T}3$                            | SP-2                   | PCL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| CCF                                         | MC <sub>1</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| CPI<br>CPD                                  | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op code<br>Address | 1st op code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                             | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op code<br>Address | 2nd op code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                             | мсз              | $^{T}1^{T}2^{T}3$                            | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                             |                  | TiTiTi                                       | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| CPIR<br>CPDR                                | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (While BC $\neq$ 0<br>and<br>A $\neq$ (HL)) | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                             | мсз              | $^{T}1^{T}2^{T}3$                            | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                             |                  | TiTiTiTiTi                                   | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |

### Table 26 Instruction

[1] (ADDRESS) Invalid

[2](DATA) High Impedance.



644

### **Table 26. Instruction**

| Instruction               | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|---------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| CPIR<br>CPDR              | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (When BC = 0 or A = (HL)) | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                           | мс3              | $^{T}1^{T}2^{T}3$                            | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                           |                  | TiTiTi                                       | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| CPL                       | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| DAA                       | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                           |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| <sub>DI</sub> [3]         | мс <sub>1</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| DJNZ d (If $B \neq 0$ )   | MC1              | $^{T}1^{T}2^{T}3$                            | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                           |                  | <sub>Ti</sub> [4]                            | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                           | мс2              | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | d-2         | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                           |                  | TiTi                                         | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| DJNZ d<br>(If B = 0)      | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                           |                  | Ti <sup>[4]</sup>                            | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                           | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st operand<br>Address | d-2         | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| El [3]                    | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | C  |

[1] (ADDRESS) Invalid



645

| Instruction                | Machine<br>Cycle | States                                       | Address                | Data              | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------|------------------|----------------------------------------------|------------------------|-------------------|----|----|------|------|----|------|----|
| EX DE, HL<br>EXX           | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code       | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| EX AF, AF'                 | мс <sub>1</sub>  | $^{T}1^{T}2^{T}3$                            | 1st op-code<br>Address | 1st op-code       | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            |                  | Ti                                           | [1]                    | [2]               | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| EX (SP), HL                | мс <sub>1</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code       | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | мс2              | $^{T}1^{T}2^{T}3$                            | SP                     | new L             | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мсз              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | SP+1                   | new H             | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            |                  | Ti                                           | [1]                    | [2]               | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                            | мс4              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | SP+1                   | old H             | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                            | мс5              | $^{T}1^{T}2^{T}3$                            | SP                     | old L             | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| EX (SP), IX<br>EX (SP), IY | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code       | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 2nd op-code<br>Address | 2nd op-code       | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            | мсз              | $^{T}1^{T}2^{T}3$                            | SP                     | new IXL or<br>IYL | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мс4              | $^{T}1^{T}2^{T}3$                            | SP+1                   | new IXH or<br>IYH | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            |                  | Ti                                           | [1]                    | [2]               | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                            | мс <sub>5</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | SP+1                   | old IXH or IYH    | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                            | мсб              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | SP                     | old IXL or IYL    | 1  | 0  | 0    | 1    | 1  | 1    | 1  |

### **Table 26. Instruction**

[1] (ADDRESS) Invalid [2](DATA) High Impedance.

[3]Interrupt request is not sampled.
[4]DMA, REFRESH, or BUS RELEASE cannot be executed after this state. (Request is ignored).
[5]The upper and lower data include the state of MI when IOC 1 and IOC 0 respectively.

[6]New added instructions to Z8018X.



646

### **Table 26. Instruction**

| Instruction              | Machine<br>Cycle | States                                       | Address                 | Data         | RD | WR | MREQ | IORQ | M1 | Halt | St |
|--------------------------|------------------|----------------------------------------------|-------------------------|--------------|----|----|------|------|----|------|----|
| HALT                     | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address  | 1st op-code  | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                          | -                | -                                            | Next op-code<br>Address | Next op-code | 0  | 1  | 0    | 1    | 0  | 0    | 0  |
| IM 0<br>IM 1             | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address  | 1st op-code  | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| IM 2                     | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address  | 2nd op-code  | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| INC r<br>DECr            | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address  | 1st op-code  | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                          |                  | Ti                                           | [1]                     | [2]          | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| INC (HL)<br>DEC (HL)     | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address  | 1st op-code  | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                          | мс2              | $^{T}1^{T}2^{T}3$                            | HL                      | DATA         | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                          |                  | Ti                                           | [1]                     | [2]          | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                          | мсз              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | HL                      | DATA         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| INC (IX+d)<br>INC (IY+d) | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address  | 1st op-code  | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| DEC (IX+d)<br>DEC (IY+d) | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address  | 2nd op-code  | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                          | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address  | d            | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                          |                  | TiTi                                         | [1]                     | [2]          | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                          | мс <sub>4</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | IX+d or IY+d            | DATA         | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                          | ·                | Ti                                           | [1]                     | [2]          | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                          | мс <sub>5</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | IX+d or IY+d            | DATA         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |



647

| Instruction               | Machine<br>Cycle | States                                       | Address                               | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|---------------------------|------------------|----------------------------------------------|---------------------------------------|-------------|----|----|------|------|----|------|----|
| INC ee<br>DEC ee          | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address                | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                           |                  | Ti                                           | [1]                                   | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| INC IX<br>INC IY<br>DECIX | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address                | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| DECIX                     | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address                | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                           |                  | Ti                                           | [1]                                   | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| IN A, (n)                 | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address                | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                           | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address                | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                           | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | m to A7-0<br>A to A15-8               | DATA        | 0  | 1  | 1    | 0    | 1  | 1    | 1  |
| IN r, (C)                 | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address                | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                           | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address                | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                           | мсз              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | BC                                    | DATA        | 0  | 1  | 1    | 0    | 1  | 1    | 1  |
| IN0 r,(n) <sup>[6]</sup>  | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address                | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                           | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address                | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                           | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address                | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                           | MC <sub>4</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | n to A7-0<br><sup>00H to A</sup> 15-8 | DATA        | 0  | 1  | 1    | 0    | 1  | 1    | 1  |

### **Table 26. Instruction**



648

### **Table 26. Instruction**

| Instruction                                  | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| INI<br>IND                                   | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                              | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                              | мсз              | $^{T}1^{T}2^{T}3$                            | BC                     | DATA        | 0  | 1  | 1    | 0    | 1  | 1    | 1  |
|                                              | мс4              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | HL                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| INIR<br>INDR<br>(While $\mathbf{P} \neq 0$ ) | мс <sub>1</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (While B≠0)                                  | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                              | мсз              | $^{T}1^{T}2^{T}3$                            | BC                     | DATA        | 0  | 1  | 1    | 0    | 1  | 1    | 1  |
|                                              | мс4              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | HL                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                                              |                  | TiTi                                         | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| INIR<br>INDR                                 | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (If B = 0)                                   | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                              | мс <sub>3</sub>  | $^{T}1^{T}2^{T}3$                            | BC                     | DATA        | 0  | 1  | 1    | 0    | 1  | 1    | 1  |
|                                              | мс4              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | HL                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| JP mn                                        | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                              | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                              | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

[1] (ADDRESS) Invalid



### 649

| Instruction                      | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| JP CC, mn<br>(If CC is False)    | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| JP CC, mn<br>(If CC is True)     | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                  | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Adress  | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| JP (HL)                          | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| JP (IX)<br>JP (IY)               | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| JR d                             | мс1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st operand<br>Address | d-2         | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                  |                  | TiTi                                         | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| JR C,d JR NC,d<br>JR Z,d JR NZ,d | мс1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (If condition<br>is False)       | мс2              | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | d-2         | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

### **Table 26. Instruction**



650

### **Table 26. Instruction**

| Instruction                                       | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|---------------------------------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| JR C,d JR NC,d<br>JR Z,d JR NZ,d<br>(If condition | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| is True)                                          | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | d-2         | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                   |                  | TiTi                                         | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| LD r, r'                                          | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                   |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| LD r, n                                           | мс <sub>1</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                   | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| LD r, (HL)                                        | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                   | мс2              | $^{T}1^{T}2^{T}3$                            | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| LD r, (IX+d)<br>LD r, (IY+d)                      | мс <sub>1</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                   | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                   | мсз              | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | d           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                   |                  | TiTiTi                                       | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                                   | мс4              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | IX+d or IY+d           | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| LD (HL), r                                        | мс1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                   |                  | тi                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                                   | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | HL                     | (r)         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |



| 651 |
|-----|
|-----|

| Instruction                      | Machine<br>Cycle | States                                                                        | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------------|------------------|-------------------------------------------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| LD (IX + d), r<br>LD (IY + d), r | MC1              | $^{T}1^{T}2^{T}3$                                                             | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| М                                | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 1st operand<br>Address | d           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                  |                  | ${}^{\mathrm{T}}\mathbf{i}{}^{\mathrm{T}}\mathbf{i}{}^{\mathrm{T}}\mathbf{i}$ | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                  | мс <sub>4</sub>  | $^{T}1^{T}2^{T}3$                                                             | IX+d or IY+d           | (r)         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| LD (HL), n                       | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                  | мсз              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3                                  | HL                     | n           | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| LD (IX+d), n<br>LD (IY+d), n     | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                  | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 1st operand<br>Address | d           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                  | мс <sub>4</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$                                  | 2nd operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                  | MC5              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3                                  | IX+d or IY+d           | n           | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| LD A, (BC)<br>LD A, (DE)         | мс <sub>1</sub>  | $^{T}1^{T}2^{T}3$                                                             | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                  | мс2              | $^{T}1^{T}2^{T}3$                                                             | BC or DE               | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

### **Table 26. Instruction**



652

### **Table 26. Instruction**

| Instruction                | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| LD A, (mn)                 | мс1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | MC2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | MC <sub>4</sub>  | $^{T}1^{T}2^{T}3$                            | mn                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| LD (BC), A<br>LD (DE), A   | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                            | мс2              | $^{T}1^{T}2^{T}3$                            | BC or DE               | (A)         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| LD (mn), A                 | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                            | мс <sub>4</sub>  | $^{T}1^{T}2^{T}3$                            | mn                     | (A)         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| LD A, I [3]<br>LD A, R [3] | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| LD I, A<br>LD R, A         | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |

[1] (ADDRESS) Invalid



653

| Instruction            | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| LD ee, mn              | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                        | MC2              | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                        | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| LD IX, mn<br>LD IY, mn | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                        | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                        | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| Ν                      | мс <sub>4</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| LD HL, (mn)            | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                        | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                        | мсз              | $^{T}1^{T}2^{T}3$                            | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                        | MC <sub>4</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | mn                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                        | мс <sub>5</sub>  | $^{T}1^{T}2^{T}3$                            | mn+1                   | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

### **Table 26. Instruction**



654

### **Table 26. Instruction**

| Instruction                | Machine<br>Cycle  | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------|-------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| LD ee, (mn)                | мс1               | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| MC2                        | $^{T}1^{T}2^{T}3$ | 2nd op-code<br>Address                       | 2nd op-code            | 0           | 1  | 0  | 1    | 0    | 1  | 1    |    |
|                            | мсз               | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мс4               | $^{T}1^{T}2^{T}3$                            | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мс5               | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | mn                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мсб               | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | mn+1                   | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| LD IX, (mn)<br>LD IY, (mn) | мс <sub>1</sub>   | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | мс2               | $^{T}1^{T}2^{T}3$                            | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            | мсз               | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мс4               | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мс5               | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | mn                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | <sup>MC</sup> 6   | T1T2T3                                       | mn+1                   | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |



| 655 |
|-----|
|     |

| Instruction | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|-------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| LD (mn), HL | мс <sub>1</sub>  | $^{T}1^{T}2^{T}3$                            | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|             | мс2              | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|             | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|             |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|             | мс4              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | mn                     | L           | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|             | мс <sub>5</sub>  | $^{T}1^{T}2^{T}3$                            | mn+1                   | Н           | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| LD (mn), ee | мс1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|             | мс2              | $^{T}1^{T}2^{T}3$                            | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|             | мсз              | $^{T}1^{T}2^{T}3$                            | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|             | мс4              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|             |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|             | MC5              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | mn                     | eeL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|             | мсб              | $^{T}1^{T}2^{T}3$                            | mn+1                   | eeH         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |

#### **Table 26. Instruction**



656

### **Table 26. Instruction**

| Instruction                | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| LD (mn), IX<br>LD (mn), IY | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            | мсз              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мс4              | $^{T}1^{T}2^{T}3$                            | 2nd operand<br>Address | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                            | мс5              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | mn                     | IXL or IYL  | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                            | мс6              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | mn+1                   | IXH or IYH  | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| LD SP, HL                  | MC1              | $^{T}1^{T}2^{T}3$                            | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| LD SP, IX<br>LD SP, IY     | MC1              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| LDI<br>LDD                 | мс <sub>1</sub>  | $^{T}1^{T}2^{T}3$                            | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            | мсз              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            | мс4              | $^{T}1^{T}2^{T}3$                            | DE                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |



| c | E | - |
|---|---|---|
| 6 | 5 | 1 |

| Instruction           | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|-----------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|----|------|----|
| LDIR<br>LDDR          | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (While BC $\neq$ 0)   | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                       | мсз              | $^{T}1^{T}2^{T}3$                            | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                       | мс4              | T1T2T3                                       | DE                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                       |                  | TiTi                                         | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| LDIR<br>LDDR          | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (If BC = 0)           | мс2              | $^{T}1^{T}2^{T}3$                            | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                       | мсз              | $^{T}1^{T}2^{T}3$                            | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                       | мс4              | $^{T}1^{T}2^{T}3$                            | DE                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| MLT SS <sup>[6]</sup> | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                       | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                       |                  | TITITITI<br>TITITITI<br>TITITI               | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| NEG                   | MC1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                       | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| NOP                   | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |

### **Table 26. Instruction**



658

### **Table 26. Instruction**

| Instruction        | Machine<br>Cycle | States                                       | Address                                           | Data            | RD | WR | MREQ | IORQ | M1 | Halt | St |
|--------------------|------------------|----------------------------------------------|---------------------------------------------------|-----------------|----|----|------|------|----|------|----|
| OUT (n), A         | MC <sub>1</sub>  | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | 1st op-code<br>Address                            | 1st op-code     | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                    | мс2              | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}3$ | 1st operand<br>Address                            | n               | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                    |                  | Ti                                           | [1]                                               | [2]             | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                    | мсз              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3 | <sup>m to A</sup> 7-0<br>A to A                   | (A)             | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
| OUT (C), r         | $MC_1$           | $T_1T_2T_3$                                  | 1st op-code                                       | 1st op-code     | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                    | $MC_2$           | $T_1T_2T_3$                                  | 2nd op-code<br>Address                            | 2nd op-<br>code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                    |                  | Ti                                           | [1]                                               | [2]             | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                    | $MC_3$           | $T_1T_2T_3$                                  | BC                                                | (r)             | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
| OUT0 (n), r<br>[6] | $MC_1$           | $T_1T_2T_3$                                  | 1st op-code<br>Address                            | 1st op-code     | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                    | $MC_2$           | $T_1T_2T_3$                                  | 2nd op-code<br>Address                            | 2nd op-code     | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                    | MC <sub>3</sub>  | $T_1T_2T_3$                                  | 1st operand<br>Address                            | n               | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                    |                  | Ti                                           | [1]                                               | [2]             | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                    | MC <sub>4</sub>  | $T_1T_2T_3$                                  | n to A <sub>7-0</sub><br>00H to A <sub>15-8</sub> | (r)             | 1  | 0  | 1    | 0    | 1  | 1    | 1  |

[1] (ADDRESS) Invalid

[2](DATA) High Impedance.



659

|                                                                     | Machine         |             |                                                       |             |    |    |      |      |    |      |    |
|---------------------------------------------------------------------|-----------------|-------------|-------------------------------------------------------|-------------|----|----|------|------|----|------|----|
| Instruction                                                         | Cycle           | States      | Address                                               | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
| OT I M <sup>[6]</sup><br>OT DM <sup>[6]</sup>                       | $MC_1$          | $T_1T_2T_3$ | 1st op-code<br>Address                                | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                                     | $MC_2$          | $T_1T_2T_3$ | 2nd op-code<br>Address                                | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                                     |                 | Ti          | [1]                                                   | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                                                     | MC3             | $T_1T_2T_3$ | HL                                                    | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                                     | MC <sub>4</sub> | $T_1T_2T_3$ | C to A <sub>7-0</sub><br>00H To A <sub>15-</sub><br>8 | DATA        | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
|                                                                     |                 | Ti          | [1]                                                   | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| OTIMR <sup>[6]</sup><br>OTDMR <sup>[6]</sup><br>(While $B \neq 0$ ) | $MC_1$          | $T_1T_2T_3$ | 1st op-code<br>Address                                | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                                     | $MC_2$          | $T_1T_2T_3$ | 2nd op-code<br>Address                                | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                                     |                 | Ti          | [1]                                                   | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                                                     | MC <sub>3</sub> | $T_1T_2T_3$ | HL                                                    | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                                     | MC <sub>4</sub> | $T_1T_2T_3$ | C to A <sub>7-0</sub><br>00H to A <sub>15-8</sub>     | DATA        | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
|                                                                     |                 | ΤΙΤΙΤΙ      | [1]                                                   | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |

### **Table 26. Instruction**

[1] (ADDRESS) Invalid



660

### **Table 26. Instruction**

| Instruction                                                | Machine<br>Cycle | States      | Address                                           | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|------------------------------------------------------------|------------------|-------------|---------------------------------------------------|-------------|----|----|------|------|----|------|----|
| OTIMR <sup>[6]</sup><br>OTDMR <sup>[6]</sup><br>(If B = 0) | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address                            | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                            | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address                            | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                            |                  | Ti          | [1]                                               | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                                            | MC <sub>3</sub>  | $T_1T_2T_3$ | HL                                                | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                            | MC <sub>4</sub>  | $T_1T_2T_3$ | C To A <sub>7-0</sub><br>00H to A <sub>15-8</sub> | DATA        | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
|                                                            |                  | Ti          | [1]                                               | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| OUTI<br>OUTD                                               | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address                            | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                            | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address                            | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                            | MC <sub>3</sub>  | $T_1T_2T_3$ | HL                                                | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                            | $MC_4$           | $T_1T_2T_3$ | BC                                                | DATA        | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
| OTIR<br>OTDR<br>(While B ≠ 0)                              | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address                            | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                                                            | MC <sub>2</sub>  | $T_1T_2T_3$ | 2nd op-code<br>Address                            | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                                                            | MC <sub>3</sub>  | $T_1T_2T_3$ | HL                                                | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                            | $MC_4$           | $T_1T_2T_3$ | BC                                                | DATA        | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
|                                                            |                  | TiTi        | [1]                                               | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |


| Instruction      | Machine<br>Cycle | States      | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|------------------|------------------|-------------|------------------------|-------------|----|----|------|------|----|------|----|
| OTIR<br>OTDR     | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| (If B = 0)       | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                  | MC <sub>3</sub>  | $T_1T_2T_3$ | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                  | $MC_4$           | $T_1T_2T_3$ | BC                     | DATA        | 1  | 0  | 1    | 0    | 1  | 1    | 1  |
| РОР рр           | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                  | $MC_2$           | $T_1T_2T_3$ | SP                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                  | MC <sub>3</sub>  | $T_1T_2T_3$ | SP+1                   | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| POP IX<br>POP IY | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                  | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                  | MC3              | $T_1T_2T_3$ | SP                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                  | $MC_4$           | $T_1T_2T_3$ | SP+1                   | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| PUSH pp          | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                  |                  | TiTi        | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                  | $MC_2$           | $T_1T_2T_3$ | SP-1                   | ррН         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                  | $MC_3$           | $T_1T_2T_3$ | SP-2                   | ppL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |

#### **Table 26. Instruction**

[1] (ADDRESS) Invalid



662

### **Table 26. Instruction**

| Instruction             | Machine<br>Cycle | States      | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|-------------------------|------------------|-------------|------------------------|-------------|----|----|------|------|----|------|----|
| PUSH IX<br>PUSH IY      | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                         | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                         |                  | TiTi        | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                         | MC3              | $T_1T_2T_3$ | SP-1                   | XH or  YH   | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                         | $MC_4$           | $T_1T_2T_3$ | SP-2                   | IXL or IYL  | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| RET                     | $MC_1$           | $T_1T_2T_3$ | 1st op-code            | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                         | $MC_2$           | $T_1T_2T_3$ | SP                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                         | $MC_3$           | $T_1T_2T_3$ | SP+1                   | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| RET CC<br>(If condition | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| is False)               |                  | TiTi        | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| RET CC<br>(If condition | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| is True)                |                  | Ti          | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                         | $MC_2$           | $T_1T_2T_3$ | SP                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                         | $MC_3$           | $T_1T_2T_3$ | SP+1                   | DATA        | 0  | 1  | 0    | 1    | 0  | 1    | 1  |

[1] (ADDRESS) Invalid



663

#### **Table 26. Instruction**

| Instruction     | Machine<br>Cycle | States      | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|-----------------|------------------|-------------|------------------------|-------------|----|----|------|------|----|------|----|
| RET <br>(M1E=1) | мс <sub>1</sub>  | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| RETN            | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                 | MC3              | $T_1T_2T_3$ | SP                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                 | $MC_4$           | $T_1T_2T_3$ | SP+1                   | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

[1] (ADDRESS) Invalid



664

### **Table 26. Instruction**

| Instruction                | Machine<br>Cycle | States                                       | Address                | Data        | RD | WR | MREQ | IORQ | M1            | Halt | St |
|----------------------------|------------------|----------------------------------------------|------------------------|-------------|----|----|------|------|---------------|------|----|
| RETI<br>(M1E=0)            | MC <sub>1</sub>  | $T_1T_2T_3$                                  | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0<br>[5]<br>1 | 1    | 0  |
|                            | $MC_2$           | $T_1T_2T_3$                                  | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0<br>[5]<br>1 | 1    | 1  |
|                            |                  | ΤίΤίΤί                                       | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1<br>[5]<br>1 | 1    | 1  |
|                            | MC <sub>3</sub>  | $T_1T_2T_3$                                  | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0<br>[5]<br>0 | 1    | 1  |
|                            |                  | Ti                                           | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1<br>[5]<br>1 | 1    | 1  |
|                            | мс <sub>4</sub>  | $T_1T_2T_3$                                  | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0<br>[5]<br>0 | 1    | 1  |
|                            | MC <sub>5</sub>  | $T_1T_2T_3$                                  | SP                     | data        | 0  | 1  | 0    | 1    | 1<br>[5]<br>1 | 1    | 1  |
|                            | мс <sub>б</sub>  | $T_1T_2T_3$                                  | SP+1                   | data        | 0  | 1  | 0    | 1    | 1<br>[5]<br>1 | 1    | 1  |
| RLCA<br>RLA<br>RRCA<br>RRA | MC1              | т <sub>1</sub> т <sub>2</sub> т <sub>3</sub> | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0             | 1    | 0  |



### 665

| Instruction                           | Machine<br>Cycle | States      | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|---------------------------------------|------------------|-------------|------------------------|-------------|----|----|------|------|----|------|----|
| RLC r<br>RL r                         | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| RRC r<br>RR r<br>SLA r                | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| SRA r<br>SRL r                        |                  | Ti          | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| RLC (HL)<br>RL (HL)                   | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| RRC (HL)<br>RR (HL)<br>SLA (HL)       | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| SRA (HL)<br>SRL (HL)                  | MC <sub>3</sub>  | $T_1T_2T_3$ | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| ~ /                                   |                  | Ti          | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                       | MC <sub>4</sub>  | $T_1T_2T_3$ | HL                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| RLC (IX+d)<br>RLC (IY+d)              | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| RL (IX+d)<br>RL (IY+d)<br>RRC(IX+d)   | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| RRC (IY+d)<br>RR (IX+d)               | MC <sub>3</sub>  | $T_1T_2T_3$ | 1st operand<br>Address | d           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| RR (IY+d)<br>SLA (IX+d)<br>SLA (IY+d) | MC <sub>4</sub>  | $T_1T_2T_3$ | 3rd op-code<br>Address | 3rd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| SRA (IX+d)<br>SRA (IY+d)              | $MC_5$           | $T_1T_2T_3$ | X+d or  Y+d            | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| SRL (IX+d)<br>SRL (IY+d)              |                  | Ti          | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| (·· u)                                | мс <sub>б</sub>  | $T_1T_2T_3$ | X+d or  Y+d            | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |

#### **Table 26. Instruction**



666

#### **Table 26. Instruction**

| Instruction        | Machine<br>Cycle | States      | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|--------------------|------------------|-------------|------------------------|-------------|----|----|------|------|----|------|----|
| RLD<br>RRD         | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                    | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                    | мс <sub>3</sub>  | $T_1T_2T_3$ | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                    |                  | ΤΙΤΙΤΙΤΙ    | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                    | $MC_4$           | $T_1T_2T_3$ | HL                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| RST p              | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                    |                  | TiTi        | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                    | $MC_2$           | $T_1T_2T_3$ | SP-1                   | PCH         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                    | MC3              | $T_1T_2T_3$ | SP-2                   | PCL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| SCF                | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| SET b,r<br>RES b,r | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                    | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                    |                  | Ti          | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |



| ~ | ~ | - |
|---|---|---|
| b | b | 1 |

| Instruction                | Machine<br>Cycle | States      | Address                | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|----------------------------|------------------|-------------|------------------------|-------------|----|----|------|------|----|------|----|
| SET b, (HL)<br>RES b, (HL) | мс <sub>1</sub>  | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            | MC3              | $T_1T_2T_3$ | HL                     | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            |                  | Ti          | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                            | $MC_4$           | $T_1T_2T_3$ | HL                     | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| SET b.<br>(IX+d)           | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
| SET b,<br>(IY+d)<br>RES b, | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
| (IX+d)<br>RES b,<br>(IY+d) | MC <sub>3</sub>  | $T_1T_2T_3$ | 1st operand<br>Address | d           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| (11+4)                     | мс <sub>4</sub>  | $T_1T_2T_3$ | 3rd op-code<br>Address | 3rd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            | $MC_5$           | $T_1T_2T_3$ | X+d or  Y+d            | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                            |                  | Ti          | [1]                    | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                            | мс <sub>б</sub>  | $T_1T_2T_3$ | X+d or  Y+d            | DATA        | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| SLP <sup>[6]</sup>         | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                            | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                            | _                | -           | 7FFFFH                 | [2]         | 1  | 1  | 1    | 1    | 1  | 0    | 1  |

#### **Table 26. Instruction**



668

### Table 26. Instruction

| Instruction             | Machine<br>Cycle | States      | Address                                        | Data        | RD | WR | MREQ | IORQ | M1 | Halt | St |
|-------------------------|------------------|-------------|------------------------------------------------|-------------|----|----|------|------|----|------|----|
| TST O n <sup>[6]</sup>  | мс <sub>1</sub>  | $T_1T_2T_3$ | 1st op-code<br>Address                         | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                         | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address                         | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                         | MC3              | $T_1T_2T_3$ | 1st operand                                    | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                         | MC <sub>4</sub>  | $T_1T_2T_3$ | C to $A_{7\text{-}0}$ 00H to $A_{15\text{-}8}$ | DATA        | 0  | 1  | 1    | 0    | 1  | 1    | 1  |
| TST r <sup>[6]</sup>    | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address                         | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                         | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address                         | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                         |                  | Ti          | [1]                                            | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
| TST n <sup>[6]</sup>    | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address                         | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                         | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address                         | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                         | мс <sub>3</sub>  | $T_1T_2T_3$ | 1st operand<br>Address                         | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| TST (HL) <sup>[6]</sup> | $MC_1$           | $T_1T_2T_3$ | 1st op-code<br>Address                         | 1st op-code | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                         | $MC_2$           | $T_1T_2T_3$ | 2nd op-code<br>Address                         | 2nd op-code | 0  | 1  | 0    | 1    | 0  | 1    | 1  |
|                         |                  | Ti          | [1]                                            | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                         | $MC_3$           | $T_1T_2T_3$ | HL                                             | DATA        | 0  | 1  | 0    | 1    | 1  | 1    | 1  |

[1] (ADDRESS) Invalid

[1] (ADDRESS) Invalid
[2](DATA) High Impedance.
[3]Interrupt request is not sampled.
[4]DMA, REFRESH, or BUS RELEASE cannot be executed after this state. (Request is ignored).
[5]The upper and lower data include the state of MI when IOC 1 and IOC 0 respectively.

[6]New added instructions to Z8018X.



669

| Operation                     | Machine<br>Cycle | States                                                     | ADDRESS                             | DATA        | RD | WR | MREQ | IORQ | M1 | HALT | ST |
|-------------------------------|------------------|------------------------------------------------------------|-------------------------------------|-------------|----|----|------|------|----|------|----|
| NMI                           | мс1              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3               | Next op-code<br>Address (PC)        |             | 0  | 1  | 0    | 1    | 0  | 1    | 0  |
|                               |                  | TiTi                                                       | [1]                                 | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                               | мс2              | $^{T}1^{T}2^{T}3$                                          | SP-1                                | РСН         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                               | мсз              | $^{T}1^{T}2^{T}3$                                          | SP-2                                | PCL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| INTO MODE 0<br>(RST INSERTED) | мс <sub>1</sub>  | $^{\mathrm{T}}1^{\mathrm{T}}2^{\mathrm{T}}W$               | Next op-code<br>Address (PC)        | 1st op-code | 1  | 1  | 1    | 0    | 0  | 1    | 0  |
|                               |                  | TiTi                                                       | [1]                                 | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                               | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3               | SP-1                                | РСН         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                               | мс3              | $^{T}1^{T}2^{T}3$                                          | SP-2                                | PCL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| INTO MODE 0<br>(CALL          | мс <sub>1</sub>  | $^{T}_{T}1^{T}2^{T}W$<br>$^{T}W^{T}3$                      | Next op-code<br>Address (PC)        | 1st op-code | 1  | 1  | 1    | 0    | 0  | 1    | 0  |
| INSERTED)                     | мс2              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3               | PC                                  | n           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                               | мсз              | <sup>T</sup> 1 <sup>T</sup> 2 <sup>T</sup> 3               | PC+1                                | m           | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                               |                  | Ti                                                         | [1]                                 | [2]         | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                               | мс4              | $^{T}1^{T}2^{T}3$                                          | SP-1                                | PC+2(H)     | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                               | мс5              | $^{T}1^{T}2^{T}3$                                          | SP-2                                | PC+2(L)     | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
| INT <sub>0</sub> MODE 1       | $MC_1$           | $\begin{array}{c} {}^{T_1T_2T_W}\\ {}^{T_WT_3}\end{array}$ | Next op-<br>code<br>Address<br>(PC) |             | 1  | 1  | 1    | 0    | 0  | 1    | 0  |
|                               | $\mathrm{MC}_2$  | $T_1T_2T_3$                                                | SP-1                                | PCH         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                               | $MC_3$           | $T_1T_2T_3$                                                | SP-2                                | PCL         | 1  | 0  | 0    | 1    | 1  | 1    | 1  |

### Table 27. Interrupt Cycles

[1] (ADDRESS) = invalid
 [2] (DATA) = high impedance.



670

| Operation                                                      | Machine<br>Cycle      | States                                                           | ADDRESS                             | DATA   | RD | WR | MREQ | IORQ | M1 | HALT | ST |
|----------------------------------------------------------------|-----------------------|------------------------------------------------------------------|-------------------------------------|--------|----|----|------|------|----|------|----|
| INT <sub>0</sub> MODE 2                                        | $MC_1$                | $\begin{array}{c} {}^{T_1{T_2}{T_W}}\\ {}^{T_W{T_3}}\end{array}$ | Next op-<br>code<br>Address<br>(PC) | Vector | 1  | 1  | 1    | 0    | 0  | 1    | 0  |
|                                                                |                       | Ti                                                               | [1]                                 | [2]    | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                                                | $\operatorname{MC}_2$ | $T_1T_2T_3$                                                      | SP-1                                | PCH    | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                                                                | $MC_3$                | $T_1T_2T_3$                                                      | SP-2                                | PCL    | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                                                                | $MC_4$                | $T_1T_2T_3$                                                      | I, Vector                           | DATA   | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                                | $MC_5$                | $T_1T_2T_3$                                                      | I, Vector+1                         | DATA   | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| INT <sub>1</sub><br>INT <sub>2</sub><br>Internal<br>Interrupts | $MC_1$                | $T_1 T_2 T_W T_W T_3$                                            | Next op-<br>code<br>Address<br>(PC) |        | 1  | 1  | 1    | 1    | 1  | 1    | 0  |
|                                                                |                       | Ti                                                               | [1]                                 | [2]    | 1  | 1  | 1    | 1    | 1  | 1    | 1  |
|                                                                | $\operatorname{MC}_2$ | $T_1T_2T_3$                                                      | SP-1                                | PCH    |    |    |      |      |    |      |    |
|                                                                | $MC_3$                | $T_1T_2T_3$                                                      | SP-2                                | PCL    | 1  | 0  | 0    | 1    | 1  | 1    | 1  |
|                                                                | $MC_4$                | $T_1T_2T_3$                                                      | I, Vector                           | DATA   | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
|                                                                | $MC_5$                | $T_1T_2T_3$                                                      | I, Vector+1                         | DATA   | 0  | 1  | 0    | 1    | 1  | 1    | 1  |
| $[1]_{(ADDRESS)} = i$                                          |                       |                                                                  |                                     |        |    |    |      |      |    |      |    |

### Table 27. Interrupt Cycles (continued)

[1] (ADDRESS) = invalid (DATA) = high impedance.



# Symbols

%DE PIA11/ TRG1 183 PIA12/ TRG2 183 PIA13/ TRG3 183 PIA14/ ZT/CO0 182 PIA15/ ZT/CO1 182 PIA16/ ZT/CO2 182

# **Numerics**

99Command Send abort 329

# A

Abort/Flag on underrun select bit 365 ADC A. s 414 HL, ss 417 ADD A,s 419 rr.tt 422 Add/Subtract Flag 405 Address I/O address relocation diagram 31 I/O Address Translation diagram 92 Physical Address Generation diagram 98 Physical Address Translation diagram 90 Search mode (SDLC) 340 **Translation 91** All sent

Bit 265 Status 389 AND A.s 424 Architecture 13 ASCI ASCI/DMAC Operation 156 Block diagram 133 Clocking summary 151 Control Register A0 140 Control Register A1 143 Control Register B0 144 Control Register B1 147 DMA, ASCI, PRT and CSI/0 Interrupts 86 Extension Control Register 0 148 Extension Control Register 1 150 Features 131 INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrup diagram 86 INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing diagram 42, 44 Interrupt request circuit diagram 156 Read timing diagram 155 Receive data FIFO registers 135 Receive shift registers 134 **RESET 157** Status FIFO registers 135 Status Register 0 136 Status Register 1 139 Status Registers 135 Time Constant Register 0 High and Low 151 Transmit data registers 134 Transmit shift registers 134



672

Transmitter and receiver interrupts 156 Write timing diagram 155 Asynchronous Initialization 269 Message format 262 Mode 267 Transmit 264 Automatic Echo select bit 376 Enable 338 EOM reset 356 RTS pin deactivation 356 Tx SDLC flag 356

## В

**Baud Rate Generator** Baud rates for 18.432-MHz clock 239 Clock frequency 239 Features 236 Source select bit and enable 376 Start Up 238 **Bidirectional Centronics Pins 11** Bi-Phase Mark (FM1) encoding 242 BIT b,m 427 Bit-oriented synchronous mode 261 Block Diagram CSI/O 160 Block diagram **ASCI 133** Baud Rate Generator 237 Channel 235 **DPLL 245** Receive data path 258

Transmit data path 256 Z80185/Z80195 3 Break Enabl, ASEXT0 and ASEXT1 149 Break, ASEXT0 and ASEXT1 150 Break/abort **Description 323** Interrupt enable 377 Status 381 BRG0 Model, ASEXT0 and ASEXT1 149 Burst Mode 119 Bus Bus Exchange timing during a memory read cycle diagram 25 Bus Exchange timing during CPU internal operation diagram 26 Exchange timing 25 Granting to external master during standby mode diagram 34, 37 Timing 22 BUSACK Input 127 Timing 24 **BUSREO** Input 127 Timing 24

# С

CALL cc, nn 430 nn 433 Carry Flag 404 CBAR



673

**BA 95** CA 95 CCF 435 CCR Clock divide 51 LNAD/ DATA 54 **LNCPUCTL 53** LNIO 53 LNPHI 52 Standby/ Idle Enable 52 Channel Alternating-Channel Capability 104 Channel reset command 358 Character-oriented synchronous mode 260 Chip Select Outputs 57 Clear to send Interrupt enable 377 Pin status 382 Clock Multiplexer 255 Rate bits 342 Selection for DPLL 253 Transmit counter 252 Transmit select 368 Clock Divide 69 **CNTR** SS2..0 162 Transmit enable 162 Command Channel reset 358 Code 328 **Disable DPLL 375** Enable interrupt on next Rx character 329

Error reset 330 Force hardware reset 358 Null 327 Null, WR0 328 Point high 328 Reset clock missing 375 Reset external/status interrupts 329 Reset highest IUS 330 Reset receive CRC checker 327 Reset transmit CRC generator 327 Reset transmit underrun/EOM latch 328 Reset Tx interrupt pending 330 Set FM mode 375 Set NRZI mode 375 Set source to RTxC 375 Compatibility, Z80 versus 64180 46 Completely Sent condition 276 Counter/Timer Channels Control Register 179 Down Counter Register 182 I/O addresses 177 Interrupt Vector Register 181 Interrupts 184 Introduction 177 **Operation** 183 Time Constant Register 180 Writing Register 178 Counter/Timer Channels Block Diagram 178 CP s 436 **CPD 439 CPDR 441 CPI 443** 



674

**CPIR 445** CPL 447 CPU Bus Exchange timing during CPU internal operation diagram 26 Control Register 51 Operation 17 Operation and DMA Operation With Edge Sense Request 123 Operation and DMA Operation With Level Sense Request diagram 122 Operation with IEF1 and IEF2 Flags 75 **Options 46 CPU Signals 5** CRC Framing error status 387 Presets 1s/0s 362 Reset codes 327 CSI/0 DMA, ASCI, PRT and CSI/0 Interrupts 86 INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrup diagram 86 CSI/O Baud rate selection table 162 Block Diagram 160 Control/Status register 161 Features 159 INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing diagram 42, 44 Interrupt Request Generation diagram 163 Interrupts 163 **Operation** 163

Operation Notes 167 Operation Timing Notes 164 RESET 168 Transmit/Receive Data Register 160 Transmit/receive data register 160 CSIO Signals 8 CTC See Counter/Timer Channels 177 CTS/DCD 324 CTS/PS, CNTLB0 and CNTLB1 145 CTS0 DisableI, ASEXT0 and ASEXT1 148 Cycle Steal Mode 119

## D

### D8 **On-Chip ROM Wait Insertion 64** Other Memory Wait Insertion 64 **RAMCS** Wait Insertion 63 **DAA 449** Daisy-chain External operations 307 **Resolution 305** Daisy-Chain Routing table 56 Data Carrier detect interrupt enable 378 Carrier detect status 384 Encoding methods 240 Encoding select bits 362 Encoding, five bits or less 265 Encoding, five or less bits/character in WR5 350



675

Encoding, waveforms 367 **Initializing 243** Read/Write timing 20 Read/Write transfers 27 Terminal ready control bit 346 DCD0, STAT0 and STAT1 138 DCNTL DIM1.. DIM0 118 DMS1.. DMS0 118 IWI1., IWI0 117 MWI1.. MWI0 117 DEC ee 452 m 454 DF DCD0/ CKA0 84 Drive Select 84 INT1 Mode Select 83 INT2 Sense/ Unlatch 82 DI 457 Diagram ASCI block diagram 133 ASCI interrupt request circuit 156 ASCI Read timing 155 ASCI Write timing 155 Bus Exchange timing during a memory read cycle 25 Bus Exchange timing during CPU internal operation 26 Bus granting to external master during standby mode 34, 37 Bus granting to external master in idle mode 34, 35 Counter/Timer Channels 178

CPU Operation and DMA Operation With Edge Sense Request 123 CPU Operation and DMA Operation With Level Sense Request 122 DMA Block Diagram 106 **DMA Interrupt Request Generation** 127 DMA Timing-Cycle Steal Mode 120 Flow chart example of processing an end of packet 320 Halt timing 32 I/O address relocation 31 I/O Address Translation 92 I/O Read and Write Cycles with IOC set to 0 31 I/O Read and Write Cycles with IOC Set to 1 29, 30 I/O Read/Write timing 28 Idle Mode exit due to external interrupt 32, 34 **Instruction Timing 23** INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrup 86 INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing 42, 44 Interrupt Levels 71 Interrupt Request Generation 163 Level 0 Interrupt Mode 2 Timing 42, 43 Level 0 Mode 0 Timing 39, 41 Level 0 Mode 1 Timing 42 Level 0 Mode 2 Vector Acquisition 80 Logical Address Mapping examples 89 Logical Memory Organization 93



676

Logical Space Configuration Example 94 Memory Read/Write timing with wait states 22 Memory Read/Write timing without wait states 21 MI temporary enable timing diagram 30 MMU Block Diagram 91 NMI and DMA Operation 128 NMI Timing 40 Op Code fetch timing with wait states 19 Physical Address Generation 98 Physical Address Translation 90 Pin Assignments 5 Programmable Reload Timers Block 169 **PRT Interrupt Generation 175** PRT Timer Initialization, Count Down, and Reload Timing 174 PRT Timer Output Timing 174 **Receive Timing External Clock 167 Receive Timing Internal Clock 166 Refresh Control Register 46** Refresh Cycle Timing 45 Reset Timing 24 **RETIinstruction sequence with MIE** set to 0 29 Sleep timing 33 Standby Mode exit due to external interrupt 34, 36 Timing without wait states 18 Transmit Timing External Clock 165

Transmit Timing Internal Clock 165 TRAP Timing - 2nd Op Code undefined 37. 38 TRAP Timing - 3rd Op Code undefined 37, 39 Z80185/Z80195 block diagram 3 Disable **DPLL command 375** Lower chain control bit 359 Disable DCD0I, ASEXT0 and ASEXT1 148 **DJNZ d 458** DMA and NMI Operation diagram 128 Block Diagram 106 Bus Timing 126 Byte Count Register 107, 110 CPU Operation and DMA Operation With Edge Sense Request 123 CPU Operation and DMA Operation With Level Sense Request diagram 122 Cycles 92 DMA, ASCI, PRT and CSI/0 Interrupts 86 I/O Address Register 108 INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrup diagram 86 INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing diagram 42, 44 Internal interrupt 127 Interrupt Request Generation diagram 127 Memory Address Register 107 Mode Register 113



677

On-chip 57 Overview 103 Reset 129 Status Register 111 Timing-Cycle Steal Mode diagram 120 Transfer mode combinations 115 Wait state control 116 DMAC Channel Priority 126 **Registers 105** DME DSTAT, description 112 DMODE DM1.. DM0 113 **MMOD** 114 SM1.. SM0 113 Down Counter 169 DPLL Block diagram 245 Clock multiplexer 255 Clock selection 253 Clock source 245 Command bits 373 FM mode 249 Manchester mode 252 NRZI mode 247 Receive data path 257 Search mode 248 Transmit clock counter 252 Transmit data path 255 DR, CNTLB0 and CNTLB1 146 DSTAT DE0 111 DE1 111

DIE1 112 DME 112 DWE0 111 DWE1 111 Dynamic RAM Refresh Control 98 Dynamic RAM Refresh Operation Notes 101

## Ε

EAH **RAMUBR and RAMLBR 59** ECH ROMBR 58 Edge Sense Request 123 EDH Daisy-Chain 55 Decode High I/O 55 **Disable ROMCS 55** EntHunt 56 ESCC CLK 56 RRME 56 EI 460 Enable interrupt on next Rx character command 329 Encoding/decoding data 240 End flag **CNTR 161** End interrupt enable **CNTR 161** End of frame (SDLC) status 387 Enter Hunt mode 339 Error reset command 330 ESCC



678

Channel 234 ESCC Signals 9 EX (SP),rr 463 AF,AF' 461 DE,HL 462 Extended read enable 354 External/status master interrupt enable 335 EXX 465

# F

FE, STAT0 and STAT1 137 Features 1 ESCC 233 Parallel ports 191 FIFO overflow status and data available bits 394 Flag 261 Mark Idle line control bit 364 Registers 403 FM mode 249 FM1 encoding 242 Force Hardware reset command 358 High feature 241 Formula, time constant and baud rate 239

## G

General Description 2 Go Active On Poll control bit 363

# Η

Half-Carry Flag 406 Halt Instruction 466 Operating Modes 65 Timing diagram 32 HDLC TX enhancements 277

### | 1/0

Address relocation diagram 31 Address Space 103 Address Translation diagram 92 Addresses 26 **Control Register 50** Cycles 91 DMA I/O Address Register 108 Driving output Low 59 Internal devices 26 Memory mapped 121 Read and Write Cycles with IOC set to 0.31 Read and Write Cycles with IOC Set to 1 diagram 29, 30 Read/Write Timing 27 Read/Write timing diagram 28 **Registers 27** Relocating an address 49 Wait States in I/O Cycles 60 IAR1B AltE 109 AltF 109 Req1Sel 110





679

TOUT/ DREQ 110 Idle Bus granting to external master in idle mode diagram 34, 35 Mode 67 Mode exit due to external interrupt diagram 32, 34 IL IL7., IL5 81 IM n 467 IN A,(n) 469 r,(C) 470 IN0 r,(n) 472 INC ee 474 m 476 IND 479 Indirect Register Address 298 **INDR 481 INI 484 INIR 486** Initialization Sequence asynchronous mode 269 Initializtion In SDLC mode 285 Input/Output, See I/O 26 Instruction **Operands 20 RETI Instruction sequence with MIE** set to 0 diagram 29 Sets 401 Summary 408 Timing 22

### INT1 INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrup diagram 86 INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing diagram 42, 44 **Interrupts 85** INT2 INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrup diagram 86 INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing diagram 42, 44 **Interrupts 85** Internal priority resolution 302 Interrupt Acknowledge 308 Channel Complete 104 **Conditions 86** Disable lower chain bit 304 Edge Register 82 Enable bit 303 **Enabling and Disabling 74** External/Status 321 External/status handling 326 External/status interrupt control 376 Flow chart 306 Level 0 Mode 0 77 Master enable 359 Master enable bit 302 On all receive characters or special condition 312, 333 Pending bit 303 Read register RR3 pending 392

Read register vector 394 Read register vector status 391



680

Receive interrupt mode control 309 Receive mode 332 Receive on first character or special condition 333 Receiver 309 Reset external command 329 RR0 external/status operation 322 Source Table 87 Transmitter enable 335 Under service bit 303 Vector 336 Vector Low Registers 81 Vector modification 308 Introduction 1 IOA, IC 50 IOC I/O Read and Write Cycles with IOC set to 0 31 I/O Read and Write Cycles with IOC Set to 1 diagram 29, 30 IOC, OMCR 48 IOCS Driven LOW Table 60 **IOStop Mode 67 IOSTP, ICR 50** ITC **ITE2.. ITE0 73 TRAP 72 UFO 72** 

### J

JP

(rr) 488

cc.mn 490 mn 494 cc'.d 492 d 495

# L

JR

LD (aa),A 497 (mn),ee 499 A,(aa) 501 A,I 503 A.R 504 ee.(mn) 507 ee,mn 505 I.A 509 m.n 510 m,r 512 **R.A** 514 r,s 515 SP,rr 517 LDD 519 LDDR 521 LDI 523 **LDIR 525** Level 0 Mode 0 Interrupts 77 Level 0 Mode 1 Interrupts 78 Level 0 Mode 2 Interrupts 78 Level Sense Request 122 Local loopback select bit 375 Logical Address Spaces 89 Logical to Physical Address Translation 89 Loop



681

Initialization, SDLC 294 Mode control bit 365 Mode, SDLC 291 Sending status 396 Low-Power Operating Modes 65

# Μ

M1E, OMCR 47 M1TE, OMCR 48 Machine Cycle 17 Manchester Encoding (Bi-Phase level) 242 Encoding circuit 244 Mode, DPLL operation 252 Map Logical Address Mapping examples diagram 89 Mark/flag idle line control bit 364 Maskable Interrupt Level 0 77 Master Interrupt control (WR9) 357 Interrupt enable 359 Interrupt enable bit 302 Memory Address Space 103 Bus Exchange timing during a memory read cycle diagram 25 Cycles 91 **Direct Memory Access 103** Logical Memory Organization diagram 93 Management Unit 88 Mapped I/O 121

Memory Read/Write timing with wait states diagram 22 Memory Read/Write timing without wait states diagram 21 Memory-to-memory transfers 119 Read cycles 25 Write cycles 20 MI Temporary enable timing diagram 30 MIE **RETIInstruction sequence with MIE** set to 0 diagram 29 Miscellaneous status (RR10) 395 MLT ss 527 MMU Bank Base Register 96 Block Diagram 91 **Common Base Register 95** Common/Bank Area Register 94 **Register Access Timing 97 Registers 92** Reset 97 Mod1, 2, 3, CNTLA0 and CNTLA1 142 Mode 67 Address search 340 Bit-oriented synchronous 261 Burst 119 Bus granting to external master during standby mode diagram 34, 37 Bus granting to external master in idle mode diagram 34, 35 Character-oriented synchronous 260 Clock control 367 Cycle Steal 119



682

DMA Mode Register 113 DMA Timing-Cycle Steal Mode diagram 120 DPLL FM 249 Enter Hunt 339 Halt Operating Modes 65 Idle 67 Idle Mode exit due to external interrupt diagram 32, 34 Initialization sequence asynchronous 269 **IOStop 67** Level 0 Interrupt Mode 2 Timing diagram 42, 43 Level 0 Mode 0 Interrupts 77 Level 0 Mode 0 Timing diagram 39, 41 Level 0 Mode 1 Interrupts 78 Level 0 Mode 1 Timing diagram 42 Level 0 Mode 2 Interrupts 78 Level 0 Mode 2 Vector Acquisition diagram 80 Loop control bit 365 Low-Power Operating Modes 65 Manchester 252 **NRZI 247 Operating Mode Control register 47** Receive interrupt 332 Receive interrupt mode control 309 SDLC Loop 291 Search 248 Sleep 66 Standby 68 Standby Mode exit due to external interrupt diagram 34, 36

System Stop 67 Modem control signals for SDLC transmission 276 MP, CNTLB0 and CNTLB1 144 MPBR/EFR, CNTLA0 and CNTLA1 142 MPE, CNTLA0 and CNTLA1 140 MPU Functional Description 13 Multiplexed Signal 8

# Ν

NEG 528 NMI and DMA Operation diagram 128 Interrupt 128 Interrupt Input 75 Non-Maskable Interrupt 75 Timing diagram 40 No vector select bit 360 NOP 530 Null Character with framing error 265 Command,WR0 328

# 0

On-Chip DMA 57 ROM 57 One clock missing status 395 Onloop status 396 Op Code Description 17 Fetch timing with wait states diagram



683

#### 19

Fetch timing without wait states diagram 18 Instruction fetch timing 17 TRAP Timing - 2nd Op Code undefined diagram 37, 38 TRAP Timing - 3rd Op Code undefined diagram 37, 39 Wait state insertion 19 **Operand Codes 402 Operating Modes** Halt 65 Low-power 65 Operation of TBE, Tx underrun/EOM and **TxIP 319** OR A,s 531 **OTDM 534 OTDMR 536 OTDR 538 OTIM 541** OTIMR 543 **OTIR 545** OUT (C),r 548 (n),A 550 OUT0 (n),r 551 **OUTD 553 OUTI 555** Output Chip Select 57 Overrun 235 **Oversampling 260** OVRN, STAT0 and STAT1 136

## Ρ

Parallel Ports 10 Parallel ports 191 Parity Error status 388 Even/odd select bit 344 Is special condition 334 Parity/Overflow Flag 405 PE, STAT0 and STAT1 137 PEO, CNTLB0 and CNTLB1 145 Pin assignments diagram 5 **Pin Descriptions 5** Point high command 328 POP pp 557 Processor Timing 29 Programmable Reload Timer Interrupt Generation Diagram 175 **Operation Notes 175** PRT and RESET 175 Timer Initialization, Count Down, and Reload Timing Diagram 174 Timer Output Timing Diagram 174 Timing 173 **Programmable Reload Timers** Block Diagram 169 **Timer Control Register 172** Timer Data Register 170 Timer Reload Register 171 PRT DMA, ASCI, PRT and CSI/0 Interrupts 86 INT1, INT2, DMA, ASCI, PRT and CSI/0 Interrup diagram 86



INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing diagram 42, 44 See Programmable Reload Timers 169 PRT Timing 173 PUSH pp 559

# Q

Quick Recovery Mode 68

# R

RAM Dynamic RAM Refresh Control 98 Refresh Operation Notes 101 **Refresh-control 98 Upper Boundary Register 59** RCR CYC 100 **REFE 100 REFW 100** RDRF, STAT0 and STAT1 136 RDRF0 DI, ASEXT0 and ASEXT1 148 RE, CNTLA0 and CNTLA1 140 Read register Contents of WR7 Prime (RR14) 398 External/status interrupt control (RR15) 399 Interrupt pending (RR3) 392 Interrupt vector (RR9) 394 Interrupt vector status (RR2) 391 Least significant byte of byte count (RR6) 392 Lower byte of BRG time constant

(RR12) 397 Miscellaneous status (RR10) 395 Miscellaneous Tx/Rx control bits (RR11) 396 Most significant byte of byte count (RR7) 393 Receive data (RR8) 394 RR2 (interrupt vector status) 391 Special receive condition status (RR1) 386 Transmit parameters and controls (RR5) 392 Transmit/receive buffer status and external status (RR0) 380 Transmit/receive miscellaneous parameters and modes (RR4) 392 Upper byte of BRG time constant (RR13) 398 Receive Character available 385 Data path 257 FIFO interrupt level 355 Interrupt On special conditions 313 Interrupt modes 332 Interrupt On First Character or Special Condition 311 Interrupt on first character or special condition 333 Interrupt on special condition 334 Interrupt, disabled 311 Master interrupt control (WR9) 357 Miscellaneous control bits (WR14) 373



685

Miscellaneous Tx/Rx control bits (WR10) 361 **Receive Enable CNTR 161** Receiver Bits per character 338 Clock select 368 CRC enable 339 Enable 341 Refresh Control and Reset 101 **Control Register 99** Controller 99 Cycle Timing diagram 45 Cycles 99 Cycles, CYC table 101 Enable 101 Register %DE 182 Access to Group 2 registers tables 60 **BBR 96** BCR0 107 **CBAR 95 CBR 96** CCR 17, 51 **CNTR 161 CPU Control 51** DCNTL 117 **DF 82** DMA Byte Count 110 DMA Mode 113 DMA Status 111 **DMAC 105 DMODE 113** 

**DSTAT 111 EDH 55** Group 1 and 2 registers 60 I 78 I/O Control 50 IAR1 108 **IAR1B 109 ICR 50** IL 81 **INT/TRAP** Control 72 Internal I 78 Interrupt Edge 82 Interrupt Vector Low 81 **ITC 72** MAR1 107 **MMU 92** MMU Bank Base Register 96 MMU Common Base Register 95 MMU Common/Bank Area Register 94 MMU Register Access Timing 97 OMCR 17, 47 **Operating Mode Control 47** PIA! Data 192 PIA1 Data Direction 191 PIA2 Data 193 PIA2 Data alternate address 194 PIA2 Data Direction 192 PRT Timer Data 170 PRT Timer Reload 171 PTR Timer Control 172 RAM Upper Boundary 59 RAMLBR 59 RAMUBR 59



686

**RCR 99 Refresh Control Register 99** Refresh Control Register diagram 46 **RLDR 171 ROM Boundary 58 ROMBR 58 STAT0 136 TCR 172 TRDR 160** waiting for address 188 Watch-Dog Timer Master 188 WDT Command Register 189 **WDTCR 189** WSG Chip Select 63 WSGCS 63 Register, selection code 330 **Reload** Timer See Programmable Reload Timers 169 Request to send control bit 349 RES b.m 561 Reset Clock missing command 375 Command bits 358 External interrupts command 329 Highest IUS command 330 **MMU 97** Receive CRC checker command 327 Refresh Control and Reset 101 Timing 24 Transmit CRC generator command 327 Transmit underrun/EOM latch command 328 Tx interrupt pending command 330

**Residue Codes 282 RET 563** cc 564 **RETI 566 RETI Instruction 87 RETN 568** RIE, STAT0 and STAT1 137 RL m 569 **RLA 572** RLC m 574 **RLCA 577** RLD 579 ROM **Boundary Register 58** On-Chip 57 ROMBR, contents of table 57 RR m 581 **RRA 584** RRC m 586 **RRCA 589 RRD 590** RST p 592 RTS0, CNTLA0 and CNTLA1 141

## S

SBC A,s 594 HL,ss 597 SCF 599 SDLC /CRC-16 polynomial select bit 348 Byte counting detail 290 Enable/disable 289



687

Frame Status FIFO 288 Frame status FIFO 287 Loop initialization 294 Loop mode 291 Read operation 289 Receive 280 Transmit 272 Write operation 289 Search mode 248 Select write register WR7 Prime 379 Send Abort command 329 Break control bit 347 Send Break, ASEXT0 and ASEXT1 150 Serial modes and protocols 260

Interrupt receive 309 Asynchronous initialization 269 Asynchronous message format 262 Asynchronous mode 267 Asynchronous transmit 264 Bit-oriented synchronous (SDLC/ HDLC) mode 270 Character-oriented synchronous modes 270 Daisy-chain **Resolution 305** External/status interrupt 321 Interrupt acknowledge 308 SET b.m 600 Sign Flag 407 Signals CPU 5 CSIO 8

ESCC 9 Multiplexed 8 System Control 11 **UART 8** SLA m 602 Sleep Mode 66 Timing diagram 33 SLP 605 Software interrupt acknowledge control bit 358 Special conditions interrupt service flow 315 SRA m 606 SRL m 609 SS2, SS1, SS0, CNTLB0 and CNTLB1 146 Standby Bus granting to external master during standby mode diagram 34, 37 Mode 68 Status FIFO anti-lock feature 290 Status FIFO enable control bit 378 Status high/status low control bit 359 Status Indicator Flags, Z80 403 SUB A,s 612 Sync Character load inhibit 341 Mode selection 343 Select bit 366 Sync/Hunt **Description 325** Interrupt enable 378 Status 383



688

System Clock Cycle 17 Configuration Register 55 Stop Mode 67 System Control Signals 11

# Т

Table Instruction Set Operands 402 **Instruction Summary 408** TCR TDE1, 0 173 **TIE0 172** TIE1 172 **TIF0 172** TIF1 172 TOC1, 0 173 TDRE, STAT0 and STAT1 138 TE, CNTLA0 and CNTLA1 141 TIE, STAT0 and STAT1 138 Time constant formula 370 Timing 17, 22 Bus 22 Bus exchange 25 Bus Exchange timing during a memory read cycle diagram 25 Bus Exchange timing during CPU internal operation diagram 26 Bus granting to external master in idle mode diagram 34, 35 **BUSACK 24 BUSREO 24** Data Read/Write 20

DMA Bus 126 DMA Timing-Cycle Steal Mode diagram 120 Halt timing diagram 32 I/O Read and Write Cycles with IOC set to 0 31 I/O Read/Write 27 I/O Read/Write timing diagram 28 Instruction 22 Instruction timing diagram 23 INT1, INT2, DMA, ASCI, PRT, CSI/O Interrupt Timing diagram 42, 44 Level 0 Interrupt Mode 2 Timing diagram 42, 43 Level 0 Mode 0 Timing diagram 39, 41 Level 0 Mode 1 Timing diagram 42 Memory Read/Write timing with wait states diagram 22 Memory Read/Write timing without wait states diagram 21 MI temporary enable timing diagram 30 MMU Register Access Timing 97 NMI diagram 40 Op Code fetch timing with wait states diagram 19 Op Code Instruction fetch timing 17 Operand and data Read/Write 20 Processor 29 Read/Write timing diagram 28 Receive Timing External Clock diagram 167 Refresh Cycle Timing diagram 45 Reset 24



689

Reset Timing diagram 24 **RETI Instruction sequence with MIE** set to 0 diagram 29 Sleep timing diagram 33 Standby Mode exit due to external interrupt diagram 34, 36 Transmit Timing External Clock diagram 165, 166 Transmit Timing Internal Clock diagram 165 TRAP Timing - 2nd Op Code undefined diagram 37, 38 Without wait states diagram 18 Transfer Length 104 Rate 104 Request Handshaking 104 Transmit /Receive miscellaneous parameters and modes (RR4) 392 Bits per character 264 Bits/character select 346 Clock counter 252 Clock select 368 CRC enable 349 Data path 255 Enable 347 FIFO interrupt level 355 Interrupt and transmit buffer empty bit 316 Interrupt and Tx underrun/EOM bit in synchronous modes 318 Master interrupt control (WR9) 357 Miscellaneous control bits (WR14)

373 Miscellaneous Tx/Rx control bits (WR10) 361 Parameters and controls (RR5) 392 Request timing 355 Underrun/EOM 324 Underrun/EOM interrupt enable 377 Underrun/EOM status 382 Transmit Timing Internal Clock diagram 165 Transmitter interrupt enable 335 Transparency 261 TRAP INT/TRAP Control register 72 Interrupt 73 ITC, interrupts 85 ITC, operation 73 Timing - 2nd Op Code undefined diagram 37, 38 Timing - 3rd Op Code undefined diagram 37, 39 Traps and Interrupts 70 TRxC Output source select bits 369 Pin O/I control bit 369 TST A,s 615 TSTIO n 617 Two clocks missing status 395 Tx Buffer empty status 384 TxIP latching on the ESCC 318



# U

690

UART Signals 8 UFO ITC, use of 74 Underrun 235

# V

Vector includes status control bit 360

## W

Wait DMA Wait state control 116 Memory Read/Write timing with wait states diagram 22 Memory Read/Write timing without wait states diagram 21 Op Code fetch timing with wait states diagram 19 State generation 60 States 19 States in I/O Cycles 60 States in Interrupt Acknowledge Cvcles 61 States in Memory-Space Cycles 62 Timing without wait states diagram 18 WAIT/DMA request enable 332 Waiting for address **TIE1 189 TIF0 188** TIF1 188 TOC1, 0 189 waiting for mnemonic

%DE 179 CLK/ TRG Edge Selection 179 Mode 179 Prescaler Operation 179 Reset 180 Time Constant 180 Vector or Control 180 Watch-Dog Timer **Command Register 189** Introduction 187 Master Register 188 **Registers 188** WDT See Watch-Dog Timer 187 Write register Clock mode control (WR11) 367 Command register (WR0) 327 External/status interrupt control 376 Interrupt vector (WR2) 336 Lower byte of BRG time constant (WR12) 370 Master interrupt control (WR9) 357 Miscellaneous control bits (WR14) 373 Miscellaneous Tx/Rx control bits (WR10) 361 Receive interrupt mode control (WR1) 309 Receive parameters and control (WR3) 337 Sync character or SDLC flag (WR7) 352 Sync chracters or ADLC address field (WR6) 350



691

Transmit buffer (WR8) 357 Transmit parameters and controls (WR5) 345 Transmit/receive interrupt and data transfer mode definition register (WR1) 331 Transmit/receive miscellaneous parameters and modes (WR4) 342 Upper byte of BRG time constant (WR13) 372 Write Register 7 Prime (WR7') 354 WSG Chip Select Register 63

# X

X1, ASEXT0 and ASEXT1 149 XOR A,s 619

# Ζ

Z80 Status Indicator Flags 403 Z80185/Z80195 Block diagram 3 Pin Descriptions 5 Zero Count 325 Count interrupt enable 379 Count status 385 Flag 407



692