# Power GaN Cascode Transistor 600 V, 290 m $\Omega$

#### **Features**

- Fast Switching
- Extremely Low Q<sub>rr</sub>
- Transphorm Inside
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### ABSOLUTE MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                     |                                    |                       | Symbol                               | NDD            | Unit |
|-----------------------------------------------|------------------------------------|-----------------------|--------------------------------------|----------------|------|
| Drain-to-Source Voltage                       |                                    |                       | $V_{DSS}$                            | 600            | V    |
| Gate-to-Source Voltage                        |                                    |                       | $V_{GS}$                             | ±18            | V    |
| Continuous Drain                              | Steady<br>State                    | T <sub>C</sub> = 25°C | I <sub>D</sub>                       | 9.0            | Α    |
| Current R <sub>θJC</sub>                      | State                              | $T_C = 100^{\circ}C$  |                                      | 6.0            |      |
| Power Dissipation – R <sub>0JC</sub>          | Steady State T <sub>C</sub> = 25°C |                       | P <sub>D</sub>                       | 65             | W    |
| Pulsed Drain<br>Current                       | t <sub>p</sub> = 10 μs             |                       | I <sub>DM</sub>                      | 35             | Α    |
| Operating Junction and Storage<br>Temperature |                                    |                       | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>+150 | °C   |
| Lead Temperature for Soldering Leads          |                                    | TL                    | 260                                  | °C             |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE

| Parameter                        | Symbol          | Value | Unit |
|----------------------------------|-----------------|-------|------|
| Junction-to-Case (Drain)         | $R_{\theta JC}$ | 2.3   | °C/W |
| Junction-to-Ambient Steady State | $R_{\theta JA}$ | 62    | °C/W |



#### ON Semiconductor®

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> TYP |
|----------------------|-------------------------|
| 600 V                | 290 mΩ @ 10 V           |

#### **N-Channel MOSFET**



## MARKING DIAGRAM & PIN ASSIGNMENT



#### **ORDERING INFORMATION**

| Device     | Package             | Shipping        |  |  |
|------------|---------------------|-----------------|--|--|
| NTP8G202NG | TO-220<br>(Pb-Free) | 50 Units / Rail |  |  |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Characteristic                                        | Symbol               | Test Conditions                                                                                            |                        | Min | Тур | Max  | Unit |
|-------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|------|------|
| OFF CHARACTERISTICS                                   |                      |                                                                                                            |                        |     | •   | •    | -    |
| Drain-to-Source Breakdown Voltage                     | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V, I}_{D} = 1 \text{ mA}$                                                               |                        | 600 |     |      | V    |
| Drain-to-Source Leakage Current                       | I <sub>DSS</sub>     | V <sub>DS</sub> = 600 V, V <sub>GS</sub> = 0 V                                                             | T <sub>J</sub> = 25°C  |     | 2.5 | 90   | μΑ   |
|                                                       |                      |                                                                                                            | T <sub>J</sub> = 150°C |     | 8.0 |      | 1    |
| Gate-to-Source Leakage Current                        | I <sub>GSS</sub>     | V <sub>GS</sub> = ±18 V                                                                                    | •                      |     |     | ±100 | nA   |
| ON CHARACTERISTICS (Note 1)                           |                      |                                                                                                            |                        |     |     |      |      |
| Gate Threshold Voltage                                | V <sub>GS(TH)</sub>  | $V_{DS} = V_{GS}, I_{D} = 500$                                                                             | ) μΑ                   | 1.6 | 2.1 | 2.6  | V    |
| Static Drain-to-Source On Resistance                  | R <sub>DS(on)</sub>  | $V_{GS} = 8 \text{ V}, I_D = 5.5$                                                                          | 5 A                    |     | 290 | 350  | mΩ   |
| DYNAMIC CHARACTERISTICS                               |                      |                                                                                                            |                        |     | •   |      |      |
| Input Capacitance                                     | C <sub>iss</sub>     | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0 V, f = 1 MHz                                                  |                        |     | 760 |      | pF   |
| Output Capacitance                                    | C <sub>oss</sub>     |                                                                                                            |                        |     | 26  |      |      |
| Reverse Transfer Capacitance                          | C <sub>rss</sub>     |                                                                                                            |                        |     | 3.5 |      |      |
| Effective output capacitance, energy related (Note 3) | C <sub>o(er)</sub>   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0 to 480 V                                                        |                        |     | 36  |      |      |
| Effective output capacitance, time related (Note 4)   | C <sub>o(tr)</sub>   | $I_D$ = constant, $V_{GS}$ = 0 V,<br>$V_{DS}$ = 0 to 480 V                                                 |                        |     | 57  |      |      |
| Total Gate Charge                                     | Qg                   | $V_{DS} = 100 \text{ V}, I_D = 5.5 \text{ A}, V_{GS} = 4.5 \text{ V}$                                      |                        |     | 6.2 | 9.3  | nC   |
| Gate-to-Source Charge                                 | Q <sub>gs</sub>      |                                                                                                            |                        |     | 2.1 |      |      |
| Gate-to-Drain Charge                                  | Q <sub>gd</sub>      |                                                                                                            |                        |     | 2.2 |      |      |
| SWITCHING CHARACTERISTICS (Note                       | e 2)                 |                                                                                                            |                        |     |     |      |      |
| Turn-on Delay Time                                    | t <sub>d(on)</sub>   |                                                                                                            |                        |     | 6.2 |      | ns   |
| Rise Time                                             | t <sub>r</sub>       | $V_{DD} = 480 \text{ V}, I_{D} = 5.5 \text{ A},$ $V_{GS} = 10 \text{ V}, R_{G} = 2 \Omega$                 |                        |     | 4.5 |      | 1    |
| Turn-off Delay Time                                   | t <sub>d(off)</sub>  |                                                                                                            |                        |     | 9.7 |      |      |
| Fall Time                                             | t <sub>f</sub>       |                                                                                                            |                        |     | 5.0 |      |      |
| SOURCE-DRAIN DIODE CHARACTER                          | ISTICS               |                                                                                                            |                        |     |     |      |      |
| Diode Forward Voltage                                 | V <sub>SD</sub>      | $I_S = 5.5 \text{ A}, V_{GS} = 0 \text{ V}$                                                                | T <sub>J</sub> = 25°C  |     | 2.1 |      | V    |
| Reverse Recovery Time                                 | t <sub>rr</sub>      | $V_{GS} = 0 \text{ V}, V_{DD} = 480 \text{ V}$ $I_S = 5.5 \text{ A}, d_i/d_t = 1500 \text{ A}/\mu\text{s}$ |                        |     | 12  |      | ns   |
| Reverse Recovery Charge                               | Q <sub>rr</sub>      |                                                                                                            |                        |     | 29  |      | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. Pulse Width  $\leq 300~\mu s$ , Duty Cycle  $\leq 2\%$ .

2. Switching characteristics are independent of operating junction temperatures.

3.  $C_{o(er)}$  is a fixed capacitance that gives the same stored energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{(BR)DSS}$ 4.  $C_{o(tr)}$  is a fixed capacitance that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{(BR)DSS}$ 

#### **TYPICAL CHARACTERISTICS**



20 T<sub>J</sub> = 175°C VGS = 8 V 15 3.5 V 3 V 5 0 0 2 4 6 8 10 V<sub>DS</sub> (V)

**Figure 1. Typical Output Characteristics** 

Figure 2. Typical Output Characteristics





Figure 3. Typical Transfer Characteristics

Figure 4. Normalized On-Resistance





Figure 5. Typical Capacitance

Figure 6. Typical C<sub>OSS</sub> Stored Eneergy

#### **TYPICAL CHARACTERISTICS**



Figure 7. Forward Characteristics of Rev. Diode



Figure 8. Safe Operating Area



Figure 9. Safe Operating Area



Figure 10. Transient Thermal Resistance



Figure 11. Switching Time Test Circuit

Figure 12. Switching Time Waveform



Figure 13. Test Circuit for Reverse Diode Characteristics

Figure 14. Diode Recovery Waveform

#### PACKAGE DIMENSIONS

TO-220 CASE 221A-09 **ISSUE AH** 





- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: INCH.
- DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.570 | 0.620 | 14.48  | 15.75  |
| В   | 0.380 | 0.415 | 9.66   | 10.53  |
| С   | 0.160 | 0.190 | 4.07   | 4.83   |
| D   | 0.025 | 0.038 | 0.64   | 0.96   |
| F   | 0.142 | 0.161 | 3.61   | 4.09   |
| G   | 0.095 | 0.105 | 2.42   | 2.66   |
| Н   | 0.110 | 0.161 | 2.80   | 4.10   |
| J   | 0.014 | 0.024 | 0.36   | 0.61   |
| K   | 0.500 | 0.562 | 12.70  | 14.27  |
| L   | 0.045 | 0.060 | 1.15   | 1.52   |
| N   | 0.190 | 0.210 | 4.83   | 5.33   |
| Q   | 0.100 | 0.120 | 2.54   | 3.04   |
| R   | 0.080 | 0.110 | 2.04   | 2.79   |
| S   | 0.045 | 0.055 | 1.15   | 1.39   |
| Т   | 0.235 | 0.255 | 5.97   | 6.47   |
| U   | 0.000 | 0.050 | 0.00   | 1.27   |
| ٧   | 0.045 |       | 1.15   |        |
| Z   |       | 0.080 |        | 2.04   |

STYLE 10:

PIN 1. GATE

- 2. SOURCE
- DRAIN 3.

ON Semiconductor and the (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

USA/Canada

N. American Technical Support: 800-282-9855 Toll Free

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative