**Ordering Information** 

October 2009

# FSQ500N Green Mode Fairchild Power Switch (FPS™)

### Features

**FAIRCHILD** 

- Single-Chip 700V SenseFET Power Switch
- Precision Fixed Operating Frequency: 130kHz
- No-Load Consumption 250mW at 265V<sub>AC</sub> with Burst Mode
- Internal Startup Switch
- Soft-Start Time Tuned by External Capacitor
- Under-Voltage Lockout (UVLO) with Hysteresis
- Pulse-by-Pulse Current Limit
- Overload Protection (OLP) and Internal Thermal Shutdown Function (TSD) with Hysteresis
- Auto-Restart Mode
- No Need for Auxiliary Bias Winding

### Applications

- STB and DSL Power Supply
- Home Appliance, IH Cooker, Auxiliary Power Supply

### **Related Resources**

- AN-4137-Design Guidelines for Off-line Flyback Converters using FPS
- <u>AN-4141-Troubleshooting and Design Tips for</u> <u>Fairchild Power Switch (FPStm) Flyback</u> <u>Applications</u>
- AN-4147-Design Guidelines for RCD Snubber of <u>Flyback</u>
- AN6075- (Flyback) -AN-6075-Compact Green-Mode Adapter Using FSQ500L for Low Cost

# Description

The FSQ500N is specially designed for low cost, small set-top box, DSL, home appliance auxiliary power supplies. This device combines a current-mode Pulse Width Modulator (PWM) with a SenseFET. The integrated PWM controller features include: a fixed oscillator, Under-Voltage Lockout (UVLO) protection, Overload Protection (OLP), Leading-Edge Blanking (LEB), an optimized gate turn-on/turn-off driver, Thermal Shutdown (TSD) protection with hysteresis, and temperature-compensated precision-current sources for loop compensation. When compared to a linear power supply, the FSQ500N reduces total size and weight, while increasing efficiency, productivity, and system reliability. This device provides a basic platform for cost-effective flyback converters.



| Maximum Output Power <sup>(1)</sup> |                              |    |                      |                              |
|-------------------------------------|------------------------------|----|----------------------|------------------------------|
| 230V <sub>AC</sub>                  | ± 15% <sup>(2)</sup>         |    | 85-26                | 65V <sub>AC</sub>            |
| Adapter <sup>(3)</sup>              | Open<br>Frame <sup>(4)</sup> | Ad | apter <sup>(3)</sup> | Open<br>Frame <sup>(4)</sup> |
| 4.0W                                | 6.5W                         |    | 3.5W                 | 5.5W                         |

### Notes:

- 1. The junction temperature can limit the maximum output power.
- 2.  $230V_{AC}$  or  $100/115V_{AC}$  with doubler.
- 3. Typical continuous power in a non-ventilated enclosed adapter measured at 50°C ambient.
- 4. Maximum practical continuous power in an open frame design at 50°C ambient.

| Part Number | Operating<br>Temperature Range | Eco<br>Status | Package                                                                    | Packing<br>Method |
|-------------|--------------------------------|---------------|----------------------------------------------------------------------------|-------------------|
| FSQ500N     | -40°C to +85°C                 | RoHS          | 8-Lead, Molded Dual Inline Package<br>(MDIP), JEDEC MS-001, .300 Inch Wide | Rail              |

Ø For Fairchild's definition of Eco Status, please visit: <u>http://www.fairchildsemi.com/company/green/rohs\_green.html</u>.



1

# **Pin Configuration**



Figure 3. Package / Pin Diagram

# **Pin Definitions**

| Pin #   | Name            | Description                                                                                                                                                                                                                                                                                                                          |
|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC              | No connection                                                                                                                                                                                                                                                                                                                        |
| 2       | V <sub>cc</sub> | This pin is connected to a storage capacitor. A high-voltage regulator connected between pin 8 ( $V_{STR}$ ) and this pin provides the supply voltage to the FSQ500N at startup and when switching during normal operation. The FSQ500N eliminates the need for auxiliary bias winding and associated external components.           |
| 3       | $V_{\text{FB}}$ | This pin is internally connected to the non-inverting input of the PWM comparator. The collector of an opto-coupler is typically tied to this pin. For stable operation, a capacitor should be placed between this pin and GND. If the voltage of this pin reaches 4.5V, the overload protection triggers, which shuts down the FPS. |
| 4, 5, 6 | GND             | This pin is the control ground and the SenseFET source.                                                                                                                                                                                                                                                                              |
| 7       | NC              | No connection                                                                                                                                                                                                                                                                                                                        |
| 8       | Drain           | High-voltage power SenseFET drain connection                                                                                                                                                                                                                                                                                         |

FSQ500N — Green Mode Fairchild Power Switch (FPS™)

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol             | Parameter                           | Min. | Max. | Unit |
|--------------------|-------------------------------------|------|------|------|
| V <sub>DS</sub>    | Drain Pin Voltage <sup>(5)</sup>    | 700  |      | V    |
| V <sub>CC</sub>    | Supply Voltage                      |      | 10   | V    |
| V <sub>FB</sub>    | Feedback Voltage Range              | -0.3 | Vcc  | V    |
| PD                 | Total Power Dissipation             |      | 1.42 | W    |
| I <sub>DM</sub>    | Drain Current Pulsed <sup>(6)</sup> |      | 0.41 | А    |
| TJ                 | Operating Junction Temperature      | -40  | +150 | °C   |
| T <sub>STG</sub>   | Storage Temperature                 | -55  | +150 | °C   |
| ESD <sup>(7)</sup> | Human Body Model, JESD22-A114       |      | 2.5  | кv   |
| ESD                | Charged Device Model, JESD22-C101   |      | 2    | r.V  |

### Notes:

5. LDMOS available drain voltage is -0.3V ~ 700V.

6. Repetitive rating: pulse width is limited by maximum junction temperature.

7. Meet JEDEC Standards JESD 22-A114 and JESD 22-C101

# Thermal Impedance

| Symbol                            | Parameter                              | Value | Unit |
|-----------------------------------|----------------------------------------|-------|------|
| θ <sub>JA</sub> <sup>(8)(9)</sup> | Junction-to-Ambient Thermal Resistance | 88    | °C/W |
| $\theta_{\rm JC}{}^{(8)(10)}$     | Junction-to-Case Thermal Resistance    | 19    | °C/W |

Note:

8. All items are tested with the standards JESD 51-2 and JESD 51-10 (DIP Package).

9.  $\theta_{JA}$  Free-standing, with no heat-sink, under natural convection.

10.  $\theta_{JC}$ , Junction to lead thermal characteristics under  $\Theta_{JA}$  test condition. T<sub>C</sub> is measured on the source #7 pin closed to plastic interface for  $\Theta_{JA}$  thermo couple is mounted on soldering.

# **Electrical Characteristics**

 $T_J$  = 25°C unless otherwise specified.

| Symbol                      | Parameter                                     | Test Conditions                                                      | Min. | Тур. | Max. | Unit              |
|-----------------------------|-----------------------------------------------|----------------------------------------------------------------------|------|------|------|-------------------|
| SenseFE                     | T Section                                     |                                                                      |      | •    | •    | •                 |
| BV <sub>DSS</sub>           | Drain-Source Breakdown Voltage                | $V_{CC}$ = 6.5V, $V_{FB}$ = 0V, $I_D$ = 150 $\mu$ A                  | 700  |      |      | V                 |
| IDSS                        | Zero-Gate-Voltage Drain Current               | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 0V, V <sub>DS</sub> = 700V |      |      | 150  | μA                |
|                             |                                               | T <sub>J</sub> = 25°C, I <sub>D</sub> = 25mA                         |      | 25   | 29   | Ω                 |
| R <sub>DS(ON)</sub>         | Drain-Source On-State Resistance              | T <sub>J</sub> = 100°C, I <sub>D</sub> = 25mA                        |      | 35   | 41   | Ω                 |
| CISS                        | Input Capacitance <sup>(11)</sup>             | V <sub>GS</sub> = 6.5V                                               |      | 42   |      | pF                |
| Coss                        | Output Capacitance <sup>(11)</sup>            | V <sub>DS</sub> = 40V, f <sub>S</sub> = 1MHz                         |      | 25   |      | pF                |
| t <sub>r</sub>              | Rise Time <sup>(11)</sup>                     | V <sub>DS</sub> = 350V, I <sub>D</sub> = 25mA                        |      | 100  |      | ns                |
| t <sub>f</sub>              | Fall Time <sup>(11)</sup>                     | V <sub>DS</sub> = 350V, I <sub>D</sub> = 25mA                        |      | 50   |      | ns                |
| Control S                   | ection                                        |                                                                      |      |      |      | •                 |
| f <sub>S</sub>              | Switching Frequency                           | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 1.0V                       | 120  | 130  | 140  | kHz               |
| $\Delta f_S$                | Switching Frequency Variation <sup>(11)</sup> | -25°C < T <sub>J</sub> < 125°C                                       |      | ±5   | ±7   | %                 |
| IFB(Burst)                  |                                               | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 0V                         | 98   | 110  | 122  | μA                |
| I <sub>FB(Normal)</sub>     | Feedback Source Current                       | V <sub>CC</sub> = 6.5V                                               | 200  | 225  | 250  | μA                |
| D <sub>MAX</sub>            | Maximum Duty Ratio                            | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 4.0V                       | 54   | 60   | 66   | %                 |
| D <sub>MIN</sub>            | Minimum Duty Ratio                            | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 0V                         |      |      | 0    | %                 |
| V <sub>START</sub>          |                                               | V <sub>FB</sub> = 0V, V <sub>CC</sub> Sweep                          | 5.5  | 6.0  | 6.5  | V                 |
| V <sub>STOP</sub>           | UVLO Threshold Voltage                        | After Turn-on, $V_{FB}$ = 0V, $V_{CC}$ Sweep                         | 4.5  | 5.0  | 5.5  | V                 |
| $V_{\text{DLY}\_\text{EN}}$ | Shutdown Delay Current Enable<br>Voltage      | $V_{FB} = V_{SD}, V_{CC}$ Sweep from 6V                              | 6.0  | 6.5  | 7.0  | v                 |
| Burst-Mo                    | de Section                                    |                                                                      |      |      |      |                   |
| V <sub>BURH</sub>           |                                               | $V_{CC}$ = 6.5V, $V_{FB}$ Sweep                                      | 0.75 | 0.80 | 0.85 | V                 |
| VBURL                       | Burst Mode Voltage                            |                                                                      | 0.70 | 0.75 | 0.80 | V                 |
| HYS                         |                                               |                                                                      | 30   | 50   | 80   | mV                |
| Protectio                   | n Section                                     |                                                                      |      |      |      |                   |
| I <sub>LIM</sub>            | Peak Current Limit                            | di/dt = 150mA/µs                                                     | 280  | 320  | 360  | mA                |
| V <sub>SD</sub>             | Shutdown Feedback Voltage                     | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> Sweep                        | 4.1  | 4.5  | 4.9  | V                 |
| IDELAY                      | Shutdown Delay Current                        | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 4.0V                       | 4    | 5    | 6    | μA                |
| t <sub>LEB</sub>            | Leading-Edge Blanking Time <sup>(11)</sup>    |                                                                      |      | 250  | /    | ns                |
| t <sub>CLD</sub>            | Current Limit Delay Time <sup>(11)</sup>      |                                                                      |      | 100  |      | ns                |
| TSD                         |                                               |                                                                      | 130  | 140  | 150  | °C                |
| HYS                         | Thermal Shutdown Temperature <sup>(11)</sup>  |                                                                      | 1    | 80   |      | °C                |
| Total Dev                   | ice Section                                   | ·                                                                    |      |      |      | $\langle \rangle$ |
| IOP-BURST                   | Operating Supply Current                      | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 0V                         | 360  | 430  | 500  | μA                |
| I <sub>OP-FB</sub>          | (Control Part Only)                           | V <sub>CC</sub> = 6.5V, V <sub>FB</sub> = 4V                         | 640  | 760  | 880  | μΑ                |
| I <sub>CH</sub>             | Startup Charging Current                      | $V_{CC} = V_{FB} = 0V, V_{DS} = 40V$                                 | 3.3  |      |      | mA                |
| V <sub>CCREG</sub>          | Supply Shunt Regulator                        | $V_{DS} = 40V, V_{FB} = 0V$                                          | 6.0  | 6.5  | 7.0  | V                 |
| V <sub>CCREG</sub> _        | Supply Shunt Regulator During                 |                                                                      | 5.2  | 5.7  | 6.2  | V                 |

### Note:

11. These parameters, although guaranteed, are not 100% tested in production.

# FSQ500N — Green Mode Fairchild Power Switch (FPS™)

## **Typical Performance Characteristics**

These characteristic graphs are measured at  $T_A = 25^{\circ}C$ .







Figure 6. UVLO Threshold Voltage (V<sub>START</sub>) vs. Temperature



Figure 8. Burst-Mode Voltage (V<sub>BURH</sub>) vs. Temperature





Figure 9. Burst-Mode Voltage (V<sub>BURL</sub>) vs. Temperature

# Typical Performance Characteristics (Continued)

These characteristic graphs are measured at  $T_A = 25^{\circ}C$ .











Figure 14. Supply Shunt Regulator (V<sub>CCREG</sub>) vs. Temperature



# Figure 11. Shutdown Feedback Voltage (V<sub>SD</sub>) vs. Temperature



### Figure 13. Shutdown Delay Current (I<sub>DELAY</sub>) vs. Temperature

### **Functional Description**

**1. Startup and V<sub>cc</sub> Regulation**: At startup, an internal high-voltage current source supplies the internal bias and charges the external capacitor (C<sub>A</sub>) connected to the V<sub>Cc</sub> pins, as illustrated in Figure 15. An internal high-voltage regulator (HV/REG) located between the Drain and V<sub>cc</sub> pins regulates the V<sub>cc</sub> to 6.5V and supplies operating current. Therefore, FSQ500N needs no auxiliary bias winding.



Figure 15. Startup Block

**2. Feedback Control**: FSQ500N employs current-mode control, as shown in Figure 16. An opto-coupler (such as the FOD817A) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the R<sub>sense</sub> resistor makes it possible to control the switching duty cycle. When the reference pin voltage of the regulator exceeds the internal reference voltage of 2.5V, the opto-coupler LED current increases, pulling down the feedback voltage and reducing the duty cycle. This typically occurs when the line input voltage increases or the output load current decreases.

**2.1 Pulse-by-Pulse Current Limit**: Because currentmode control is employed, the peak current through the senseFET is limited by the non-inverting input of PWM comparator (V<sub>FB</sub>\*), as shown in Figure 16. Assuming that 225µA current source flows only through the internal resistor (8R + R = 12kΩ), the cathode voltage of diode D2 is about 2.7V. Since D1 is blocked when the feedback voltage (V<sub>FB</sub>) exceeds 2.7V, the maximum voltage of the cathode of D2 is clamped at this voltage, clamping V<sub>FB</sub>\*. Therefore, the peak value of the current through the senseFET is limited.

**2.2 Leading-Edge Blanking (LEB)**: At the instant the internal senseFET is turned on, a high-current spike occurs through the senseFET, caused by primary-side capacitance and secondary-side rectifier reverse recovery. Excessive voltage across the R<sub>sense</sub> resistor would lead to incorrect feedback operation in the current mode PWM control. To counter this effect, the FPS employs a leading-edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for a short time ( $t_{LEB}$  = 250ns) after the senseFET turns on.



Figure 16. Pulse Width Modulation (PWM) Circuit

3. Protection Circuits: The FSQ500N has two selfprotective functions: overload protection (OLP) and thermal shutdown (TSD). While OLP is implemented as auto-restart mode, there is no switching when TSD triggers. Once the overload condition is detected; switching is terminated, the senseFET remains off, and HV/REG turns off. This causes V<sub>CC</sub> to fall. When V<sub>CC</sub> falls below the under-voltage lockout (UVLO) stop voltage of 5.0V, the protection is reset and the startup circuit charges the  $V_{CC}$  capacitor. When  $V_{CC}$  reaches the start voltage of 6.0V, the FSQ500N resumes its normal operation. If the fault condition is still not removed, the senseFET and HV/REG remain off and V<sub>CC</sub> drops to V<sub>STOP</sub> again. In this manner, the autorestart can alternately enable and disable the switching of the power senseFET until the fault condition is eliminated, as shown in Figure 17.

Because these protection circuits are fully integrated into the IC without external components, reliability is improved without increasing cost.



Figure 17. Auto Restart Protection Waveforms

3.1 Overload Protection (OLP): Overload is defined as the load current exceeding its normal level due to an unexpected abnormal event. In this situation, the protection circuit should trigger to protect the SMPS. However, even when the SMPS is in the normal operation, the overload protection circuit can be triggered during the load transition. To avoid this undesired operation, the overload protection circuit is designed to trigger after a specified time to determine whether the situation is transient or a true overload. Because of the pulse-by-pulse current limit capability, the maximum peak current through the senseFET is limited and, therefore, the maximum input power is restricted with a given input voltage. If the output consumes more than this maximum power, the output voltage (V<sub>0</sub>) decreases below the set voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (V<sub>FB</sub>). If VFB exceeds 2.7V. D1 is blocked and the 5uA current source starts to charge C<sub>B</sub> slowly up to V<sub>CC</sub>. In this condition, V<sub>FB</sub> continues increasing until it reaches 4.5V, when the switching operation is terminated, as shown in Figure 18. The delay time for shutdown is the time required to charge C<sub>B</sub> from 2.7V to 4.5V with 5µA. In general, a 10 ~ 50ms delay is typical for most applications. This protection is implemented in autorestart mode.



3.2 Thermal Shutdown (TSD): The senseFET and the control IC in one package makes it easy for the control IC to detect an abnormal over temperature of the senseFET. When the temperature exceeds ~140°C, the thermal shutdown triggers. When TSD triggers, delay current is disabled, switching operation stops, and V<sub>CC</sub> through the internal high-voltage current source is set to 5.7V from 6.5V, as shown in Figure 19. Since the TSD signal prohibits the senseFET from switching, there is no switching until the junction temperature decreases sufficiently. If the junction temperature is lower than 60°C typically, TSD signal is removed and  $V_{CC}$  is set to 6.5V again. While  $V_{CC}$  increases from 5.7V to 6.5V, the soft-start function makes the senseFET turn on and off with no voltage and/or current stress.



4. Soft-Start: The soft-start time is tuned by an external V<sub>CC</sub> capacitor (C<sub>A</sub>), which increases PWM comparator non-inverting input voltage together with the senseFET current slowly after it starts. Before V<sub>CC</sub> reaches V<sub>START</sub>,  $C_{\text{A}}$  is charged by the current  $I_{\text{CH}}\text{-}I_{\text{START}},$  where  $I_{\text{CH}}$  and ISTART are described in Figure 15. After V<sub>CC</sub> reaches VSTART, all internal blocks are activated, so that the current consuming inside IC becomes IOP. Therefore,  $C_A$  is charged by the current  $I_{CH}$ - $I_{OP}$ , which makes the increasing slope of V<sub>CC</sub> become sluggish. V<sub>CC</sub> is shifted by 6.0V negatively (it is performed in soft-start block in Figure 2), then  $V_{CC}$  -6.0V is an input of one of the input terminals of the PWM comparator. The drain current follows  $V_{CC}$  -6.0V instead of the  $V_{FB}^*$  because of the low-dominant feature of the PWM comparator. The softstart time can be made long or short by selecting CA, as described in Figure 20. During t<sub>S/S</sub>, I<sub>DELAY</sub> is disabled to avoid unwanted OLP. Typically, t<sub>S/S</sub> is around 4.6ms with  $27\mu$ F of C<sub>A</sub>.



The peak value of the drain current of the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. It also helps to prevent transformer saturation and reduce stress on the secondary diode during startup. **5.** Burst Operation: To minimize power dissipation in standby mode, the FPS enters burst-mode operation. During the burst-mode operation,  $I_{FB(Burst)}$  decreases half of  $I_{FB(Normal)}$ . As the load decreases, the feedback voltage decreases. As shown in Figure 21, the device automatically enters burst mode when the feedback voltage drops below  $V_{BURL}$  (750mV). At this point, switching stops and the output voltages start to drop at a rate dependent on standby current load. This causes the feedback voltage to rise. Once it passes  $V_{BURH}$  (800mV), switching resumes. The feedback voltage then falls and the process repeats. Burst mode alternately enables and disables switching of the power senseFET, reducing switching loss in standby mode.



Figure 21.Burst-Mode Operation





FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### PRODUCT STATUS DEFINITIONS

| Datasheet Identification Product Status |                       | Definition                                                                                                                                                                                              |  |  |
|-----------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information                     | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in<br>any manner without notice.                                                                        |  |  |
| Preliminary                             | First Production      | Data sheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed                | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes<br>at any time without notice to improve the design.                                                |  |  |
| Obsolete                                | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                     |  |  |

SQ500N

I

Green Mode Fairchild Power Switch (FPS™