# DS2229 Word-Wide 8 Meg SRAM Stik #### www.dalsemi.com ### **FEATURES** - Organized as a high density 512k x 16 bit Stik<sup>TM</sup> - Fast access time of 85 ns - Unlimited write cycles - Employs popular JEDEC standard 80-position SIMM connector - Full ±10% operating range - Read cycle time equals write cycle time - Ultra-low standby current < 10 μA</li> - Suitable for battery-backed applications ## **PIN ASSIGNMENT** ### DESCRIPTION The DS2229 is an 8,388,608-bit low-power fully static Random Access Memory organized as a 524,888 word by 16 bits using CMOS technology. The device employs the popular JEDEC standard 80-pin SIMM connection scheme with no additional circuitry required. The device operates from a single power supply with a voltage input of 4.5 to 5.5 volts. The Chip Enable inputs ( $\overline{\text{CE0}}$ , $\overline{\text{CE1}}$ , $\overline{\text{CE2}}$ , $\overline{\text{CE3}}$ ) are used for device selection and can be used in order to achieve the minimum standby current mode which facilitates battery backup. The device provides a fast access time of 85 ns. The DS2229 maintains TTL levels over input voltage range 4.5V to 5.5V. The DS2229 is JEDEC pin compatible (see Figure 1) with flash EEPROM memory SIMM boards of similar density. 1 of 10 112099 # PIN DESCRIPTION Figure 1 | PIN# | PIN NAME | PIN# | PIN NAME | PIN# | PIN NAME | | |------|------------------------|------|--------------------|------|------------------------------------|-------------------------| | 1 | GND | 32 | NC | 63 | $DQ_7$ | | | 2 | $V_{CC}$ | 33 | NC | 64 | $DQ_6$ | | | 3 | NC | 34 | NC | 65 | $DQ_5$ | | | 4 | <del>OE</del> | 35 | NC | 66 | $\mathrm{DQ}_4$ | | | 5 | $\overline{ ext{WEH}}$ | 36 | $A_{16}$ | 67 | $DQ_3$ | | | 6 | $\overline{ ext{WEL}}$ | 37 | $A_{15}$ | 68 | $\mathrm{DQ}_2$ | | | 7 | NC | 38 | $A_{14}$ | 69 | $DQ_1$ | | | 8 | CS | 39 | $A_{13}$ | 70 | $\mathrm{DQ}_0$ | | | 9 | NC | 40 | $A_{12}$ | 71 | NC | | | 10 | NC | 41 | $A_{11}$ | 72 | $V_{CC}$ | | | 11 | NC | 42 | $A_{10}$ | 73 | NC | | | 12 | NC | 43 | $A_9$ | 74 | GND | | | 13 | NC | 44 | $A_8$ | 75 | NC | | | 14 | NC | 45 | $A_7$ | 76 | GND | | | 15 | NC | 46 | $A_6$ | 77 | GND | | | 16 | NC | 47 | $A_5$ | 78 | NC | | | 17 | NC | 48 | $A_4$ | 79 | NC | | | 18 | NC | 49 | $A_3$ | 80 | GND | | | 19 | NC | 50 | $A_2$ | | | | | 20 | NC | 51 | $\mathbf{A}_1$ | | | | | 21 | CE3 | 52 | $\mathbf{A}_0$ | | PIN NAME | DESCRIPTION | | 22 | CE2 | 53 | GND | | $A_0$ - $A_{16}$ | Address Input | | 23 | <del>CE1</del> | 54 | GND | | WEL | Write Enable Input Low | | 24 | <del>CE0</del> | 55 | $DQ_{15}$ | | WEH | Write Enable Input High | | 25 | GND | 56 | $\mathrm{DQ}_{14}$ | | <del>OE</del> | Output Enable Input | | 26 | NC | 57 | $DQ_{13}$ | | NC | No Connect | | 27 | NC | 58 | $DQ_{12}$ | | CEO - CE3 | Chip Enable Input | | 28 | NC | 59 | $DQ_{11}$ | | CS | Chip Select | | 29 | NC | 60 | $DQ_{10}$ | | DQ <sub>0</sub> - DQ <sub>15</sub> | Data Input/Output | | 30 | NC | 61 | $DQ_9$ | | $V_{CC}$ | +5 Volts | | 31 | NC | 62 | $DQ_8$ | | GND | Ground | # **DS2229 STATIC RAM MODULE FUNCTION DIAGRAM** Figure 2 ## **ABSOLUTE MAXIMUM RATINGS\*** Power Supply Voltage -0.3V to +7.0V Input, Input/Output Voltage -0.3 to $V_{CC}$ +0.3V Operating Temperature $0^{\circ}C$ to $70^{\circ}C$ Storage Temperature $-55^{\circ}C$ to $+125^{\circ}C$ ## **OPERATION MODE** | MODE | CEO - CE3 | CS | ŌE | $\overline{ ext{WE}}$ | A0 - A16 | DQ - DQ15 | POWER | |----------|-----------|----|----|-----------------------|----------|-----------|----------------------| | READ | L | Н | L | Н | STABLE | DATA OUT | $I_{CC0}$ | | WRITE | L | Н | X | L | STABLE | DATA IN | $I_{CC0}$ | | DESELECT | L | Н | Н | Н | X | HIGH-Z | $I_{CC0}$ | | STANDBY | Н | X | X | X | X | HIGH-Z | $I_{CCS1}, I_{CCS2}$ | | STANDBY | X | L | X | X | X | HIGH-Z | $I_{CCS1}, I_{CCS2}$ | **CAPACITANCE** $(t_A=25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------------|-----------|-----|-----|-----|-------|-------| | Input Capacitance | $C_{IN}$ | | | 64 | pF | | | Input/Output Capacitance | $C_{I/O}$ | | | 80 | pF | | ## RECOMMENDED DC OPERATING CONDITIONS $(t_A = 0^{\circ}C \text{ to } 70^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------------|-------------|------|-----|----------------------|-------|-------| | Power Supply Voltage | $V_{CC}$ | 4.5 | 5.0 | 5.5 | V | | | Input High Voltage | $V_{IH}$ | 2.0 | | V <sub>CC</sub> +0.3 | V | | | Input Low Voltage | $V_{ m IL}$ | -0.3 | | 0.8 | V | | ## DC CHARACTERISTICS $(t_A = 0^{\circ}C \text{ to } 70^{\circ}C; V_{CC} = 5V \pm 10\%)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | NOTES | |-----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|-------|-------| | Input Leakage Current | $I_{\mathrm{IL}}$ | $0V \le V_{IN} \le V_{CC}$ | | 8 | μΑ | | | I/O Leakage Current | $I_{LO}$ | $\overline{\text{CE0}}$ - $\overline{\text{CE3}}$ = $V_{\text{IH}}$ ,<br>$0V \le V_{\text{I/O}} \le V_{\text{CC}}$ | | 8 | μΑ | | | Output High Current | $I_{OH}$ | $V_{OH} = 2.4V$ | -1.0 | | mA | | | Output Low Current | $I_{OL}$ | $V_{OL} = 0.4V$ | 2.1 | | mA | | | Standby Current | $I_{CCS1}$ | $\overline{\text{CE0}}$ - $\overline{\text{CE3}}$ = 2.0V t <sub>A</sub> = 25°C | | 8 | mA | | | Standby Current | I <sub>CCS2</sub> | $\overline{\text{CE0}} - \overline{\text{CE3}} \ge \text{V}_{\text{CC}} - 0.3\text{V}$ $t_{\text{A}} = 25^{\circ}\text{C}$ | | 10 | μΑ | | | Operating Current | $I_{CCO}$ | $\overline{\text{CE0}}$ - $\overline{\text{CE3}}$ = 0.8V;<br>Cycle=100 ns t <sub>A</sub> =25°C | | 100 | mA | 9 | <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. ## LOW VCC DATA RETENTION CHARACTERISTICS $(t_A = 0^{\circ}C \text{ to } 70^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONTIDION | |------------------------------------|------------------|-----|-----|-----|-------|---------------------------------------------------------------------------| | V <sub>CC</sub> for Data Retention | $V_{DR}$ | 2.0 | - | - | V | $\overline{\text{CE0}} - \overline{\text{CE3}} \ge V_{\text{CC}} - 0.2V,$ | | | | | | | | $CS \ge V_{CC} - 0.2V \text{ or } 0V$ | | | | | | | | $\leq$ CS $\leq$ 0.2V V <sub>IN</sub> $\geq$ 0V | | Data Retention Current | $I_{CCDR}$ | - | 1 | 8 | μΑ | $V_{CC} = 3.0V, V_{IN} \ge 0V$ | | | | | | | | $\overline{\text{CE0}} - \overline{\text{CE3}} \ge V_{\text{CC}} - 0.2V,$ | | | | | | | | $CS \ge V_{CC}$ -0.2V or $0V \le$ | | | | | | | | $CS \le 0.2V t_A = 25^{\circ}C$ | | Chip Deselect to Data | t <sub>CDR</sub> | 0 | - | - | ns | See Retention | | Retention Time | | | | | | Waveform | | Operation Recovery Time | $t_R$ | 5 | - | - | ms | | # LOW $V_{CC}$ DATA RETENTION TIMING WAVEFORM (1) ( $\overline{CE0}$ - $\overline{CE3}$ Controlled) Figure 3 SEE NOTE 5 # LOW V<sub>CC</sub> DATA RETENTION TIMING WAVEFORM (2) (CS Controlled) Figure 4 SEE NOTE 5 ## **PRODUCT CHARACTERISTICS** ## **AC ELECTRICAL CHARACTERISTICS** **READ CYCLE** (0°C to 70°C; $V_{CC} = 5V + 10\%$ ) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------------------|------------------|-----|-----|-----|-------|-------| | Read Cycle Time | $t_{RC}$ | 85 | | | ns | | | Access Time | t <sub>ACC</sub> | | | 85 | ns | | | OE to Output Valid | t <sub>OE</sub> | | | 45 | ns | | | CEO - CE3 to Output Valid | $t_{CO}$ | | | 85 | ns | | | OE or CE0 - CE3 to Output In Low-Z | t <sub>COE</sub> | 10 | | | ns | 8 | | Output High-Z from Deselection | t <sub>OD</sub> | 0 | | 30 | ns | 8 | | Output Hold from Address Change | t <sub>OH</sub> | 10 | | | ns | | # **AC ELECTRICAL CHARACTERISTICS** **WRITE CYCLE** (0°C to 70°C; $V_{CC} = 5V + 10\%$ ) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-------------------|-----|-----|-----|-------|-------| | Write Cycle Time | $t_{WC}$ | 85 | | | ns | | | Write Pulse Width | $t_{\mathrm{WP}}$ | 65 | | | ns | 1 | | Address Setup Time | $t_{AW}$ | 0 | | | ns | | | Write Recovery Time | $t_{\mathrm{WR}}$ | 10 | | | ns | 4 | | Output High-Z from WE | t <sub>ODW</sub> | 0 | | 30 | ns | 8 | | Output Active from WE | t <sub>OEW</sub> | 5 | | | ns | 8 | | Data Setup Time | $t_{\mathrm{DS}}$ | 35 | | | ns | 3 | | Data Hold Time from WE | t <sub>DH</sub> | 0 | | | ns | 3 | # **READ CYCLE** Figure 5 # WRITE CYCLE 1 Figure 6 ## WRITE CYCLE 2 Figure 7 ### NOTES: - 1. A write occurs during the overlap of a low $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ , a high CS, and a low $\overline{\text{WE}}$ . A write begins at the latest transition among $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ going low, CS going high, and $\overline{\text{WE}}$ going low. A write ends at the earliest transition among $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ going high, CS going low and $\overline{\text{WE}}$ going high. $t_{WP}$ is measured from the beginning of write to the end of write. - 2. WE is high for a read cycle. - 3. $t_{DS}$ ends and $t_{DH}$ begins at the earliest transaction among $\overline{CE0}$ $\overline{CE3}$ going high. - 4. $t_{WR}$ is measured from the earliest of $\overline{CE0}$ $\overline{CE3}$ or $\overline{WE}$ going high or CS going low to the end of write cycle. - 5. CS controls address buffer, $\overline{\text{WE}}$ buffer, $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ buffer, $\overline{\text{OE}}$ buffer and $D_{IN}$ buffer. If CS controls data retention mode, $V_{IN}$ levels (address, $\overline{\text{WE}}$ , $\overline{\text{OE}}$ , $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ , I/O) can be in the high impedance state. If $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ controls data retention mode, CS must be $CS \ge V_{CC}$ 0.2V or 0V < CS < 0.2V. The other input levels (address, $\overline{\text{WE}}$ , $\overline{\text{OE}}$ , I/O) can be in the high impedance state. - 6. If $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ goes low simultaneously with $\overline{\text{WE}}$ going low or after $\overline{\text{WE}}$ going low, the outputs remain in a high impedance state. - 7. If $\overline{\text{CE0}}$ $\overline{\text{CE3}}$ is low and CS is high during this period, I/O pins are in the output state. Therefore, the input signals of the opposite phase to the outputs must not be applied to them. - 8. This parameter is sampled and not 100% tested. - 9. Only one CE active during any read or write cycle. # DS2229 80-PIN SIP STIK | PKG | 80- | PIN | | | | |-----|-----------|-------|--|--|--| | DIM | MIN | MAX | | | | | Α | 4.645 | 4.655 | | | | | В | 4.379 | 4.389 | | | | | С | 0.729 | 0.739 | | | | | D | 0.395 | 0.405 | | | | | E | 0.245 | 0.255 | | | | | F | 0.050 BSC | | | | | | G | 0.075 | 0.085 | | | | | H | 0.245 | 0.255 | | | | | I | 1.950 BSC | | | | | | J | 0.120 | 0.130 | | | | | K | 2.320 | 2.330 | | | | | ٦ | 2.445 | 2.455 | | | | | М | 0.057 | 0.067 | | | | | N | | 0.130 | | | | | 0 | | 0.130 | | | | | Р | | 0.054 | | | |