The Future of Analog IC Technology 6A, 35V Boost Converter with Programmable Switching Frequency and UVLO AEC-Q100 Qualified # DESCRIPTION The MPQ3426 is a current-mode step-up converter with a 6A, $90m\Omega$ internal switch that provides a highly efficient regulator with a fast response. The MPQ3426 features programmable frequency of up to 2MHz that allows for easy filtering and reduces noise. An external compensation pin gives the user flexibility in setting loop dynamics, and uses small, low-ESR, ceramic output capacitors. Soft-start results in a small inrush current and can be programmed with an external capacitor. The MPQ3426 operates from an input voltage as low as 3.2V and can generate up to a 35V output. The MPQ3426's features include under-voltage lockout, current limiting, and thermal overload protection. The MPQ3426 is available in a low-profile 14-pin 3mm×4mm QFN package with an exposed pad. #### **FEATURES** - Guaranteed Industrial/Automotive Temp. Range Limits - 6A, 90mΩ, 45V Power MOSFET - Uses Very Small Capacitors and Inductors - Wide Input Range: 3.2V to 22V - Output Voltage as High as 35V - Programmable f<sub>sw</sub>: 300kHz to 2MHz - Programmable UVLO, Soft-Start, UVLO Hysteresis - Micropower Shutdown <1µA</li> - Thermal Shutdown 160°C - Available in 14-Pin 3mm×4mm QFN Package - Available in AEC-Q100 Qualified Grade #### **APPLICATIONS** - Telecom—Power Supplies - Audio—Microphone and Tuner Bias - Automotive All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION ## ORDERING INFORMATION | Part Number | Package | Top Marking | | |--------------------|------------------|-------------|--| | MPQ3426DL* | QFN-14 (3mmx4mm) | Coo Polow | | | MPQ3426DL-AEC1** | QFN-14 (3mmx4mm) | See Below | | | MPQ3426DLE-AEC1*** | QFN-14 (3mmx4mm) | See Below | | \* For Tape & Reel, add suffix -Z (e.g. MPQ3426DL-Z). For RoHS Compliant Packaging, add suffix -LF (e.g. MPQ3426DL-LF-Z) \*\* For Tape & Reel, add suffix -Z (e.g. MPQ3426DL-AEC1-Z). For RoHS Compliant Packaging, add suffix -LF (e.g. MPQ3426DL-AEC1-LF-Z) \*\*\* For Tape & Reel, add suffix -Z (e.g. MPQ3426DLE-AEC1-Z). For RoHS Compliant Packaging, add suffix -LF (e.g. MPQ3426DLE-AEC1-LF-Z) ## **TOP MARKING** MPYW 3426 LLL MP: MPS prefix: Y: year code; W: week code: 3426: first four digits of the part number; LLL: lot number; ## PACKAGE REFERENCE # | Thermal Resistance | e <sup>(4)</sup> | <sub>A</sub> θ <sub>J</sub> | C | |--------------------|------------------|-----------------------------|------| | QFN-14 (3mmX4mm). | 50 | ) 12 | °C/W | #### Notes: - Absolute maximum are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. 7/19/2017 # **ELECTRICAL CHARACTERISTICS** $V_{IN} = V_E N = 5V$ , $T_J = -40^{\circ}C$ to +125°C Typical values are at $T_J = +25^{\circ}C$ ,, unless otherwise noted. | Parameter | Symbol | Condition | | Min | Тур | Max | Units | |--------------------------------------------------------|-----------------|------------------------------------|----------------------|---------------|-------|---------------|-------| | Operating Input Voltage | $V_{IN}$ | | | 3.2 | | 22 | V | | Under-Voltage Lockout | | V <sub>IN</sub> Rising | T <sub>J</sub> =25°C | 2.8<br>2.75 | | 3.1<br>3.15 | V | | Under-Voltage Lockout<br>Hysteresis | | | | | 250 | 7117 | mV | | VDD Voltage Gate Drive<br>Voltage Supply | $V_{VDD}$ | C = 10nF | | | 4.6 | 5.9 | V | | Supply Current (Shutdown) | | $V_{EN} = 0V$ | | | | 1 | μA | | Supply Current (Quiescent) | | V <sub>FB</sub> = 1.35V | T <sub>J</sub> =25°C | - | 650 | 900<br>950 | μA | | Switching Frequency | | $R_{FSET}$ = 84.5k $\Omega$ | • | 450 | 540 | 630 | kHz | | Minimum OFF Time | | $V_{FB} = 0V$ | | | 80 | 150 | ns | | Minimum ON Time <sup>(5)</sup> | | $V_{FB} = 1.35V$ | | | 100 | | ns | | EN Turn-On Threshold <sup>(6)</sup> | | V <sub>EN</sub> Rising (switching) | T <sub>J</sub> =25°C | 1.45<br>1.4 | 1.5 | 1.55<br>1.6 | V | | EN High Threshold (Micro power) | | V <sub>EN</sub> Rising | | | | 1.0 | V | | EN Low Threshold (Micro power) | | V <sub>EN</sub> Falling | T <sub>J</sub> =25°C | 0.5<br>0.45 | | | V | | EN Input Bias Current | | $V_{EN} = 0V, 5V$ | -1 | | 0.1 | 1 | μA | | UVLO Hysteresis Current to EN <sup>(6)</sup> | | 1.0 < EN < 1.4 | | | 4 | | μA | | Soft-Start Current | | | | 4 | 6 | 8 | μA | | FB Voltage | | | T <sub>J</sub> =25°C | 1.200<br>1.19 | 1.225 | 1.250<br>1.26 | V | | FB Input Bias Current | | | • | -200 | -100 | | nA | | Error Amp. Voltage Gain <sup>(5)</sup> | $A_{VEA}$ | | | | 300 | | V/V | | Error Amp. Transconductance $(\frac{\mu A}{V})^{(5)}$ | G <sub>EA</sub> | | | | 160 | | μΑ/V | | Error Amp. Output Current <sup>(5)</sup> | | | | | 15 | | μΑ | | GCS: I <sub>SW</sub> /V <sub>COMP</sub> (5) | G <sub>CS</sub> | | | | 18 | | A/V | | SW ON Resistance | R <sub>on</sub> | I <sub>SW</sub> = 100mA | | | 90 | | mΩ | | SW Current Limit | | Duty Cycle = 0% | T <sub>J</sub> =25°C | 6.8<br>6.2 | 8.5 | | Α | | Thermal Shutdown <sup>(5)</sup> | | | | | 160 | | °C | #### Notes: <sup>5)</sup> Guaranteed by design, not tested.6) Refer to the "APPLICATION INFORMATION-EN UVLO Hysteresis". ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ =12V, $V_{OUT}$ =24V, L=15 $\mu$ H, $C_{OUT}$ =4.7 $\mu$ F×2, $f_{SW}$ =300kHz, $T_A$ =+25°C, unless otherwise noted. © 2017 MPS. All Rights Reserved. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{\text{IN}}$ =12V, $V_{\text{OUT}}$ =24V, L=15 $\mu$ H, $C_{\text{OUT}}$ =4.7 $\mu$ F×2, $f_{\text{SW}}$ =300kHz, $T_{\text{A}}$ =+25°C, unless otherwise noted. © 2017 MPS. All Rights Reserved. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ =12V, $V_{OUT}$ =24V, L=15 $\mu$ H, $C_{OUT}$ =4.7 $\mu$ F×2, $f_{SW}$ =300kHz, $T_A$ =+25°C, unless otherwise noted. # **PIN FUNCTIONS** | QFN14<br>Pin # | Name | Description | | | |----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | COMP | Compensation. Connect a capacitor and resistor in series to Analog ground for loop stability. | | | | 2 | EN | Regulator On/Off Control Input. A high input at EN turns on the converter, and a low input turns it off. When not used, connect EN to the input source (through a $100k\Omega$ pull up resistor if $V_{IN} > 6V$ ) for automatic startup. EN pin can also be used to program VII UVLO. Do not leave EN floating. | | | | 3 | VIN | Input Supply. VIN must be locally bypassed. | | | | 4, 5, 6 | SW | Power Switch Output. SW is the drain of the internal MOSFET switch. Connect to the power inductor and output rectifier. | | | | 7 | VDD | LDO Output | | | | 8, 9, 10, | PGND | Power Ground. | | | | 11 | AGND | Analog Ground. Connect to the exposed pad at a single point. | | | | 12 | SS | Soft-Start. Connect a soft-start capacitor to this pin. The soft-start capacitor charge from a 6µA constant current. Leave disconnected if the soft-start is not used. | | | | 13 | FB | Feedback Input. Reference voltage is 1.25V. Connect a resistor divider to this pin. | | | | 14 | FSET | Frequency Set. Connect a resistor from this pin to AGND. FSET pin voltage is internally regulated to 0.5V. The current flowing out of this pin linearly sets the operating frequency. | | | | 15 | EP | Exposed Pad. The bottom exposed pad is the power ground. For best thermal dissipation, solder the exposed pad to the underlying cooper backplane. | | | # **BLOCK DIAGRAM** Figure 1: Functional Block Diagram ## APPLICATION INFORMATION Components referenced below apply to the Typical Application Circuits on both page 1 and Figure 4. #### **Theory of Operation** The MPQ3426 uses a constant-frequency, peak-current—mode, boost regulator architecture to regulate the feedback voltage. Refer to the functional block diagram for the MPQ3426's operating principles. At the beginning of each cycle, the N-Channel MOSFET switch turns on, causing the inductor current to rise. The current-sense amplifier (CSA) at the switch's source internally converts the switch current to a voltage. This voltage goes to a comparator that compares it to the COMP voltage. The COMP voltage is the output of the error amplifier, which is an amplified version of the difference between the 1.225V reference voltage and $V_{\text{FB}}$ . When $V_{\text{CSA}}$ and $V_{\text{COMP}}$ are equal, the PWM comparator turns off the switch to force the inductor current through the external rectifier to the output capacitor. This decreases the inductor current. $V_{\text{COMP}}$ controls the peak inductor current, which is controlled by the output voltage. The output voltage is regulated by the inductor current to satisfy the load. Current-mode regulation improves the transient response and control-loop stability. #### Selecting the Switching Frequency The switching frequency is set by the FSET resistor ( $R_{FSET}$ ), where: $$f_{\text{FSET}} = 23 \times (R_{\text{FSET}}^{-0.86})$$ Where R5 is in $k\Omega$ #### **EN UVLO Hysteresis** The MPQ3426 features a programmable UVLO hysteresis. Upon power up a 4 $\mu$ A current sink (I<sub>SINK</sub>) is applied to the EN pin, requiring a higher V<sub>IN</sub> to overcome the current sink. That extra voltage on VIN equals $$(I_{SINK} + I_{R BOTTOM}) \times R_{TOP}$$ Once the EN pin reaches about 1.5V (the EN turn-on threshold), the MPQ3426 starts and the current sink turns off to create the reverse hysteresis for $V_{\text{IN}}$ falling. This hysteresis is determined by: UVLOHysteresis = $$4\mu A \times R_{TOP}$$ At the same time $V_{\text{IN}}$ startup threshold is determined by its UVLO or: $$V_{IN} = 1.5 \times \frac{R_{TOP} + R_{BOTTOM}}{R_{BOTTOM}} + UVLOHysteresis$$ Depending on whichever is big.V $_{\text{IN}}$ in unit V and $R_{\text{TOP}}/R_{\text{BOTTOM}}$ in $M\Omega.$ Figure 2: EN Resistor Divider Table 1: Switching Frequency vs. FSET Resistor Values | 1 0.1.0.00 | | | | | |--------------------------|------------|--|--|--| | $R_{FSET}$ (k $\Omega$ ) | Freq (MHz) | | | | | 180 | 0.26 | | | | | 160 | 0.29 | | | | | 150 | 0.31 | | | | | 143 | 0.32 | | | | | 66.5 | 0.62 | | | | | 35.7 | 1.06 | | | | | 25 | 1.44 | | | | | 18 | 1.91 | | | | | 16 | 2.12 | | | | ## **Selecting the Soft-Start Capacitor** The MPQ3426 includes a soft-start timer that limits the COMP voltage during startup to prevent excessive input current. This prevents premature source voltage termination at startup due to input-current overshoot. When power is applied to the MPQ3426, and EN goes HIGH, a 6µA internal current source charges the external SS capacitor. As the SS capacitor charges, the SS voltage rises. When the SS voltage reaches 250mV, the MPQ3426 starts switching at 1/5 the programmed frequency (frequency fold-back mode). At 800mV the switching frequency rises to the programmed value. The soft-start ends when the SS voltage reaches 2.5V. This limits the inductor current at start-up, forcing the input current to rise slowly to the required current to regulate the output voltage. The soft-start period is determined by the equation: $$t_{SS} = \frac{C_{SS} \times 10^{-9} \times 2.5V}{6uA}$$ Where $C_{SS}$ (nF) is the soft-start capacitor from SS to GND, and $t_{SS}$ is the soft-start period. #### **Setting the Output Voltage** $V_{\text{OUT}}$ connects to the top of a resistor divider (R2 and R3); the resistor divider's tap connects to the FB pin. The feedback voltage is typically 1.225V. The output voltage is then: $$V_{OUT} = V_{FB} \times \left(1 + \frac{R2}{R3}\right)$$ Where: R2 is the top feedback resistor R3 is the bottom feedback resistor V<sub>FB</sub> is the feedback reference voltage (typically 1.225V) To increase efficiency, use $\geq 10 k\Omega$ feedback resistors. ## **Selecting the Input Capacitor** The input requires a capacitor to supply the AC ripple current to the inductor, while limiting noise at the input source. Use a low-ESR capacitor with a value >4.7 $\mu$ F to minimize the IC noise. Ceramic capacitors are preferred, but tantalum or low-ESR electrolytic capacitors can also suffice. However since it absorbs the input switching current it requires an adequate ripple current rating. Use a capacitor with an RMS current rating greater than the inductor ripple current. To ensure stable operation, place the input capacitor as close to the IC as possible. As an alternative, place a small, high-quality ceramic 0.1µF capacitor close to the IC and place the larger capacitor further away. If using the latter technique, use either tantalum- or electrolytictype capacitors for the larger capacitor. Place all ceramic capacitors close to the MPQ3426. #### **Selecting the Output Capacitor** The output capacitor maintains the DC output voltage. For best results, use low-ESR capacitors to minimize the output voltage ripple. The output capacitor's characteristics also affect regulatory control system's stability. For best results, use ceramic, tantalum, or low-ESR electrolytic capacitors. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and so the output voltage ripple is mostly independent of the ESR. The output voltage ripple is estimated as $$V_{\text{RIPPLE}} \cong I_{\text{LOAD}} \times \frac{1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}}{C_{\text{OUT}} \times f_{\text{SW}}} :$$ Where $V_{\text{RIPPLE}}$ is the output ripple voltage, $V_{\text{IN}}$ and $V_{\text{OUT}}$ are the DC input and output voltages, respectively, $I_{\text{LOAD}}$ is the load current, $f_{\text{SW}}$ is the switching frequency, and $C_{\text{OUT}}$ is the value of the output capacitor. For tantalum or low-ESR electrolytic capacitors, the ESR dominates the impedance at the switching frequency, and so the output ripple is: $$V_{\text{RIPPLE}} \, \cong \, I_{\text{LOAD}} \times \frac{1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}}{C_{\text{OUT}} \times f_{\text{SW}}} + \frac{I_{\text{LOAD}} \times R_{\text{ESR}} \times V_{\text{OUT}}}{V_{\text{IN}}}$$ Where $R_{\text{ESR}}$ is the equivalent series resistance of the output capacitors. Choose an output capacitor that satisfies the output ripple and load transient requirements of the design. A 4.7µF-to-22µF ceramic capacitor is suitable for most applications. #### Selecting the Inductor The inductor forces the output voltage higher than the input voltage. A larger inductor value results in less ripple current and reduces the peak inductor current; this reduces the stress on the internal N-channel switch. However, a larger-value inductor is physically larger, has a higher series resistance, and/or lower saturation current. A good rule of thumb is to allow the peak-to-peak ripple current to equal 30% to 50% of the maximum input current. Make sure that the peak inductor current is less than 75% of the current limit during duty-cycle operation to prevent regulator losses due to the current limit. Also make sure that the inductor does not saturate under the worst-case load transient and startup conditions. Calculate the required inductance value using the following equations: $$\begin{split} L &= \frac{V_{\text{IN}} \times (V_{\text{OUT}} - V_{\text{IN}})}{V_{\text{OUT}} \times f_{\text{SW}} \times \Delta I} \\ I_{\text{IN(max)}} &= \frac{V_{\text{OUT}} \times I_{\text{LOAD(MAX)}}}{V_{\text{IN}} \times \eta} \end{split}$$ Where: $I_{LOAD}(max)$ = maximum load current $\Delta I$ = peak-to-peak inductor ripple current $\Delta I$ = (30% to 50%) × $I_{LOAD~(MAX)}$ $\eta$ = efficiency. #### **Selecting the Diode** The output rectifier diode supplies current to the inductor when the internal MOSFET is off. Use a Schottky diode to reduce losses due to the diode forward voltage and recovery time. The diode should be rated for a reverse voltage equal to or greater than the expected output voltage. The average current rating must exceed the maximum expected load current, and the peak current rating must exceed the peak inductor current. #### Compensation The output of the transconductance error amplifier (COMP) compensates the regulation control system. The system uses two poles and one zero to stabilize the control loop. The poles are $f_{P1}$ (set by the output capacitor $C_{OUT}$ and the load resistance) and $f_{P2}$ (set by the compensation capacitor $C_{COMP}$ and the compensation resistor $R_{COMP}$ ). These are determined by the equations: $$f_{P1} = \frac{1}{2 \times \Pi \times R_{LOAD} \times C_{OUT}} (Hz)$$ $$f_{P2} = \frac{G_{EA}}{2 \times \Pi \times A_{VEA} \times C_{COMP}} (Hz)$$ $$f_{z_1} = \frac{1}{2 \times \Pi \times R_{COMP} \times C_{COMP}} (Hz)$$ Where $R_{\text{LOAD}}$ is the load resistance, $G_{\text{EA}}$ is the error amplifier transconductance, and $A_{\text{VEA}}$ is the error amplifier voltage gain. The DC loop gain is $$A_{VDC} = \frac{A_{VEA} \times V_{IN} \times R_{LOAD} \times V_{FB} \times G_{CS}}{0.5 \times V_{OUT}^{2}} (V/V)$$ Where $G_{CS}$ is the compensation voltage/inductor current gain, and the $V_{FB}$ is the feedback regulation threshold. There is also a right-half-plane zero ( $f_{RHPZ}$ ) that exists in continuous conduction mode (the inductor current does not drop to zero for each cycle). The $f_{RHPZ}$ is: $$f_{RHPZ} = \frac{R_{LOAD}}{2 \times \Pi \times L} \times \left(\frac{V_{IN}}{V_{OUT}}\right)^2 (Hz)$$ Table 2 lists a few compensation component combinations for different input voltages, output voltages and capacitances for the most-frequently—used output ceramic capacitors. Ceramic capacitors generally have extremely low ESR, and therefore do not require the second compensation capacitor (from COMP to GND). For faster control loop and better transient response, select C<sub>COMP</sub> (C7) from Table 2: Recommended Component Values. gradually increase the R<sub>COMP</sub> (R6) value and check the load step response to find a value that minimizes any output voltage ringing or overshoot at the load step edge. Finally, check the compensator design by calculating the DC loop gain and the crossover frequency. The crossover frequency where the loop gain drops to 0dB (a gain of 1) can be obtained visually by placing a -20dB/decade slope at each pole, and a +20dB/decade slope at each zero. The crossover frequency should be at least one decade below the f<sub>RHPZ</sub> at the maximum output load current to obtain a high-enough phase margin for stability. | <u>V<sub>IN</sub> (V)</u> | <u>V<sub>OUT</sub> (V)</u> | <u>С<sub>оит</sub> (µF)</u> | $R_{COMP}(k\Omega)$ | C <sub>COMP</sub> (nF) | Switching Frequency (kHz) | Inductor (µH) | |---------------------------|----------------------------|-----------------------------|---------------------|------------------------|---------------------------|---------------| | 3.2 | 12 | 4.7 | 10 | 6.8 | 600 | 8.2 | | 3.2 | 12 | 10 | 15 | 6.8 | 600 | 8.2 | | 3.2 | 12 | 22 | 30 | 6.8 | 600 | 8.2 | | 5 | 12 | 10 | 12 | 4.9 | 600 | 6.8 | | 5 | 12 | 22 | 25 | 4.9 | 600 | 6.8 | | 5 | 18 | 4.7 | 12 | 4.9 | 600 | 10 | | 5 | 18 | 10 | 25 | 4.9 | 600 | 10 | | 5 | 18 | 22 | 50 | 4.9 | 600 | 10 | | 12 | 24 | 4.7 | 10 | 6.8 | 600 | 10 | | 12 | 24 | 10 | 20 | 6.8 | 600 | 10 | **Table 2: Recommended Component Values** ## **Layout Considerations** 24 12 High frequency switching regulators require very careful layout for stable operation and low noise. Place all components as close to the IC as possible. Keep the path between L1, D1, and $C_{\text{OUT}}$ extremely short to minimize noise and ringing. Place $C_{\text{IN}}$ close to the VIN pin to maximize decoupling. Keep all feedback components close to the FB pin to prevent noise injection on the FB pin trace. Tie the $C_{\text{IN}}$ and $C_{\text{OUT}}$ ground returns close to the GND pin. Figure 3 shows the recommended component placement for the MPQ3426. 22 40 Figure 3: Recommended PCB Layout #### Design example 6.8 Below is a design example following the application guidelines for the following specifications: 10 600 **Table 3: Design Example** | $V_{IN}$ | 8V-22V | |-----------|--------| | $V_{OUT}$ | 24V | | $f_SW$ | 300kHz | The typical application circuit for VOUT = 24V on page 1 shows the detailed application schematic, and is the basis for the typical performance and circuit waveforms. For more detailed device applications, please refer to the schematic on page 1. # **TYPICAL APPLICATION CIRCUIT** Figure 4: Typical Application Schematic—15V Output # PACKAGE INFORMATION (FOR MPQ3426DLE) QFN14 (3X4mm) **TOP VIEW** **BOTTOM VIEW** SIDE VIEW **SECTION A-A** **RECOMMENDED LAND PATTERN** ## NOTE: - 1) THE LEAD SIDE IS WETTABLE. - 2) ALL DIMENSIONS ARE IN MILLIMETERS. - 3) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 4) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 5) JEDEC REFERENCE IS MO-220. - 6) DRAWING IS NOT TO SCALE. # PACKAGE INFORMATION (FOR MPQ3426DL) **QFN14 (3X4mm)** **TOP VIEW** **BOTTOM VIEW** **DETAIL A** #### **RECOMMENDED LAND PATTERN** # NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX. - 4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VEED-5. - 5) DRAWING IS NOT TO SCALE. NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.