## Buffered Dual, 18-Bit, 550ksps/Ch Differential ±10.24V ADC with 30V<sub>P-P</sub> Common Mode Range ### **FEATURES** - Simultaneous Sampling of 2 Buffered Channels - 550ksps per Channel Throughput - 500pA/12nA Max Input Leakage at 85°C/125°C - ±3.5LSB INL (Maximum, ±10.24V Range) - Guaranteed 18-Bit, No Missing Codes - Differential, Wide Common Mode Range Inputs - Per-Channel SoftSpan Input Ranges: - ±10.24V, 0V to 10.24V, ±5.12V, 0V to 5.12V - ±12.5V. 0V to 12.5V. ±6.25V. 0V to 6.25V - 96.4dB Single-Conversion SNR (Typical) - -110dB THD (Typical) at f<sub>IN</sub> = 2kHz - 124dB CMRR (Typical) at f<sub>IN</sub> = 200Hz - Rail-to-Rail Input Overdrive Tolerance - Integrated Reference and Buffer (4.096V) - SPI CMOS (1.8V to 5V) and LVDS Serial I/O - Internal Conversion Clock, No Cycle Latency - 162mW Power Dissipation (Typical) - 48-Lead (7mm x 7mm) LQFP Package ## **APPLICATIONS** - Programmable Logic Controllers - Industrial Process Control - Power Line Monitoring - Test and Measurement ## DESCRIPTION The LTC®2353-18 is an 18-bit, low noise 2-channel simultaneous sampling successive approximation register (SAR) ADC with buffered differential, wide common mode range picoamp inputs. Operating from a 5V low voltage supply, flexible high voltage supplies, and using the internal reference and buffer, both channels of this SoftSpan™ ADC can be independently configured on a conversion-by-conversion basis to accept ±10.24V, 0V to 10.24V, ±5.12V, or 0V to 5.12V signals. One channel may also be disabled to increase throughput on the other channel. The integrated picoamp-input analog buffers, wide input common mode range and 124dB CMRR of the LTC2353-18 allow the ADC to directly digitize a variety of signals using minimal board space and power. This input signal flexibility, combined with ±3.5LSB INL, no missing codes at 18 bits, and 96.4dB SNR, makes the LTC2353-18 an ideal choice for many high voltage applications requiring wide dynamic range. The LTC2353-18 supports pin-selectable SPI CMOS (1.8V to 5V) and LVDS serial interfaces. Either one or two lanes of data output may be employed in CMOS mode, allowing the user to optimize bus width and throughput. All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. Patents, including 7705765, 7961132, 8319673, 9197235. ## TYPICAL APPLICATION ## **ABSOLUTE MAXIMUM RATINGS** #### (Notes 1, 2) | · | |----------------------------------------------------------------------------------------------------------------------------------------------------| | Supply Voltage ( $V_{CC}$ )0.3V to ( $V_{EE}$ + 40V) Supply Voltage ( $V_{EE}$ )17.4V to 0.3V Supply Voltage Difference ( $V_{CC}$ – $V_{EE}$ )40V | | Supply Voltage (V <sub>DD</sub> )6V | | Supply Voltage (OV <sub>DD</sub> )6V | | Internal Regulated Supply Bypass (V <sub>DDLBYP</sub> ) (Note 3) | | Analog Input Voltage | | INO+, IN1+, | | INO <sup>-</sup> , IN1 <sup>-</sup> (Note 4) (V <sub>EE</sub> – 0.3V) to (V <sub>CC</sub> + 0.3V) | | REFIN | | REFBUF, CNV (Note 5)0.3V to (V <sub>DD</sub> + 0.3V) | | Digital Input Voltage (Note 5) $-0.3V$ to $(0V_{DD} + 0.3V)$ | | Digital Output Voltage (Note 5) $-0.3V$ to $(0V_{DD} + 0.3V)$ | | Power Dissipation 500mW | | Operating Temperature Range | | LTC2353C0°C to 70°C | | LTC2353I40°C to 85°C | | LTC2353H40°C to 125°C | | Storage Temperature Range65°C to 150°C | | | ## PIN CONFIGURATION ## ORDER INFORMATION http://www.linear.com/product/LTC2353-18#orderinfo | TRAY | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |-------------------|---------------|----------------------------------|-------------------| | LTC2353CLX-18#PBF | LTC2353LX-18 | 48-Lead (7mm × 7mm) Plastic LQFP | 0°C to 70°C | | LTC2353ILX-18#PBF | LTC2353LX-18 | 48-Lead (7mm × 7mm) Plastic LQFP | -40°C to 85°C | | LTC2353HLX-18#PBF | LTC2353LX-18 | 48-Lead (7mm × 7mm) Plastic LQFP | -40°C to 125°C | Consult ADI Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ ## **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . (Note 6) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | V <sub>IN</sub> + | Absolute Input Range<br>(INO+, IN1+) | (Note 7) | • | V <sub>EE</sub> + 4 | | V <sub>CC</sub> – 4 | V | | V <sub>IN</sub> - | Absolute Input Range<br>(INO <sup>-</sup> , IN1 <sup>-</sup> ) | (Note 7) | • | V <sub>EE</sub> + 4 | | V <sub>CC</sub> – 4 | V | | V <sub>IN</sub> + - V <sub>IN</sub> - | Input Differential Voltage<br>Range | SoftSpan 7: ±2.5 • V <sub>REFBUF</sub> Range (Note 7)<br>SoftSpan 6: ±2.5 • V <sub>REFBUF</sub> /1.024 Range (Note 7)<br>SoftSpan 5: 0V to 2.5 • V <sub>REFBUF</sub> Range (Note 7)<br>SoftSpan 4: 0V to 2.5 • V <sub>REFBUF</sub> /1.024 Range (Note 7)<br>SoftSpan 3: ±1.25 • V <sub>REFBUF</sub> Range (Note 7)<br>SoftSpan 2: ±1.25 • V <sub>REFBUF</sub> /1.024 Range (Note 7)<br>SoftSpan 1: 0V to 1.25 • V <sub>REFBUF</sub> Range (Note 7) | • | -2.5 • VREFBUF<br>-2.5 • VREFBUF/1.024<br>0<br>0<br>-1.25 • VREFBUF<br>-1.25 • VREFBUF/1.024 | | 2.5 • VREFBUF<br>2.5 • VREFBUF/1.024<br>2.5 • VREFBUF<br>2.5 • VREFBUF/1.024<br>1.25 • VREFBUF/1.024<br>1.25 • VREFBUF/1.024<br>1.25 • VREFBUF | V<br>V<br>V<br>V<br>V | | V <sub>CM</sub> | Input Common Mode<br>Voltage Range | (Note 7) | • | V <sub>EE</sub> + 4 | | $V_{CC}-4$ | V | | $V_{IN}$ + $-V_{IN}$ $-$ | Input Differential Overdrive<br>Tolerance | (Note 8) | • | -(V <sub>CC</sub> - V <sub>EE</sub> ) | | (V <sub>CC</sub> – V <sub>EE</sub> ) | V | | I <sub>OVERDRIVE</sub> | Input Overdrive<br>Current Tolerance | $V_{IN+} > V_{CC}$ , $V_{IN-} > V_{CC}$ (Note 8)<br>$V_{IN+} < V_{EE}$ , $V_{IN-} < V_{EE}$ (Note 8) | • | 0 | | 10 | mA<br>mA | | I <sub>IN</sub> | Analog Input Leakage<br>Current | C-Grade and I-Grade<br>H-Grade | • | | 5 | 500<br>12 | pA<br>pA<br>nA | | I <sub>IN</sub> + – I <sub>IN</sub> – | Analog Input Leakage<br>Offset Current | $V_{IN+} = V_{IN-}$<br>$V_{IN+} = V_{IN-}$ , C-Grade and I-Grade<br>$V_{IN+} = V_{IN-}$ , H-Grade | • | -100<br>-1.2 | ±1 | 100<br>1.2 | pA<br>pA<br>nA | | R <sub>IN</sub> | Analog Input Resistance | For Each Pin | | | >1000 | | GΩ | | C <sub>IN</sub> | Analog Input Capacitance | | | | 3 | | pF | | CMRR | Input Common Mode<br>Rejection Ratio | V <sub>IN</sub> + = V <sub>IN</sub> - = 18V <sub>P-P</sub> 200Hz Sine | • | 103 | 124 | | dB | | V <sub>IHCNV</sub> | CNV High Level Input<br>Voltage | | • | 1.3 | | | V | | V <sub>ILCNV</sub> | CNV Low Level Input Voltage | | • | | | 0.5 | V | | I <sub>INCNV</sub> | CNV Input Current | $V_{IN} = 0V \text{ to } V_{DD}$ | • | -10 | | 10 | μA | # **CONVERTER CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------|--------------------------|--------------------|----------------------------------------------------------------| | | Resolution | | • | 18 | | | Bits | | | No Missing Codes | | • | 18 | | | Bits | | | Transition Noise | SoftSpans 7 and 6: ±10.24V and ±10V Ranges SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges SoftSpans 3 and 2: ±5.12V and ±5V Ranges SoftSpan 1: 0V to 5.12V Range | | | 1.4<br>2.8<br>2.1<br>4.2 | | LSB <sub>RMS</sub><br>LSB <sub>RMS</sub><br>LSB <sub>RMS</sub> | | INL | Integral Linearity Error | SoftSpans 7 and 6: ±10.24V and ±10V Ranges (Note 10)<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges (Note 10)<br>SoftSpans 3 and 2: ±5.12V and ±5V Ranges (Note 10)<br>SoftSpan 1: 0V to 5.12V Range (Note 10) | • • • | -3.5<br>-5<br>-4<br>-6 | ±1<br>±1.5<br>±1<br>±1 | 3.5<br>5<br>4<br>6 | LSB<br>LSB<br>LSB<br>LSB | | DNL | Differential Linearity Error | (Note 11) | • | -0.9 | ±0.3 | 0.9 | LSB | | ZSE | Zero-Scale Error | (Note 12) | • | -700 | ±50 | 700 | μV | | | Zero-Scale Error Drift | | | | ±4 | | μV/°C | | FSE | Full-Scale Error | V <sub>REFBUF</sub> = 4.096V (REFBUF Overdriven) (Note 12) | • | -0.07 | ±0.025 | 0.07 | %FS | | | Full-Scale Error Drift | V <sub>REFBUF</sub> = 4.096V (REFBUF Overdriven) (Note 12) | | | ±2.5 | | ppm/°C | | | • | • | | | | | 235318f | ## **DYNAMIC ACCURACY** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $A_{IN} = -1 dBFS$ . (Notes 9, 13) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------|------------------------------|----------------------------|----------------------| | SINAD | Signal-to-(Noise +<br>Distortion) Ratio | SoftSpans 7 and 6: $\pm 10.24$ V and $\pm 10$ V Ranges, $f_{\text{IN}} = 2$ kHz SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, $f_{\text{IN}} = 2$ kHz SoftSpans 3 and 2: $\pm 5.12$ V and $\pm 5$ V Ranges, $f_{\text{IN}} = 2$ kHz SoftSpan 1: 0V to 5.12V Range, $f_{\text{IN}} = 2$ kHz | • | 92.6<br>86.9<br>89.3<br>83.6 | 96.2<br>90.3<br>92.5<br>86.6 | | dB<br>dB<br>dB<br>dB | | SNR | Signal-to-Noise Ratio | SoftSpans 7 and 6: $\pm 10.24V$ and $\pm 10V$ Ranges, $f_{IN} = 2kHz$<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, $f_{IN} = 2kHz$<br>SoftSpans 3 and 2: $\pm 5.12V$ and $\pm 5V$ Ranges, $f_{IN} = 2kHz$<br>SoftSpan 1: 0V to 5.12V Range, $f_{IN} = 2kHz$ | • | 92.7<br>87.0<br>89.5<br>83.6 | 96.4<br>90.4<br>92.5<br>86.6 | | dB<br>dB<br>dB<br>dB | | THD | Total Harmonic Distortion | SoftSpans 7 and 6: $\pm 10.24V$ and $\pm 10V$ Ranges, $f_{IN} = 2kHz$<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, $f_{IN} = 2kHz$<br>SoftSpans 3 and 2: $\pm 5.12V$ and $\pm 5V$ Ranges, $f_{IN} = 2kHz$<br>SoftSpan 1: 0V to 5.12V Range, $f_{IN} = 2kHz$ | • | | -110<br>-110<br>-113<br>-114 | -101<br>-99<br>-101<br>-99 | dB<br>dB<br>dB<br>dB | | SFDR | Spurious Free Dynamic<br>Range | SoftSpans 7 and 6: $\pm 10.24$ V and $\pm 10$ V Ranges, $f_{IN} = 2$ kHz SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, $f_{IN} = 2$ kHz SoftSpans 3 and 2: $\pm 5.12$ V and $\pm 5$ V Ranges, $f_{IN} = 2$ kHz SoftSpan 1: 0V to 5.12V Range, $f_{IN} = 2$ kHz | • | 101<br>99<br>101<br>99 | 112<br>111<br>113<br>114 | | dB<br>dB<br>dB<br>dB | | | Channel-to-Channel<br>Crosstalk | One Channel Converting 18V <sub>P-P</sub> 200Hz Sine in ±10.24V Range, Crosstalk to Other Channel | | | -121 | | dB | | | -3dB Input Bandwidth | | | | 6 | | MHz | | | Aperture Delay | | | | 1 | | ns | | | Aperture Delay Matching | | | | 150 | | ps | | | Aperture Jitter | | | · | 3 | | ps <sub>RMS</sub> | | | Transient Response | Full-Scale Step, 0.005% Settling | | | 420 | | ns | ## INTERNAL REFERENCE CHARACTERISTICS The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------|--------------------------------------------|----------------------------------|---|-------|-------|-------|--------| | V <sub>REFIN</sub> | Internal Reference Output Voltage | | | 2.043 | 2.048 | 2.053 | V | | | Internal Reference Temperature Coefficient | (Note 14) | • | | 5 | 20 | ppm/°C | | | Internal Reference Line Regulation | V <sub>DD</sub> = 4.75V to 5.25V | | | 0.1 | | mV/V | | | Internal Reference Output Impedance | | | | 20 | | kΩ | | V <sub>REFIN</sub> | REFIN Voltage Range | REFIN Overdriven (Note 7) | | 1.25 | | 2.2 | V | ## **REFERENCE BUFFER CHARACTERISTICS**The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | ТҮР | MAX | UNITS | |---------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|---|-------|-------------|-------|----------| | V <sub>REFBUF</sub> | Reference Buffer Output Voltage | REFIN Overdriven, V <sub>REFIN</sub> = 2.048V | • | 4.091 | 4.096 | 4.101 | V | | | REFBUF Voltage Range | REFBUF Overdriven (Notes 7, 15) | • | 2.5 | | 5 | V | | | REFBUF Input Impedance | V <sub>REFIN</sub> = 0V, Buffer Disabled | | | 13 | | kΩ | | I <sub>REFBUF</sub> | REFBUF Load Current | V <sub>REFBUF</sub> = 5V, 2 Channels Enabled (Notes 15, 16)<br>V <sub>REFBUF</sub> = 5V, Acquisition or Nap Mode (Note 15) | • | | 1.2<br>0.36 | 1.3 | mA<br>mA | ## **DIGITAL INPUTS AND DIGITAL OUTPUTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|-----------------------------------------|--------------------------------------------------------------------------------------|---|------------------------|-----------|------------------------|---------| | CMOS Digi | tal Inputs and Outputs | | | 1 | | | | | V <sub>IH</sub> | High Level Input Voltage | | • | 0.8 • OV <sub>DD</sub> | | | V | | $V_{IL}$ | Low Level Input Voltage | | • | | | 0.2 • OV <sub>DD</sub> | V | | I <sub>IN</sub> | Digital Input Current | V <sub>IN</sub> = 0V to 0V <sub>DD</sub> | • | -10 | | 10 | μA | | C <sub>IN</sub> | Digital Input Capacitance | | | | 5 | | pF | | $V_{OH}$ | High Level Output Voltage | I <sub>OUT</sub> = -500μA | • | 0V <sub>DD</sub> - 0.2 | | | V | | $V_{0L}$ | Low Level Output Voltage | I <sub>OUT</sub> = 500μA | • | | | 0.2 | V | | I <sub>OZ</sub> | Hi-Z Output Leakage Current | V <sub>OUT</sub> = 0V to OV <sub>DD</sub> | • | -10 | | 10 | μA | | I <sub>SOURCE</sub> | Output Source Current | $V_{OUT} = 0V$ | | | -50 | | mA | | I <sub>SINK</sub> | Output Sink Current | $V_{OUT} = OV_{DD}$ | | | 50 | | mA | | LVDS Digita | al Inputs and Outputs | | | | | | | | $V_{ID}$ | Differential Input Voltage | | • | 200 | 350 | 600 | mV | | R <sub>ID</sub> | On-Chip Input Termination<br>Resistance | $\frac{\overline{CS}}{\overline{CS}} = 0V, V_{ICM} = 1.2V$ $\overline{CS} = 0V_{DD}$ | • | 90 | 106<br>10 | 125 | Ω<br>ΜΩ | | V <sub>ICM</sub> | Common-Mode Input Voltage | | • | 0.3 | 1.2 | 2.2 | V | | I <sub>ICM</sub> | Common-Mode Input Current | $V_{IN}$ + = $V_{IN}$ - = 0V to $OV_{DD}$ | • | -10 | | 10 | μA | | $V_{OD}$ | Differential Output Voltage | $R_L = 100\Omega$ Differential Termination | • | 275 | 350 | 425 | mV | | V <sub>OCM</sub> | Common-Mode Output Voltage | $R_L = 100\Omega$ Differential Termination | • | 1.1 | 1.2 | 1.3 | V | | I <sub>OZ</sub> | Hi-Z Output Leakage Current | V <sub>OUT</sub> = 0V to 0V <sub>DD</sub> | • | -10 | | 10 | μА | ## **POWER REQUIREMENTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \, ^{\circ}\text{C}$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------------|----------------------------------------|------------------------------------------|----------------------------| | $\overline{V_{CC}}$ | Supply Voltage | | • | 7.5 | | 38 | V | | V <sub>EE</sub> | Supply Voltage | | • | -16.5 | | 0 | V | | $V_{CC} - V_{EE}$ | Supply Voltage Difference | | • | 10 | | 38 | V | | $\overline{V_{DD}}$ | Supply Voltage | | • | 4.75 | 5.00 | 5.25 | V | | I <sub>VCC</sub> | Supply Current | 550ksps Sample Rate, 2 Channels Enabled (Note 17) Acquisition Mode (Note 17) Nap Mode Power Down Mode | • | | 3.2<br>4.9<br>0.9<br>5 | 3.9<br>5.9<br>1.1<br>15 | mA<br>mA<br>mA<br>μA | | I <sub>VEE</sub> | Supply Current | 550ksps Sample Rate, 2 Channels Enabled (Note 17)<br>Acquisition Mode (Note 17)<br>Nap Mode<br>Power Down Mode | • | -4.1<br>-6.1<br>-1.2<br>-15 | -3.2<br>-4.7<br>-0.8<br>-4 | | mA<br>mA<br>mA<br>μA | | CMOS I/O | Mode | | | | | | | | OV <sub>DD</sub> | Supply Voltage | | • | 1.71 | | 5.25 | V | | I <sub>VDD</sub> | Supply Current | 550ksps Sample Rate, 2 Channels Enabled<br>550ksps Sample Rate, 2 Channels Enabled, V <sub>REFBUF</sub> = 5V (Note 15)<br>Acquisition Mode<br>Nap Mode<br>Power Down Mode (C-Grade and I-Grade)<br>Power Down Mode (H-Grade) | • | | 12.4<br>11.2<br>1.8<br>1.6<br>89<br>89 | 14.0<br>12.7<br>2.6<br>2.4<br>300<br>750 | mA<br>mA<br>mA<br>mA<br>μΑ | ## **POWER REQUIREMENTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \, ^{\circ}\text{C}$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|----------------------------------------|------------------------------------------|----------------------------| | I <sub>OVDD</sub> | Supply Current | 550ksps Sample Rate, 2 Channels Enabled (C <sub>L</sub> = 25pF)<br>Acquisition or Nap Mode<br>Power Down Mode | • | | 1.6<br>1<br>1 | 2.7<br>20<br>20 | mA<br>μΑ<br>μΑ | | $P_{D}$ | Power Dissipation | 550ksps Sample Rate, 2 Channels Enabled<br>Acquisition Mode<br>Nap Mode<br>Power Down Mode (C-Grade and I-Grade)<br>Power Down Mode (H-Grade) | • | | 162<br>153<br>34<br>0.60<br>0.60 | 195<br>193<br>47<br>2<br>4.3 | mW<br>mW<br>mW<br>mW | | LVDS I/O | Mode | | | | | | | | OV <sub>DD</sub> | Supply Voltage | | • | 2.375 | | 5.25 | V | | I <sub>VDD</sub> | Supply Current | 550ksps Sample Rate, 2 Channels Enabled<br>550ksps Sample Rate, 2 Channels Enabled, V <sub>REFBUF</sub> = 5V (Note 15)<br>Acquisition Mode<br>Nap Mode<br>Power Down Mode (C-Grade and I-Grade)<br>Power Down Mode (H-Grade) | • | | 14.4<br>13.2<br>3.5<br>3.3<br>89<br>89 | 16.1<br>14.9<br>4.4<br>4.2<br>300<br>750 | mA<br>mA<br>mA<br>mA<br>μA | | I <sub>OVDD</sub> | Supply Current | 550ksps Sample Rate, 2 Channels Enabled (R <sub>L</sub> = 100 $\Omega$ ) Acquisition or Nap Mode (R <sub>L</sub> = 100 $\Omega$ ) Power Down Mode | • | | 7.4<br>7<br>1 | 8.6<br>8.2<br>20 | mA<br>mA<br>μA | | $P_D$ | Power Dissipation | 550ksps Sample Rate, 2 Channels Enabled<br>Acquisition Mode<br>Nap Mode<br>Power Down Mode (C-Grade and I-Grade)<br>Power Down Mode (H-Grade) | • | | 187<br>179<br>60<br>0.60<br>0.60 | 221<br>223<br>76<br>2<br>4.3 | mW<br>mW<br>mW<br>mW | # **RDC TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---|--------------|------------|------------|--------------| | f <sub>SMPL</sub> | Maximum Sampling Frequency | 2 Channels Enabled<br>1 Channel Enabled | • | | | 550<br>800 | ksps<br>ksps | | t <sub>CYC</sub> | Time Between Conversions | 2 Channels Enabled, f <sub>SMPL</sub> = 550ksps<br>1 Channel Enabled, f <sub>SMPL</sub> = 800ksps | • | 1815<br>1250 | | | ns<br>ns | | t <sub>CONV</sub> | Conversion Time | N Channels Enabled, $1 \le N \le 2$ | • | 450•N | 500•N | 550•N | ns | | t <sub>ACQ</sub> | Acquisition Time $(t_{ACQ} = t_{CYC} - t_{CONV} - t_{BUSYLH})$ | 2 Channels Enabled, f <sub>SMPL</sub> = 550ksps<br>1 Channel Enabled, f <sub>SMPL</sub> = 800ksps | • | 685<br>670 | 795<br>730 | | ns<br>ns | | t <sub>CNVH</sub> | CNV High Time | | • | 40 | | | ns | | t <sub>CNVL</sub> | CNV Low Time | | • | 750 | | | ns | | t <sub>BUSYLH</sub> | CNV↑ to BUSY Delay | C <sub>L</sub> = 25pF | • | | | 30 | ns | | t <sub>QUIET</sub> | Digital I/O Quiet Time from CNV↑ | | • | 20 | | | ns | | t <sub>PDH</sub> | PD High Time | | • | 40 | | | ns | | t <sub>PDL</sub> | PD Low Time | | • | 40 | | | ns | | t <sub>WAKE</sub> | REFBUF Wake-Up Time | C <sub>REFBUF</sub> = 47μF, C <sub>REFIN</sub> = 0.1μF | | | 200 | | ms | # **RDC TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|------------------------------------------------|---------------------------------|---|------|-----|-----|-------| | CMOS I/O N | lode | | | | | | | | t <sub>SCKI</sub> | SCKI Period | (Notes 18, 19) | • | 10 | | | ns | | t <sub>SCKIH</sub> | SCKI High Time | | • | 4 | | | ns | | t <sub>SCKIL</sub> | SCKI Low Time | | • | 4 | | | ns | | t <sub>SSDISCKI</sub> | SDI Setup Time from SCKI↑ | (Note 18) | • | 2 | | | ns | | t <sub>HSDISCKI</sub> | SDI Hold Time from SCKI↑ | (Note 18) | • | 1 | | | ns | | t <sub>DSDOSCKI</sub> | SDO Data Valid Delay from SCKI↑ | C <sub>L</sub> = 25pF (Note 18) | • | | | 7.5 | ns | | t <sub>HSDOSCKI</sub> | SDO Remains Valid Delay from SCKI↑ | C <sub>L</sub> = 25pF (Note 18) | • | 1.5 | | | ns | | t <sub>SKEW</sub> | SDO to SCKO Skew | (Note 18) | • | -1 | 0 | 1 | ns | | t <sub>DSDOBUSYL</sub> | SDO Data Valid Delay from BUSY↓ | C <sub>L</sub> = 25pF (Note 18) | • | 0 | | | ns | | t <sub>EN</sub> | Bus Enable Time After $\overline{\text{CS}}$ ↓ | (Note 18) | • | | | 15 | ns | | t <sub>DIS</sub> | Bus Relinquish Time After CS↑ | (Note 18) | • | | | 15 | ns | | LVDS I/O M | ode | | | | | | | | t <sub>SCKI</sub> | SCKI Period | (Note 20) | • | 4 | | | ns | | t <sub>SCKIH</sub> | SCKI High Time | (Note 20) | • | 1.5 | | | ns | | t <sub>SCKIL</sub> | SCKI Low Time | (Note 20) | • | 1.5 | | | ns | | t <sub>SSDISCKI</sub> | SDI Setup Time from SCKI | (Notes 11, 20) | • | 1.2 | | | ns | | t <sub>HSDISCKI</sub> | SDI Hold Time from SCKI | (Notes 11, 20) | • | -0.2 | | -1 | ns | | t <sub>DSDOSCKI</sub> | SDO Data Valid Delay from SCKI | (Notes 11, 20) | • | | | 6 | ns | | t <sub>HSDOSCKI</sub> | SDO Remains Valid Delay from SCKI | (Notes 11, 20) | • | 1 | | | ns | | t <sub>SKEW</sub> | SDO to SCKO Skew | (Note 11) | • | -0.4 | 0 | 0.4 | ns | | t <sub>DSDOBUSYL</sub> | SDO Data Valid Delay from BUSY↓ | (Note 11) | • | 0 | | | ns | | t <sub>EN</sub> | Bus Enable Time After <del>CS</del> ↓ | | • | | | 50 | ns | | t <sub>DIS</sub> | Bus Relinquish Time After CS↑ | | • | | | 15 | ns | ## **ADC TIMING CHARACTERISTICS** **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltage values are with respect to GND. **Note 3:** $V_{DDLBYP}$ is the output of an internal voltage regulator, and should only be connected to a $2.2\mu F$ ceramic capacitor to bypass the pin to GND, as described in the Pin Functions section. Do not connect this pin to any external circuitry. **Note 4:** When these pin voltages are taken below $V_{EE}$ or above $V_{CC}$ , they will be clamped by internal diodes. This product can handle input currents of up to 100mA below $V_{EE}$ or above $V_{CC}$ without latch-up. **Note 5:** When these pin voltages are taken below GND or above $V_{DD}$ or $OV_{DD}$ , they will be clamped by internal diodes. This product can handle currents of up to 100mA below GND or above $V_{DD}$ or $OV_{DD}$ without latch-up. Note 6: $-16.5V \le V_{EE} \le 0V$ , $7.5V \le V_{CC} \le 38V$ , $10V \le (V_{CC} - V_{EE}) \le 38V$ , $V_{DD} = 5V$ , unless otherwise specified. Note 7: Recommended operating conditions. **Note 8:** Exceeding these limits on one channel may corrupt conversion results on the other channel. Driving an analog input above $V_{CC}$ on any channel up to 10mA will not affect conversion results on other channels. Driving an analog input below $V_{EE}$ may corrupt conversion results on other channels. Refer to Applications Information section for further details. Refer to Absolute Maximum Ratings section for pin voltage limits related to device reliability. **Note 9:** $V_{CC} = 15V$ , $V_{EE} = -15V$ , $V_{DD} = 5V$ , $OV_{DD} = 2.5V$ , $f_{SMPL} = 550$ ksps, internal reference and buffer, true bipolar input signal drive in bipolar SoftSpan ranges, unipolar signal drive in unipolar SoftSpan ranges, unless otherwise specified. **Note 10:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. **Note 11:** Guaranteed by design, not subject to test. **Note 13:** All specifications in dB are referred to a full-scale input in the relevant SoftSpan input range, except for crosstalk, which is referred to the crosstalk injection signal amplitude. **Note 14:** Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range. **Note 15:** When REFBUF is overdriven, the internal reference buffer must be disabled by setting REFIN = 0V. Note 16: $I_{\text{REFBUF}}$ varies proportionally with sample rate and the number of active channels. **Note 17:** Portions of the analog input circuitry are powered down during conversion, reducing $I_{VCC}$ and $I_{VEE}$ . Refer to Applications Information section for more details.. **Note 18:** Parameter tested and guaranteed at $OV_{DD}$ = 1.71V, $OV_{DD}$ = 2.5V, and $OV_{DD}$ = 5.25V. **Note 19:** A $t_{\text{SCKI}}$ period of 10ns minimum allows a shift clock frequency of up to 100MHz for rising edge capture. **Note 20:** $V_{ICM} = 1.2V$ , $V_{ID} = 350 \text{mV}$ for LVDS differential input pairs. Figure 1. Voltage Levels for Timing Specifications ## **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = +15V$ , $V_{EE} = -15V$ , $V_{DD} = 5V$ , $0V_{DD} = 2.5V$ , Internal Reference and Buffer ( $V_{REFBUF} = 4.096V$ ), $f_{SMPL} = 550ksps$ , unless otherwise noted. ## **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = +15V$ , $V_{EE} = -15V$ , $V_{DD} = 5V$ , $OV_{DD} = 2.5V$ , Internal Reference and Buffer ( $V_{REFBUF} = 4.096V$ ), $f_{SMPL} = 550ksps$ , unless otherwise noted. 235318f 235318 G18 15 10 10 1k FREQUENCY (Hz) 10k 100k 235318 G16 10 100 1k FREQUENCY (Hz) 10k 100k 235318 G17 -15 -10 -5 0 INPUT COMMON MODE (V) ## **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = +15V$ , $V_{EE} = -15V$ , $V_{DD} = 5V$ , $0V_{DD} = 2.5V$ , Internal Reference and Buffer ( $V_{REFBUF} = 4.096V$ ), $f_{SMPL} = 550ksps$ , unless otherwise noted. **Analog Input Leakage** Positive Full-Scale Error vs ## **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = +15V$ , $V_{EE} = -15V$ , $V_{DD} = 5V$ , $OV_{DD} = 2.5V$ , Internal Reference and Buffer ( $V_{REFBUF} = 4.096V$ ), $f_{SMPL} = 550ksps$ , unless otherwise noted. Step Response ### PIN FUNCTIONS Pins that are the Same for All Digital I/O Modes IN0+/IN0-, IN1+/IN1- (Pins 10/9, 4/3): Positive and Negative Analog Inputs, Channels 0 and 1. The converter simultaneously samples and digitizes ( $V_{IN}+-V_{IN}-$ ) for both channels. Wide input common mode range ( $V_{EE}+4V \leq V_{CM} \leq V_{CC}-4V$ ) and high common mode rejection allow the inputs to accept a wide variety of signal swings. Full-scale input range is determined by the channel's SoftSpan configuration. **GND** (Pins 1, 2, 5, 6, 7, 8, 11, 12, 13, 14, 15, 18, 20, 25, 30, 36, 41, 44, 46, 47, 48): Ground. Solder all GND pins to a solid ground plane. $V_{CC}$ (Pin 16): Positive High Voltage Power Supply. The range of $V_{CC}$ is 7.5V to 38V with respect to GND and 10V to 38V with respect to $V_{EE}$ . Bypass $V_{CC}$ to GND close to the pin with a 0.1 $\mu$ F ceramic capacitor. **V<sub>EE</sub>** (**Pins 17, 45**): Negative High Voltage Power Supply. The range of $V_{EE}$ is 0V to -16.5V with respect to GND and -10V to -38V with respect to $V_{CC}$ . Connect Pins 17 and 45 together and bypass the $V_{EE}$ network to GND close to Pin 17 with a $0.1\mu F$ ceramic capacitor. In applications where $V_{EE}$ is shorted to GND, this capacitor may be omitted. **REFIN (Pin 19):** Bandgap Reference Output/Reference Buffer Input. An internal bandgap reference nominally outputs 2.048V on this pin. An internal reference buffer amplifies $V_{REFIN}$ to create the converter master reference voltage $V_{REFBUF} = 2 \cdot V_{REFIN}$ on the REFBUF pin. When using the internal reference, bypass REFIN to GND (Pin 20) close to the pin with a 0.1µF ceramic capacitor to filter the bandgap output noise. If more accuracy is desired, overdrive REFIN with an external reference in the range of 1.25V to 2.2V. Do not load this pin when internal reference is used. **REFBUF (Pin 21):** Internal Reference Buffer Output. An internal reference buffer amplifies $V_{REFIN}$ to create the converter master reference voltage $V_{REFBUF} = 2 \cdot V_{REFIN}$ on this pin, nominally 4.096V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close to the pin with a $47\mu F$ ceramic capacitor. The internal reference buffer may be disabled by grounding its input at REFIN. With the buffer disabled, overdrive REFBUF with an external reference voltage in the range of 2.5V to 5V. When using the internal reference buffer, limit the loading of any external circuitry connected to REFBUF to less than $200\mu A$ . Using a high input impedance amplifier to buffer $V_{REFBUF}$ to any external circuits is recommended. **PD** (Pin 22): Power Down Input. When this pin is brought high, the LTC2353-18 is powered down and subsequent conversion requests are ignored. If this occurs during a conversion, the device powers down once the conversion completes. If this pin is brought high twice without an intervening conversion, an internal global reset is initiated, equivalent to a power-on-reset event. Logic levels are determined by $OV_{DD}$ . **LVDS/CMOS** (Pin 23): I/O Mode Select. Tie this pin to OV<sub>DD</sub> to select LVDS I/O mode, or to ground to select CMOS I/O mode. Logic levels are determined by OV<sub>DD</sub>. **CNV (Pin 24):** Conversion Start Input. A rising edge on this pin puts the internal sample-and-holds into the hold mode and initiates a new conversion. CNV is not gated by $\overline{CS}$ , allowing conversions to be initiated independent of the state of the serial I/O bus. **BUSY (Pin 38):** Busy Output. The BUSY signal indicates that a conversion is in progress. This pin transitions low-to-high at the start of each conversion and stays high until the conversion is complete. Logic levels are determined by OV<sub>DD</sub>. $V_{DDLBYP}$ (Pin 40): Internal 2.5V Regulator Bypass Pin. The voltage on this pin is generated via an internal regulator operating off of $V_{DD}$ . This pin must be bypassed to GND close to the pin with a 2.2μF ceramic capacitor. Do not connect this pin to any external circuitry. $V_{DD}$ (Pins 42, 43): 5V Power Supply. The range of $V_{DD}$ is 4.75V to 5.25V. Connect Pins 42 and 43 together and bypass the $V_{DD}$ network to GND with a shared 0.1 $\mu$ F ceramic capacitor close to the pins. ### PIN FUNCTIONS #### CMOS I/O Mode SDI+, SDI-, SDO+, SDO- (Pins 26, 27, 34, and 35): LVDS Input and Output. In CMOS I/O mode these pins are Hi-Z. **SD00**, **SD01** (Pins 28, 33): CMOS Serial Data Outputs, Channels 0 to 1. The most recent conversion result along with channel configuration information is clocked out onto the SD0 pins on each rising edge of SCKI. Output data formatting is described in the Digital Interface section. Leave unused SD0 outputs unconnected. Logic levels are determined by OV<sub>DD</sub>. **SCKI (Pin 29):** CMOS Serial Clock Input. Drive SCKI with the serial I/O clock. SCKI rising edges latch serial data in on SDI and clock serial data out on SDO0 and SDO1. For standard SPI bus operation, capture output data at the receiver on rising edges of SCKI. SCKI is allowed to idle either high or low. Logic levels are determined by OV<sub>DD</sub>. $0V_{DD}$ (Pin 31): I/O Interface Power Supply. In CMOS I/O mode, the range of $0V_{DD}$ is 1.71V to 5.25V. Bypass $0V_{DD}$ to GND (Pin 30) close to the pin with a 0.1µF ceramic capacitor. **SCKO** (Pin 32): CMOS Serial Clock Output. SCKI rising edges trigger transitions on SCKO that are skew-matched to the serial output data streams on SDOO and SDO1. The resulting SCKO frequency is half that of SCKI. Rising and falling edges of SCKO may be used to capture SDO data at the receiver (FPGA) in double data rate (DDR) fashion. For standard SPI bus operation, SCKO is not used and should be left unconnected. SCKO is forced low at the falling edge of BUSY. Logic levels are determined by OV<sub>DD</sub>. **SDI (Pin 37):** CMOS Serial Data Input. Drive this pin with the desired 6-bit SoftSpan configuration word (see Table 1a), latched on the rising edges of SCKI. If both channels will be configured to operate only in SoftSpan 7, tie SDI to $OV_{DD}$ . Logic levels are determined by $OV_{DD}$ . $\overline{\text{CS}}$ (**Pin 39**): Chip Select Input. The serial data I/O bus is enabled when $\overline{\text{CS}}$ is low and is disabled and Hi-Z when $\overline{\text{CS}}$ is high. $\overline{\text{CS}}$ also gates the external shift clock, SCKI. Logic levels are determined by OV<sub>DD</sub>. #### LVDS I/O Mode **SDI**<sup>+</sup>/**SDI**<sup>-</sup> (**Pins 26/27**): LVDS Positive and Negative Serial Data Input. Differentially drive SDI<sup>+</sup>/SDI<sup>-</sup> with the desired 6-bit SoftSpan configuration word (see Table 1a), latched on both the rising and falling edges of SCKI<sup>+</sup>/SCKI<sup>-</sup>. The SDI<sup>+</sup>/SDI<sup>-</sup> input pair is internally terminated with a $100\Omega$ differential resistor when $\overline{CS}$ is low. **SCKI**<sup>+</sup>/**SCKI**<sup>-</sup> (**Pins 28/29**): LVDS Positive and Negative Serial Clock Input. Differentially drive SCKI<sup>+</sup>/SCKI<sup>-</sup> with the serial I/O clock. SCKI<sup>+</sup>/SCKI<sup>-</sup> rising and falling edges latch serial data in on SDI<sup>+</sup>/SDI<sup>-</sup> and clock serial data out on SDO<sup>+</sup>/SDO<sup>-</sup>. Idle SCKI<sup>+</sup>/SCKI<sup>-</sup> low, including when transitioning $\overline{\text{CS}}$ . The SCKI<sup>+</sup>/SCKI<sup>-</sup> input pair is internally terminated with a $100\Omega$ differential resistor when $\overline{\text{CS}}$ is low. $0V_{DD}$ (Pin 31): I/O Interface Power Supply. In LVDS I/O mode, the range of $0V_{DD}$ is 2.375V to 5.25V. Bypass $0V_{DD}$ to GND (Pin 30) close to the pin with a 0.1µF ceramic capacitor. **SCKO**<sup>+</sup>/**SCKO**<sup>-</sup> (**Pins 32/33**): LVDS Positive and Negative Serial Clock Output. SCKO<sup>+</sup>/SCKO<sup>-</sup> outputs a copy of the input serial I/O clock received on SCKI<sup>+</sup>/SCKI<sup>-</sup>, skewmatched with the serial output data stream on SDO<sup>+</sup>/SDO<sup>-</sup>. Use the rising and falling edges of SCKO<sup>+</sup>/SCKO<sup>-</sup> to capture SDO<sup>+</sup>/SDO<sup>-</sup> data at the receiver (FPGA). The SCKO<sup>+</sup>/SCKO<sup>-</sup> output pair must be differentially terminated with a $100\Omega$ resistor at the receiver (FPGA). **SD0**+/**SD0**<sup>-</sup> (**Pins 34/35**): LVDS Positive and Negative Serial Data Output. The most recent conversion result along with channel configuration information is clocked out onto SD0+/SD0<sup>-</sup> on both rising and falling edges of SCKI+/SCKI<sup>-</sup>, beginning with channel 0. The SD0+/SD0-output pair must be differentially terminated with a $100\Omega$ resistor at the receiver (FPGA). **SDI (Pin 37):** CMOS Serial Data. In LVDS I/O mode, this pin is Hi-Z. $\overline{\text{CS}}$ (Pin 39): Chip Select Input. The serial data I/O bus is enabled when $\overline{\text{CS}}$ is low, and is disabled and Hi-Z when $\overline{\text{CS}}$ is high. $\overline{\text{CS}}$ also gates the external shift clock, SCKI+/SCKI-. The internal 100Ω differential termination resistors on the SCKI+/SCKI- and SDI+/SDI- input pairs are disabled when $\overline{\text{CS}}$ is high. Logic levels are determined by OV<sub>DD</sub>. ## **CONFIGURATION TABLES** Table 1a. SoftSpan Configuration Table. Use This Table with Table 1b to Choose Independent Binary SoftSpan Codes SS[2:0] for Each Channel Based on Desired Analog Input Range. Combine SoftSpan Codes to Form 6-Bit SoftSpan Configuration Word S[5:0]. Use Serial Interface to Write SoftSpan Configuration Word to LTC2353-18, as shown in Figure 18 | BINARY SoftSpan CODE<br>SS[2:0] | ANALOG INPUT RANGE | FULL SCALE RANGE | BINARY FORMAT OF CONVERSION RESULT | |---------------------------------|----------------------------------------|----------------------------------|------------------------------------| | 111 | ±2.5 • V <sub>REFBUF</sub> | 5 • V <sub>REFBUF</sub> | Two's Complement | | 110 | ±2.5 • V <sub>REFBUF</sub> /1.024 | 5 • V <sub>REFBUF</sub> /1.024 | Two's Complement | | 101 | 0V to 2.5 • V <sub>REFBUF</sub> | 2.5 • V <sub>REFBUF</sub> | Straight Binary | | 100 | 0V to 2.5 • V <sub>REFBUF</sub> /1.024 | 2.5 • V <sub>REFBUF</sub> /1.024 | Straight Binary | | 011 | ±1.25 • V <sub>REFBUF</sub> | 2.5 • V <sub>REFBUF</sub> | Two's Complement | | 010 | ±1.25 • V <sub>REFBUF</sub> /1.024 | 2.5 • V <sub>REFBUF</sub> /1.024 | Two's Complement | | 001 | 0V to 1.25 • V <sub>REFBUF</sub> | 1.25 • V <sub>REFBUF</sub> | Straight Binary | | 000 | Channel Disabled | Channel Disabled | All Zeros | Table 1b. Reference Configuration Table. The LTC2353-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, V<sub>REFBUF</sub> | REFERENCE CONFIGURATION | V <sub>REFIN</sub> | V <sub>REFBUF</sub> | BINARY SoftSpan CODE<br>SS[2:0] | ANALOG INPUT RANGE | |--------------------------------------------|----------------------|---------------------|---------------------------------|--------------------| | | 2.048V | 4.096V | 111 | ±10.24V | | | | | 110 | ±10V | | | | | 101 | 0V to 10.24V | | Internal Reference with<br>Internal Buffer | | | 100 | 0V to 10V | | internal baner | | | 011 | ±5.12V | | | | | 010 | ±5V | | | | | 001 | 0V to 5.12V | | | 1.25V<br>(Min Value) | 2.5V | 111 | ±6.25V | | | | | 110 | ±6.104V | | | | | 101 | 0V to 6.25V | | | | | 100 | 0V to 6.104V | | | | | 011 | ±3.125V | | External Reference with | | | 010 | ±3.052V | | Internal Buffer | | | 001 | 0V to 3.125V | | (REFIN Pin Externally | 2.2V<br>(Max Value) | | 111 | ±11V | | Overdriven) | | 4.4V | 110 | ±10.742V | | | | | 101 | 0V to 11V | | | | | 100 | 0V to 10.742V | | | | | 011 | ±5.5V | | | | | 010 | ±5.371V | | | | | 001 | 0V to 5.5V | ## **CONFIGURATION TABLES** Table 1b. Reference Configuration Table (Continued). The LTC2353-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, $V_{REFBUF}$ | REFERENCE CONFIGURATION | V <sub>REFIN</sub> | V <sub>REFBUF</sub> | BINARY SoftSpan CODE<br>SS[2:0] | ANALOG INPUT RANGE | |---------------------------------------|--------------------|---------------------|---------------------------------|--------------------| | | OV | 2.5V<br>(Min Value) | 111 | ±6.25V | | | | | 110 | ±6.104V | | | | | 101 | 0V to 6.25V | | | | | 100 | 0V to 6.104V | | | | | 011 | ±3.125V | | External Reference | | | 010 | ±3.052V | | Unbuffered | | | 001 | 0V to 3.125V | | (REFBUF Pin<br>Externally Overdriven, | OV | 5V<br>(Max Value) | 111 | ±12.5V | | REFIN Pin Grounded) | | | 110 | ±12.207V | | | | | 101 | 0V to 12.5V | | | | | 100 | 0V to 12.207V | | | | | 011 | ±6.25V | | | | | 010 | ±6.104V | | | | | 001 | 0V to 6.25V | ## **FUNCTIONAL BLOCK DIAGRAM** #### CMOS I/O Mode #### LVDS I/O Mode ## TIMING DIAGRAM #### CMOS I/O Mode #### LVDS I/O Mode #### **OVERVIEW** The LTC2353-18 is an 18-bit, low noise 2-channel simultaneous sampling successive approximation register (SAR) ADC with buffered differential, wide common mode range picoamp inputs. The ADC operates from a 5V low voltage supply and flexible high voltage supplies, nominally $\pm 15V$ . Using the integrated low-drift reference and buffer ( $V_{REFBUF} = 4.096V$ nominal), both channels of this SoftSpan ADC can be independently configured on a conversion-by-conversion basis to accept $\pm 10.24V$ , 0V to 10.24V, $\pm 5.12V$ , or 0V to 5.12V signals. The input signal range may be expanded up to $\pm 12.5V$ using an external 5V reference. One channel may also be disabled to increase throughput on the other channel. The integrated picoamp-input analog buffers, wide input common mode range, and 124dB CMRR of the LTC2353-18 allow the ADC to directly digitize a variety of signals using minimal board space and power. This input signal flexibility, combined with ±3.5LSB INL, no missing codes at 18 bits, and 96.4dB SNR, makes the LTC2353-18 an ideal choice for many high voltage applications requiring wide dynamic range. The absolute common mode input range ( $V_{EE}$ + 4V to $V_{CC}$ – 4V) is determined by the choice of high voltage supplies. These supplies may be biased asymmetrically around ground and include the ability for $V_{EE}$ to be tied directly to ground. The LTC2353-18 supports pin-selectable SPI CMOS (1.8V to 5V) and LVDS serial interfaces, enabling it to communicate equally well with legacy microcontrollers and modern FPGAs. In CMOS mode, applications may employ either one or two lanes of serial output data, allowing the user to optimize bus width and data throughput. The LTC2353-18 typically dissipates 195mW when converting two channels simultaneously at 550ksps per channel. Optional nap and power down modes may be employed to further reduce power consumption during inactive periods. #### **CONVERTER OPERATION** The LTC2353-18 operates in two phases. During the acquisition phase, the sampling capacitors in both channels' sample-and-hold (S/H) circuit connect to their respective analog input buffers, which track the differential analog input voltage ( $V_{IN}$ + – $V_{IN}$ –). A rising edge on the CNV pin transitions both channels' S/H circuits from track mode to hold mode, simultaneously sampling the input signals on both channels and initiating a conversion. During the conversion phase, both channels' sampling capacitors are connected, one channel at a time, to an 18-bit charge redistribution capacitor D/A converter (CDAC). The CDAC is sequenced through a successive approximation algorithm, effectively comparing the sampled input voltage with binary-weighted fractions of the channel's SoftSpan full-scale range (e.g., V<sub>ESR</sub>/2, V<sub>ESR</sub>/4 ... V<sub>ESR</sub>/262144) using a differential comparator. At the end of this process, the CDAC output approximates the channel's sampled analog input. Once both channels have been converted in this manner, the ADC control logic prepares the 18-bit digital output codes from each channel for serial transfer. #### TRANSFER FUNCTION The LTC2353-18 digitizes each channel's full-scale voltage range into $2^{18}$ levels. In conjunction with the ADC master reference voltage, $V_{REFBUF}$ , a channel's SoftSpan configuration determines its input voltage range, full-scale range, LSB size, and the binary format of its conversion result, as shown in Tables 1a and 1b. For example, employing the internal reference and buffer ( $V_{REFBUF}$ = 4.096V nominal), SoftSpan 7 configures a channel to accept a ±10.24V bipolar analog input voltage range, which corresponds to a 20.48V full-scale range with a 78.125 $\mu$ V LSB. Other SoftSpan configurations and reference voltages may be employed to convert both larger and smaller bipolar and unipolar input ranges. Conversion results are output in two's complement binary format for all bipolar SoftSpan ranges, and in straight binary format for all unipolar SoftSpan ranges. The ideal two's complement transfer function is shown in Figure 2, while the ideal straight binary transfer function is shown in Figure 3. Figure 2. LTC2353-18 Two's Complement Transfer Function Figure 3. LTC2353-18 Straight Binary Transfer Function #### **BUFFERED ANALOG INPUTS** Each channel of the LTC2353-18 simultaneously samples the voltage difference ( $V_{IN}+-V_{IN}-$ ) between its analog input pins over a wide common mode input range while attenuating unwanted signals common to both input pins by the common-mode rejection ratio (CMRR) of the ADC. Wide common mode input range coupled with high CMRR allows the IN+/IN- analog inputs to swing with an arbitrary relationship to each other, provided both pins remain between ( $V_{EE}+4V$ ) and ( $V_{CC}-4V$ ). This feature of the LTC2353-18 enables it to accept a wide variety of signal swings, including traditional classes of analog input signals such as pseudo-differential unipolar, pseudo-differential true bipolar, and fully differential, simplifying signal chain design. For conversion of signals extending to $V_{EE}$ , the unbuffered LTC2348-18 ADC is recommended. The wide operating range of the high voltage supplies offers further input common mode flexibility. As long as the voltage difference limits of $10V \leq (V_{CC} - V_{EE}) \leq 38V$ are observed, $V_{CC}$ and $V_{EE}$ may be independently biased anywhere within their own individually allowed operating ranges, including the ability for $V_{EE}$ to be tied directly to ground. This feature enables the common mode input range of the LTC2353-18 to be tailored to specific application requirements. In all SoftSpan ranges, each channel's analog inputs can be modeled by the equivalent circuit shown in Figure 4. At the start of acquisition, the sampling capacitors ( $C_{SAMP}$ ) connect to the integrated buffers BUFFER+/BUFFER-through the sampling switches. The sampled voltage is reset during the conversion process and is therefore re-acquired for each new conversion. The diodes between the inputs and the $V_{CC}$ and $V_{EE}$ supplies provide input ESD protection. While within the supply voltages, the analog inputs of the LTC2353-18 draw only 5pA typical DC leakage current and the ESD protection diodes don't turn on. This offers a significant advantage over external op amp buffers, which often have diode protection that turns on during transients and corrupts the voltage on any filter capacitors at their inputs. Figure 4. Equivalent Circuit for Differential Analog Inputs, Single Channel Shown #### **Bipolar SoftSpan Input Ranges** For channels configured in SoftSpan ranges 7, 6, 3, or 2, the LTC2353-18 digitizes the differential analog input voltage $(V_{IN}+ - V_{IN}-)$ over a bipolar span of ±2.5 • V<sub>REFBUF</sub>, ±2.5 • V<sub>REFBUF</sub>/1.024, ±1.25 • V<sub>REFBUF</sub>, or ±1.25 • V<sub>REFBUF</sub>/1.024, respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where IN+ and IN- swing above and below each other. Traditional examples include fully differential input signals, where IN<sup>+</sup> and IN<sup>-</sup> are driven 180 degrees outof-phase with respect to each other centered around a common mode voltage $(V_{IN}+ + V_{IN}-)/2$ , and pseudodifferential true bipolar input signals, where IN+ swings above and below a ground reference level, driven on IN<sup>-</sup>. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the IN<sup>+</sup>/IN<sup>-</sup> analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between $(V_{CC} - 4V)$ and $(V_{EE} + 4V)$ . The output data format for all bipolar SoftSpan ranges is two's complement. ### **Unipolar SoftSpan Input Ranges** For channels configured in SoftSpan ranges 5, 4, or 1, the LTC2353-18 digitizes the differential analog input voltage ( $V_{IN}+-V_{IN}-$ ) over a unipolar span of 0V to 2.5 • $V_{REFBUF}$ , 0V to 2.5 • $V_{REFBUF}$ , respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where IN+ remains above IN-. A traditional example includes pseudo-differential unipolar input signals, where IN+ swings above a ground reference level, driven on IN-. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the IN+/IN- analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between ( $V_{CC}-4V$ ) and ( $V_{EE}+4V$ ). The output data format for all unipolar SoftSpan ranges is straight binary. #### INPUT DRIVE CIRCUITS The CMOS buffer input stage offers a very high degree of transient isolation from the sampling process. Most sensors, signal conditioning amplifiers and filter networks with less than $10k\Omega$ of impedance can drive the passive 3pF analog input capacitance directly. For higher impedances and slow-settling circuits, add a 680pF capacitor at the pins to maintain the full DC accuracy of the LTC2353-18. The very high input impedance of the unity gain buffers in the LTC2353-18 greatly reduces the input drive requirements and makes it possible to include optional RC filters with $k\Omega$ impedance and arbitrarily slow time constants for anti-aliasing or other purposes. Micropower op amps with limited drive capability are also well suited to drive the high impedance analog inputs directly. The LTC2353-18 features proprietary circuitry to achieve exceptional internal crosstalk isolation between channels (–121dB typical). The PC board wiring to the analog inputs should be short and shielded to prevent external capacitive crosstalk between channels. The capacitance between adjacent package pins is 0.16pF. Low source resistance and/or high source capacitance help reduce external capacitively coupled crosstalk. Single ended input drive also enjoys additional external crosstalk isolation because every other input pin is grounded, or at a low impedance DC source, and serves as a shield between channels. #### INPUT OVERDRIVE TOLERANCE Driving an analog input above $V_{CC}$ on any channel up to 10mA will not affect conversion results on other channels. Approximately 70% of this overdrive current will flow out of the $V_{CC}$ pin and the remaining 30% will flow out of $V_{EE}$ . This current flowing out of $V_{EE}$ will produce heat across the $V_{CC}-V_{EE}$ voltage drop and must be taken into account for the total Absolute Maximum power dissipation of 500mW. Driving an analog input below $V_{EE}$ may corrupt conversion results on other channels. This product can handle input currents of up to 100mA below $V_{EE}$ or above $V_{CC}$ without latch-up. Keep in mind that driving the inputs above $V_{CC}$ or below $V_{EE}$ may reverse the normal current flow from the external power supplies driving these pins. #### Input Filtering The true high impedance analog inputs can accommodate a very wide range of passive or active signal conditioning filters. The buffered ADC inputs have an analog bandwidth of 6MHz, and impose no particular bandwidth requirement on external filters. The external input filters can therefore be optimized independent of the ADC to reduce signal chain noise and interference. A common filter configuration is the simple anti-aliasing and noise reducing RC filter with its pole at half the sampling frequency. For example, 275ksps with R=845 $\Omega$ and C=680pF as shown in Figure 5. Figure 5. Filtering Single-Ended Input Signals High quality capacitors and resistors should be used in the RC filters since these components can add distortion. NPO/COG and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self-heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems. #### **Arbitrary and Fully Differential Analog Input Signals** The wide common mode input range and high CMRR of the LTC2353-18 allow each channel's IN<sup>+</sup> and IN<sup>-</sup> pins to swing with an arbitrary relationship to each other, provided each pin remains between $(V_{CC}-4V)$ and $(V_{EE}+4V)$ . This feature of the LTC2353-18 enables it to accept a wide variety of signal swings, simplifying signal chain design. The two-tone test shown in Figure 6b demonstrates the arbitrary input drive capability of the LTC2353-18. This test simultaneously drives IN+ with a -7dBFS 2kHz single-ended sine wave and IN- with a -7dBFS 3.1kHz single-ended sine wave. Together, these signals sweep the analog inputs across a wide range of common mode and differential mode voltage combinations, similar to the more general arbitrary input signal case. They also have a simple spectral representation. An ideal differential converter with no common-mode sensitivity will digitize this signal as two -7dBFS spectral tones, one at each sine wave frequency. The FFT plot in Figure 6b demonstrates the LTC2353-18 response approaches this ideal, with 121dB of SFDR limited by the converter's second harmonic distortion response to the 3.1kHz sine wave on IN-. The ability of the LTC2353-18 to accept arbitrary signal swings over a wide input common mode range with high CMRR can simplify application solutions. In practice, many sensors produce a differential sensor voltage riding on top of a large common mode signal. Figure 7a depicts one way of using the LTC2353-18 to digitize signals of this type. The amplifier stage provides a differential gain of approximately 10V/V to the desired sensor signal while the unwanted common mode signal is attenuated by the ADC CMRR. The circuit employs the ±5V SoftSpan range of the ADC. Figure 7b shows measured CMRR performance of this solution, which is competitive with the best commercially available instrumentation amplifiers. Figure 7c shows measured AC performance of this solution. In Figure 8, another application circuit is shown which uses both channels of the LTC2353-18 to simultaneously sense the voltage and bidirectional current through a sense resistor over a wide common mode range. Figure 6a. Input Arbitrary, Fully Differential, True Bipolar, and Unipolar Signals Figure 6b. Two-Tone Test. IN $^+$ = -7dBFS 2kHz Sine, IN $^-$ = -7dBFS 3.1kHz Sine, 32k Point FFT, $f_{SMPL}$ = 550ksps. Circuit Shown in Figure 6a Figure 6d. IN<sup>+</sup> = -1dBFS 2kHz True Bipolar Sine, IN<sup>-</sup> = 0V, 32k Point FFT, f<sub>SMPL</sub> = 550ksps. Circuit Shown in Figure 6a Figure 6c. IN $^+$ /IN $^-$ = -1dBFS 2kHz Fully Differential Sine, $V_{CM}$ = 0V, 32k Point FFT, $f_{SMPL}$ = 550ksps. Circuit Shown in Figure 6a Figure 6e. $IN^+ = -1dBFS$ 2kHz Unipolar Sine, $IN^- = 0V$ , 32k Point FFT, $f_{SMPL} = 550$ ksps. Circuit Shown in Figure 6a Figure 7a. Amplify Differential Signals with Gain of 10 Over a Wide Common Mode Range with Buffered Analog Inputs Figure 7b. CMRR vs Input Frequency. Circuit Shown in Figure 7a Figure 7c. IN+/IN^ = 450mV 200Hz Fully Differential Sine, 0V $\leq$ VCM $\leq$ 24V, 32k Point FFT, $f_{SMPL}$ = 550ksps. Circuit Shown in Figure 7a Figure 8. Simultaneously Sense Voltage (CHO) and Current (CH1) Over a Wide Common Mode Range #### **ADC REFERENCE** As shown previously in Table 1b, the LTC2353-18 supports three reference configurations. The first uses both the internal bandgap reference and reference buffer. The second externally overdrives the internal reference but retains the internal buffer, which isolates the external reference from ADC conversion transients. This configuration is ideal for sharing a single precision external reference across multiple ADCs. The third disables the internal buffer and overdrives the REFBUF pin externally. #### **Internal Reference with Internal Buffer** The LTC2353-18 has an on-chip, low noise, low drift (20ppm/°C maximum), temperature compensated bandgap reference that is factory trimmed to 2.048V. The reference output connects through a $20k\Omega$ resistor to the REFIN pin, which serves as the input to the on-chip reference buffer, as shown in Figure 9a. When employing the internal bandgap reference, the REFIN pin should be bypassed to GND (Pin 20) close to the pin with a 0.1µF ceramic capacitor to filter wideband noise. The reference buffer amplifies V<sub>RFFIN</sub> to create the converter master reference voltage V<sub>REFRUE</sub> = 2 • V<sub>REFIN</sub> on the REFBUF pin, nominally 4.096V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close to the pin with at least a 47µF ceramic capacitor (X7R, 10V, 1210 size or X5R, 10V, 0805 size) to compensate the reference buffer, absorb transient conversion currents, and minimize noise. #### **External Reference with Internal Buffer** If more accuracy and/or lower drift is desired, REFIN can be easily overdriven by an external reference since $20k\Omega$ of resistance separates the internal bandgap reference output from the REFIN pin, as shown in Figure 9b. The valid range of external reference voltage overdrive on the REFIN pin is 1.25V to 2.2V, resulting in converter master reference voltages $V_{REFBUF}$ between 2.5V and 4.4V, respectively. Analog Devices offers a portfolio of high performance references designed to meet the needs of many applications. With its small size, low power, and high accuracy, the LTC6655-2.048 is well suited for use with the LTC2353-18 when overdriving the internal Figure 9a. Internal Reference with Internal Buffer Configuration Figure 9b. External Reference with Internal Buffer Configuration Figure 9c. External Reference with Disabled Internal Buffer Configuration reference. The LTC6655-2.048 offers 0.025% (maximum) initial accuracy and 2ppm/°C (maximum) temperature coefficient for high precision applications. The LTC6655-2.048 is fully specified over the H-grade temperature range, complementing the extended temperature range of the LTC2353-18 up to 125°C. Bypassing the LTC6655-2.048 with a 2.7µF to 100µF ceramic capacitor close to the REFIN pin is recommended. #### **External Reference with Disabled Internal Buffer** The internal reference buffer supports $V_{REFBUF} = 4.4V$ maximum. By grounding REFIN, the internal buffer may be disabled allowing REFBUF to be overdriven with an external reference voltage between 2.5V and 5V, as shown in Figure 9c. Maximum input signal swing and SNR are achieved by overdriving REFBUF using an external 5V reference. The buffer feedback resistors load the REFBUF pin with $13k\Omega$ even when the reference buffer is disabled. The LTC6655-5 offers the same small size, accuracy, drift, and extended temperature range as the LTC6655-2.048, and achieves a typical SNR of 97.9dB when paired with the LTC2353-18. Bypass the LTC6655-5 to GND (Pin 20) close to the REFBUF pin with at least a $47\mu$ F ceramic capacitor (X7R, 10V, 1210 size or X5R, 10V, 0805 size) to absorb transient conversion currents and minimize noise. The LTC2353-18 converter draws a charge ( $Q_{CONV}$ ) from the REFBUF pin during each conversion cycle. On short time scales most of this charge is supplied by the external REFBUF bypass capacitor, but on longer time scales all of the charge is supplied by either the reference buffer, or when the internal reference buffer is disabled, the external reference. This charge draw corresponds to a DC current equivalent of $I_{REFBUF} = Q_{CONV} \bullet f_{SMPL}$ , which is proportional to sample rate. In applications where a burst of samples is taken after idling for long periods of time, as shown in Figure 10, $I_{REFBUF}$ quickly transitions from approximately 0.4mA to 1.2mA ( $V_{REFBUF} = 5V$ , $f_{SMPL}$ = 550ksps). This current step triggers a transient response in the external reference that must be considered, since any deviation in $V_{REFBUF}$ affects converter accuracy. If an external reference is used to overdrive REFBUF, the fast settling LTC6655 family of references is recommended. #### **Internal Reference Buffer Transient Response** For optimum performance in applications employing burst sampling, the external reference with internal reference buffer configuration should be used. The internal reference buffer incorporates a proprietary design that minimizes movements in $V_{REFBUF}$ when responding to a burst of conversions following an idle period. Figure 11 compares the burst conversion response of the LTC2353-18 with an input near full scale for two reference configurations. The first configuration employs the internal reference buffer with REFIN externally overdriven by an LTC6655-2.048, while the second configuration disables the internal reference buffer and overdrives REFBUF with an external LTC6655-4.096. In both cases REFBUF is bypassed to GND with a $47\mu F$ ceramic capacitor. Figure 11. Burst Conversion Response of the LTC2353-18, $f_{\text{SMPL}} = 550 \text{ksps}$ Figure 10. CNV Waveform Showing Burst Sampling #### DYNAMIC PERFORMANCE Fast Fourier transform (FFT) techniques are used to test the ADC's frequency response, distortion, and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. The LTC2353-18 provides guaranteed tested limits for both AC distortion and noise measurements. #### Signal-to-Noise and Distortion Ratio (SINAD) The signal-to-noise and distortion ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the A/D output. The output is band-limited to frequencies below half the sampling frequency, excluding DC. Figure 12 shows that the LTC2353-18 achieves a typical SINAD of 96.2dB in the ±10.24V range at a 550ksps sampling rate with a true bipolar 2kHz input signal. ### Signal-to-Noise Ratio (SNR) The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC. Figure 12 shows that the LTC2353-18 achieves a typical SNR of 96.3dB in the ±10.24V range at a 550ksps sampling rate with a true bipolar 2kHz input signal. ### **Total Harmonic Distortion (THD)** Total harmonic distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency ( $f_{SMPL}/2$ ). THD is expressed as: THD = $$20 \log \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 ... V_N^2}}{V_1}$$ where $V_1$ is the RMS amplitude of the fundamental frequency and $V_2$ through $V_N$ are the amplitudes of the second through Nth harmonics, respectively. Figure 12 shows that the LTC2353-18 achieves a typical THD of -111dB (N = 6) in the $\pm 10.24V$ range at a 550ksps sampling rate with a true bipolar 2kHz input signal. Figure 12. 32k Point FFT $f_{SMPL} = 550ksps$ , $f_{IN} = 2kHz$ #### POWER CONSIDERATIONS The LTC2353-18 requires four power supplies: the positive and negative high voltage power supplies ( $V_{CC}$ and $V_{EE}$ ), the 5V core power supply ( $V_{DD}$ ) and the digital input/output (I/O) interface power supply ( $OV_{DD}$ ). As long as the voltage difference limits of $10V \le V_{CC} - V_{EE} \le 38V$ are observed, $V_{CC}$ and $V_{EE}$ may be independently biased anywhere within their own individual allowed operating ranges, including the ability for $V_{EE}$ to be tied directly to ground. This feature enables the common mode input range of the LTC2353-18 to be tailored to the specific application's requirements. The flexible $OV_{DD}$ supply allows the LTC2353-18 to communicate with CMOS logic operating between 1.8V and 5V, including 2.5V and 3.3V systems. When using LVDS I/O mode, the range of $OV_{DD}$ is 2.375V to 5.25V. #### **Power Supply Sequencing** The LTC2353-18 does not have any specific power supply sequencing requirements. Care should be taken to adhere to the maximum voltage relationships described in the Absolute Maximum Ratings section. The LTC2353-18 has an internal power-on-reset (POR) circuit which resets the converter on initial power-up and whenever $V_{DD}$ drops below 2V. Once the supply voltage re-enters the nominal supply voltage range, the POR reinitializes the ADC. No conversions should be initiated until at least 10ms after a POR event to ensure the initialization period has ended. When employing the internal reference buffer, allow 200ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results. #### TIMING AND CONTROL #### **CNV Timing** The LTC2353-18 sampling and conversion is controlled by CNV. A rising edge on CNV transitions both channels' S/H circuits from track mode to hold mode, simultaneously sampling the input signals on both channels and initiating a conversion. Once a conversion has been started, it cannot be terminated early except by resetting the ADC, as discussed in the Reset Timing section. For optimum performance, drive CNV with a clean, low jitter signal and avoid transitions on data I/O lines leading up to the rising edge of CNV. Additionally, to minimize channelto-channel crosstalk, avoid high slew rates on the analog inputs for 100ns before and after the rising edge of CNV. Converter status is indicated by the BUSY output, which transitions low-to-high at the start of each conversion and stays high until the conversion is complete. Once CNV is brought high to begin a conversion, it should be returned low between 40ns and 60ns later or after the falling edge of BUSY to minimize external disturbances during the internal conversion process. The CNV timing required to take advantage of the reduced power nap mode of operation is described in the Nap Mode section. #### **Internal Conversion Clock** The LTC2353-18 has an internal clock that is trimmed to achieve a maximum conversion time of 550•N ns with N channels enabled. With a minimum acquisition time of 685ns when converting both channels simultaneously, throughput performance of 550ksps is guaranteed without any external adjustments. Also note that the minimum acquisition time varies with sampling frequency (f<sub>SMPL</sub>) and the number of enabled channels. #### Nap Mode The LTC2353-18 can be placed into nap mode after a conversion has been completed to reduce power consumption between conversions. In this mode a portion of the device circuitry is turned off, including circuits associated with sampling the analog input signals. Nap mode is enabled by keeping CNV high between conversions, as shown in Figure 13. To initiate a new conversion after entering nap mode, bring CNV low and hold for at least 750ns before bringing it high again. The converter acquisition time ( $t_{\text{CNVL}}$ ) when using nap mode. #### **Power Down Mode** When PD is brought high, the LTC2353-18 is powered down and subsequent conversion requests are ignored. If this occurs during a conversion, the device powers down Figure 13. Nap Mode Timing for the LTC2353-18 once the conversion completes. In this mode, the device draws only a small regulator standby current resulting in a typical power dissipation of 0.60mW. To exit power down mode, bring the PD pin low and wait at least 10ms before initiating a conversion. When employing the internal reference buffer, allow 200ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results. #### **Reset Timing** A global reset of the LTC2353-18, equivalent to a poweron-reset event, may be executed without needing to cycle the supplies. This feature is useful when recovering from system-level events that require the state of the entire system to be reset to a known synchronized value. To initiate a global reset, bring PD high twice without an intervening conversion, as shown in Figure 14. The reset event is triggered on the second rising edge of PD, and asynchronously ends based on an internal timer. Reset clears all serial data output registers and restores the internal SoftSpan configuration register default state of all channels in SoftSpan 7. If reset is triggered during a conversion, the conversion is immediately halted. The normal power down behavior associated with PD going high is not affected by reset. Once PD is brought low, wait at least 10ms before initiating a conversion. When employing the internal reference buffer, allow 200ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results. ### **Power Dissipation vs Sampling Frequency** When nap mode is employed, the power dissipation of the LTC2353-18 decreases as the sampling frequency is reduced, as shown in Figure 15. This decrease in average power dissipation occurs because a portion of the LTC2353-18 circuitry is turned off during nap mode, and the fraction of the conversion cycle ( $t_{CYC}$ ) spent napping increases as the sampling frequency ( $t_{SMPL}$ ) is decreased. Figure 15. Power Dissipation of the LTC2353-18 Decreases with Decreasing Sampling Frequency #### **DIGITAL INTERFACE** The LTC2353-18 features CMOS and LVDS serial interfaces, selectable using the LVDS/CMOS pin. The flexible OV<sub>DD</sub> supply allows the LTC2353-18 to communicate with any CMOS logic operating between 1.8V and 5V, including 2.5V and 3.3V systems, while the LVDS interface supports low noise digital designs. In CMOS mode, applications may employ either one or two lanes of serial data output, allowing the user to optimize bus width and data throughput. Together, these I/O interface options enable the LTC2353-18 to communicate equally well with legacy microcontrollers and modern FPGAs. Figure 14. Reset Timing for the LTC2353-18 Figure 16. Serial CMOS I/O Mode #### Serial CMOS I/O Mode As shown in Figure 16, in CMOS I/O mode the serial data bus consists of a serial clock input, SCKI, serial data input, SDI, serial clock output, SCKO, and two lanes of serial data output, SD00 and SD01. Communication with the LTC2353-18 across this bus occurs during predefined data transaction windows. Within a window, the device accepts 6-bit SoftSpan configuration words for the next conversion on SDI and outputs 24-bit packets containing conversion results and channel configuration information from the previous conversion on SD00 and SD01. New data transaction windows open 10ms after powering up or resetting the LTC2353-18, and at the end of each conversion on the falling edge of BUSY. In the recommended use case, the data transaction should be completed with a minimum toulet time of 20ns prior to the start of the next conversion, as shown in Figure 16. New SoftSpan configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. It is still possible to read conversion data after starting the next conversion, but this will degrade conversion accuracy and therefore is not recommended. Just prior to the falling edge of BUSY and the opening of a new data transaction window, SCKO is forced low and SDO0 and SDO1 are updated with the latest conversion results from analog input channels 0 and 1, respectively. Rising edges on SCKI serially clock conversion results and analog input channel configuration information out on SDO0 and SDO1 and trigger transitions on SCKO that are skew-matched to the data on SDO0 and SDO1. The resulting SCKO frequency is half that of SCKI. SCKI rising edges also latch SoftSpan configuration words provided on SDI, which are used to program the internal 6-bit SoftSpan configuration register. See the section Programming the SoftSpan Configuration Register in CMOS I/O Mode for further details. SCKI is allowed to idle either high or low in CMOS I/O mode. As shown in Figure 17, the CMOS bus is enabled when $\overline{\text{CS}}$ is low and is disabled and Hi-Z when $\overline{\text{CS}}$ is high, allowing the bus to be shared across multiple devices. The data on SD00 and SD01 are grouped into 24-bit packets consisting of an 18-bit conversion result, followed by two zeros, 1-bit analog channel ID, and 3-bit SoftSpan code, all presented MSB first. As suggested in Figures 16 and 17, each SD0 lane outputs these packets for both analog input channels in a sequential, alternating manner. For example, SD00 first outputs the 24-bit packet corresponding to analog input channel 0, then outputs the packet for channel 1, then continues to alternate between packets for channels 0 and 1. Likewise, SD01 has the same alternating pattern as SD00, but starting with the output for channel 1. When interfacing the LTC2353-18 with a standard SPI bus, capture output data at the receiver on rising edges of SCKI. SCKO is not used in this case. Multiple SDO lanes are also usually not useful in this case. In other applications, such as interfacing the LTC2353-18 with an FPGA or CPLD, rising and falling edges of SCKO may be used to capture serial output data on SDO0 and SDO1 in double data rate (DDR) fashion. Capturing data using SCKO adds robustness to delay variations over temperature and supply. #### Two Lane Serial CMOS Output Data Capture As shown in Table 2, full 550ksps per channel throughput can be achieved with a 25MHz SCKI frequency by capturing the first packet (24 SCKI cycles total) from both serial data output lanes (SD00 and SD01). This configuration also allows conversion results from both channels to be captured using as few as 18 SCKI cycles if the 1-bit analog channel ID and 3-bit SoftSpan code are not needed. Two lane data capture is usually best suited for use with FPGA or CPLD capture hardware, but may be useful in other application-specific cases. Figure 17. Internal SoftSpan Configuration Register Behavior. Serial CMOS Bus Response to CS ### **One Lane Serial CMOS Output Data Capture** Applications that cannot accommodate two lanes of serial data capture may employ just one lane without reconfiguring the LTC2353-18. For example, capturing two packets (48 SCKI cycles total) from SD00 or SD01 provides data for both analog input channels. As shown in Table 2, full 550ksps per channel throughput can be achieved with a 74MHz SCKI frequency in the one lane case. The LTC2353-18 supports CMOS SCKI frequencies up to 100MHz. ## Programming the SoftSpan Configuration Register in CMOS I/O Mode The internal 6-bit SoftSpan configuration register controls the SoftSpan range for both analog input channels of the LTC2353-18. The default state of this register after power-up or resetting the device is all ones, configuring both channels to convert in SoftSpan 7, the ±2.5 • V<sub>REFBUF</sub> range (see Table 1a). The state of this register may be modified by providing a new 6-bit SoftSpan configuration word on SDI during the data transaction window shown in Figure 16. New SoftSpan configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. Setting a channel's SoftSpan code to SS[2:0] = 000 immediately disables the channel, resulting in a corresponding reduction in $t_{CONV}$ on the next conversion. Similarly, enabling a previously disabled channel requires no additional analog input settling time before starting the next conversion. The mapping between the serial SoftSpan configuration word, the internal SoftSpan configuration register, and each channel's 3-bit SoftSpan code is illustrated in Figure 18. If fewer than 6 SCKI rising edges are provided during a data transaction window, the partial word received on SDI will be ignored and the SoftSpan configuration register will not be updated. If exactly 6 SCKI rising edges are provided, the SoftSpan configuration register will be updated to match the received SoftSpan configuration Table 2. Required SCKI Frequency to Achieve Various Throughputs in Common Output Bus Configurations with Two Channels Enabled. Shaded Entries Denote Throughputs That Are Not Achievable in a Given Configuration. Calculated Using $f_{SCKI} = (Number of SCKI Cycles)/(t_{ACO(MIN)} - t_{OUIET})$ | I/O MODE | NUMBER OF SDO<br>LANES | NUMBER OF SCKI<br>CYCLES | REQUIRED f <sub>SC</sub><br>550ksps/CHANNEL<br>(t <sub>ACQ</sub> = 685ns) | <sub>KI</sub> (MHz) TO ACHIEVE THF<br>275ksps/CHANNEL<br>(t <sub>ACQ</sub> = 2500ns) | ROUGHPUT OF<br>137ksps/CHANNEL<br>(t <sub>acq</sub> = 6130ns) | |----------|------------------------|--------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------| | | 2 | 16 | 25 | 7 | 3 | | CMOS | 2 | 24 | 37 | 10 | 4 | | | 1 | 48 | 74 | 20 | 8 | | LVDS | 1 | 24 | 37 (74Mbps) | 10 (20Mbps) | 4 (8Mbps) | Figure 18. Mapping Between Serial SoftSpan Configuration Word, Internal SoftSpan Configuration Register, and SoftSpan Code for Each Analog Input Channel word, S[5:0]. The one exception to this behavior occurs when S[5:0] is all zeros. In this case, the SoftSpan configuration register will not be updated, allowing applications to retain the current SoftSpan configuration state by idling SDI low. If more than 6 SCKI rising edges are provided during a data transaction window, each complete 6-bit word received on SDI will be interpreted as a new SoftSpan configuration word and applied to the SoftSpan configuration register as described above. Any partial words are ignored. Typically, applications will update the SoftSpan configuration register in the manner shown in Figures 16 and 17. After the opening of a new data transaction window at the falling edge of BUSY, the user supplies a 6-bit SoftSpan configuration word on SDI during the first 6 SCKI cycles. This new word overwrites the internal configuration register contents following the 6th SCKI rising edge. The user then holds SDI low for the remainder of the data transaction window causing the register to retain its contents regardless of the number of additional SCKI cycles applied. SoftSpan settings may be retained across multiple conversions by holding SDI low for the entire data transaction window, regardless of the number of SCKI cycles applied. #### Serial LVDS I/O Mode In LVDS I/O mode, information is transmitted using positive and negative signal pairs (LVDS+/LVDS-) with bits differentially encoded as (LVDS+ – LVDS-). These signals are typically routed using differential transmission lines with $100\Omega$ characteristic impedance. Logical 1's and 0's are nominally represented by differential +350mV and -350mV, respectively. For clarity, all LVDS timing diagrams and interface discussions adopt the logical rather than physical convention. As shown in Figure 19, in LVDS I/O mode the serial data bus consists of a serial clock differential input, SCKI, serial data differential input, SDI, serial clock differential output, SCKO, and serial data differential output, SDO. Communication with the LTC2353-18 across this bus occurs during predefined data transaction windows. Within a window, the device accepts 6-bit SoftSpan configuration words for the next conversion on SDI and outputs 24-bit packets containing conversion results and channel configuration information from the previous conversion on SDO. New data transaction windows open 10ms after powering up or resetting the LTC2353-18, and at the end of each conversion on the falling edge of BUSY. In the recommended use case, the data transaction should be completed with a minimum tollift time of 20ns prior to the start of the next conversion, as shown in Figure 19. New SoftSpan configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. It is still possible to read conversion data after starting the next conversion, but this will degrade conversion accuracy and therefore is not recommended. Just prior to the falling edge of BUSY and the opening of a new data transaction window, SDO is updated with the latest conversion results from analog input channel 0. Both rising and falling edges on SCKI serially clock conversion results and analog input channel configuration information out on SDO. SCKI is also echoed on SCKO, skew-matched to the data on SDO. Whenever possible, it is recommended that rising and falling edges of SCKO be used to capture DDR serial output data on SDO, as this will yield the best robustness to delay variations over supply and temperature. SCKI rising and falling edges also latch SoftSpan configuration words provided on SDI. which are used to program the internal 6-bit SoftSpan configuration register. See the section Programming the SoftSpan Configuration Register in LVDS I/O Mode for further details. As shown in Figure 20, the LVDS bus is enabled when $\overline{CS}$ is low and is disabled and Hi-Z when Figure 19. Serial LVDS I/O Mode $\overline{\text{CS}}$ is high, allowing the bus to be shared across multiple devices. Due to the high speeds involved in LVDS signaling, LVDS bus sharing must be carefully considered. Transmission line limitations imposed by the shared bus may limit the maximum achievable bus clock speed. LVDS inputs are internally terminated with a $100\Omega$ differential resistor when $\overline{\text{CS}}$ is low, while outputs must be differentially terminated with a $100\Omega$ resistor at the receiver (FPGA). SCKI must idle in the low state in LVDS I/O mode, including when transitioning $\overline{\text{CS}}$ . The data on SDO are grouped into 24-bit packets consisting of an 18-bit conversion result, followed by two zeros, 1-bit analog channel ID, and 3-bit SoftSpan code, all presented MSB first. As suggested in Figures 19 and 20, SDO outputs these packets for both analog input channels in a sequential, alternating manner. For example, SDO first outputs the 24-bit packet corresponding to analog input channel 0, then outputs the packet for channel 1, then continues to alternate between packets for channels 0 and 1. ### **Serial LVDS Output Data Capture** As shown in Table 2, full 550ksps per channel throughput can be achieved with a 37MHz SCKI frequency by capturing two packets (24 SCKI cycles total) of DDR data from SDO. The LTC2353-18 supports LVDS SCKI frequencies up to 250MHz. ## Programming the SoftSpan Configuration Register in LVDS I/O Mode The internal 6-bit SoftSpan configuration register controls the SoftSpan range for both analog input channels of the LTC2353-18. The default state of this register after power-up or resetting the device is all ones, configuring both channels to convert in SoftSpan 7, the ±2.5 • V<sub>RFFRUE</sub> range (see Table 1a). The state of this register may be modified by providing a new 6-bit SoftSpan configuration word on SDI during the data transaction window shown in Figure 19. New SoftSpan configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. Setting a channel's SoftSpan code to SS[2:0] = 000 immediately disables the channel, resulting in a corresponding reduction in toony on the next conversion. Similarly, enabling a previously disabled channel requires no additional analog input settling time before starting the next conversion. The mapping between the serial SoftSpan configuration word, the internal Figure 20. Internal SoftSpan Configuration Register Behavior. Serial LVDS Bus Response to CS SoftSpan configuration register, and each channel's 3-bit SoftSpan code is illustrated in Figure 18. If fewer than 6 SCKI edges (rising plus falling) are provided during a data transaction window, the partial word received on SDI will be ignored and the SoftSpan configuration register will not be updated. If exactly 6 SCKI edges are provided, the SoftSpan configuration register will be updated to match the received SoftSpan configuration word, S[5:0]. The one exception to this behavior occurs when S[5:0] is all zeros. In this case, the SoftSpan configuration register will not be updated, allowing applications to retain the current SoftSpan configuration state by idling SDI low. If more than 6 SCKI edges are provided during a data transaction window, each complete 6-bit word received on SDI will be interpreted as a new SoftSpan configuration word and applied to the SoftSpan configuration register as described above. Any partial words are ignored. Typically, applications will update the SoftSpan configuration register in the manner shown in Figures 19 and 20. After the opening of a new data transaction window at the falling edge of BUSY, the user supplies a 6-bit DDR SoftSpan configuration word on SDI during the first 3 SCKI cycles. This new word overwrites the internal configuration register contents following the 3rd SCKI falling edge. The user then holds SDI low for the remainder of the data transaction window causing the register to retain its contents regardless of the number of additional SCKI cycles applied. SoftSpan settings may be retained across multiple conversions by holding SDI low for the entire data transaction window, regardless of the number of SCKI cycles applied. ## **BOARD LAYOUT** To obtain the best performance from the LTC2353-18, a four-layer printed circuit board (PCB) is recommended. Layout for the PCB should ensure the digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital clocks or signals alongside analog signals or underneath the ADC. Also minimize the length of the REFBUF to GND (Pin 20) bypass capacitor return loop, and avoid routing CNV near signals which could potentially disturb its rising edge. Supply bypass capacitors should be placed as close as possible to the supply pins. Low impedance common returns for these bypass capacitors are essential to the low noise operation of the ADC. A single solid ground plane is recommended for this purpose. When possible, screen the analog input traces using ground. #### **Reference Design** For a detailed look at the reference design for this converter, including schematics and PCB layout, please refer to DC2365, the evaluation kit for the LTC2353-18. ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTC2353-18#packaging for the most recent package drawings. #### LX Package 48-Lead Plastic LQFP (7mm × 7mm) (Reference LTC DWG # 05-08-1760 Rev A) RECOMMENDED SOLDER PAD LAYOUT APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED - 1. PACKAGE DIMENSIONS CONFORM TO JEDEC #MS-026 PACKAGE OUTLINE - 2. DIMENSIONS ARE IN MILLIMETERS - 3. DIMENSIONS OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.25mm ON ANY SIDE, IF PRESENT - 4. PIN-1 INDENTIFIER IS A MOLDED INDENTATION, 0.50mm DIAMETER - 5. DRAWING IS NOT TO SCALE ## TYPICAL APPLICATION ### Amplify Differential Signals with Gain of 10 Over a Wide Common Mode Range with Buffered Analog Inputs ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |--------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | ADCs | | | | LTC2358-18/LTC2358-16 | Buffered 18-/16-Bit, 200ksps/Ch, 8-Channel<br>Simultaneous Sampling, ±3.5LSB/±1LSB INL ADC | Buffered ±10.24V SoftSpan Inputs with 30V <sub>P-P</sub> Wide Common Mode Range, 96dB/94dB SNR, Serial CMOS and LVDS I/O, 7mm × 7mm LQFP-48 Package | | LTC2357-18/LTC2357-16 | Buffered 18-/16-Bit, 350ksps/Ch, 4-Channel<br>Simultaneous Sampling, ±3.5LSB/±1LSB INL ADC | Buffered ±10.24V SoftSpan Inputs with Wide Common Mode Range, 96dB/94dB SNR, Serial CMOS and LVDS I/O, 7mm × 7mm LQFP-48 Package | | LTC2341-18/LTC2341-16 | 18-/16-Bit, 666ksps/Ch, 2-Channel Simultaneous<br>Sampling, ±4LSB/±1LSB INL, Serial ADC | ±4.096V SoftSpan Inputs with Wide Common Mode Range, 95dB/93dB SNR, Serial CMOS and LVDS I/O, 5mm × 5mm QFN-32 Package | | LTC2333-18/LTC2333-16 | Buffered 18-/16-Bit, 800ksps, 8-Channel<br>Multiplexed, ±3LSB/±1LSB INL, Serial ADC | Buffered ±10.24V SoftSpan Inputs with Wide Common Mode Range, 97dB/94dB SNR, Serial CMOS and LVDS I/O, 7mm × 7mm LQFP-48 Package | | LTC2345-18/LTC2345-16 | 18-/16-Bit, 200ksps, 8-Channel Simultaneous<br>Sampling, ±5LSB/±1.25LSB INL, Serial ADC | ±4.096V SoftSpan Inputs with Wide Common Mode Range, 92dB/91dB SNR, Serial CMOS and LVDS I/O, 7mm × 7mm QFN-48 Package | | LTC2378-20/LTC2377-20/<br>LTC2376-20 | 20-Bit, 1Msps/500ksps/250ksps,<br>±0.5ppm INL Serial, Low Power ADC | 2.5V Supply, ±5V Fully Differential Input, 104dB SNR, MSOP-16 and 4mm × 3mm DFN-16 Packages | | LTC2373-18/LTC2372-18 | 18-Bit, 1Msps/500ksps, 8-Channel, Serial ADC | 5V Supply, 8 Channel Multiplexed, Configurable Input Range, 100dB SNR, DGC, 5mm × 5mm QFN-32 Package | | LTC2387-18/LTC2387-16 | 18-/16-Bit, 15Msps SAR ADC | 5V Supply, Differential Input, 95.7/93.8dB SNR, 5mm × 5mm QFN Package | | DACs | | | | LTC2756/LTC2757 | 18-Bit, Serial/Parallel I <sub>OUT</sub> SoftSpan DAC | ±1LSB INL/DNL, Software-Selectable Ranges, SSOP-28/7mm × 7mm<br>LQFP-48 Package | | LTC2668 | 16-Channel 16-/12-Bit ±10V V <sub>OUT</sub> SoftSpan DACs | ±4LSB INL, Precision Reference 10ppm/°C Max, 6mm × 6mm QFN-40 Package | | References | | | | LTC6655 | Precision Low Drift Low Noise Buffered Reference | 5V/2.5V/2.048V/1.25V, 2ppm/°C, 0.25ppm Peak-to-Peak Noise, MSOP-8 Package | | LT6657 | Precision Low Drift Low Noise Buffered Reference | 5V/3V/2.5V, 1.5ppm/°C, 0.5ppm Peak-to-Peak Noise, MSOP-8 Package | | Amplifiers | | | | LTC2057/LTC2057HV | High Voltage, Low Noise Zero-Drift Op Amp | Maximum Input Offset: 4.5µV, Supply Voltage Range: 4.75V to 60V | | LT6020 | Dual, Micropower, 5V/µs, Rail-to-Rail Op Amp | Maximum Input Offset: 30μV, Maximum Supply Current: 100μA/Amplifier | | LT1354/LT1355/LT1356 | Single/Dual/Quad 1mA, 12MHz, 400V/µs Op Amp | Good DC Precision, Stable with All Capacitive Loads |