SCAS301R - JANUARY 1993 - REVISED MARCH 2005 - Operate From 1.65 V to 3.6 V - Inputs Accept Voltages to 5.5 V - Specified From -40°C to 85°C, -40°C to 125°C, and -55°C to 125°C - Max t<sub>pd</sub> of 7 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - **Support Mixed-Mode Signal Operation on** All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>) - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) SN54LVC574A . . . J OR W PACKAGE SN74LVC574A . . . DB, DGV, DW, N, NS, **OR PW PACKAGE** (TOP VIEW) SN74LVC574A . . . RGY PACKAGE (TOP VIEW) SN54LVC574A . . . FK PACKAGE (TOP VIEW) #### description/ordering information PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. The SN54LVC574A octal edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation, and the SN74LVC574A octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels at the data (D) inputs. A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of 1 SCAS301R - JANUARY 1993 - REVISED MARCH 2005 #### description/ordering information (continued) To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{\text{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. #### **ORDERING INFORMATION** | T <sub>A</sub> | PACKAGE | t | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |----------------|-----------------------|--------------|--------------------------|---------------------|--| | | QFN – RGY | Reel of 1000 | SN74LVC574ARGYR | LC574A | | | -40°C to 85°C | VFBGA – GQN | D. J. (4000 | SN74LVC574AGQNR | 105744 | | | | VFBGA – ZQN (Pb-free) | Reel of 1000 | SN74LVC574AZQNR | LC574A | | | | PDIP – N | Tube of 20 | SN74LVC574AN | SN74LVC574AN | | | | colo DW | Tube of 25 | SN74LVC574ADW | 11/05744 | | | | SOIC - DW | Reel of 2000 | SN74LVC574ADWR | LVC574A | | | | SOP - NS | Reel of 2000 | SN74LVC574ANSR | LVC574A | | | -40°C to 125°C | SSOP - DB | Reel of 2000 | SN74LVC574ADBR | LC574A | | | | | Tube of 70 | SN74LVC574APW | | | | | TSSOP - PW | Reel of 2000 | SN74LVC574APWR | LC574A | | | | | Reel of 250 | SN74LVC574APWT | | | | | TVSOP - DGV | Reel of 2000 | SN74LVC574ADGVR | LC574A | | | | CDIP – J | Tube of 20 | SNJ54LVC574AJ | SNJ54LVC574AJ | | | –55°C to 125°C | CFP – W | Tube of 85 | SNJ54LVC574AW | SNJ54LVC574AW | | | | LCCC - FK | Tube of 55 | SNJ54LVC574AFK | SNJ54LVC574AFK | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **GQN OR ZQN PACKAGE** (TOP VIEW) #### terminal assignments | | 1 | 2 | 3 | 4 | |---|-----|----|-----------------|----| | Α | 1D | ŌĒ | V <sub>CC</sub> | 1Q | | В | 3D | 3Q | 2D | 2Q | | С | 5D | 4D | 5Q | 4Q | | D | 7D | 7Q | 6D | 6Q | | Ε | GND | 8D | CLK | 8Q | #### **FUNCTION TABLE** (each flip-flop) | | INPUTS | | OUTPUT | |----|------------|---|--------| | ŌĒ | CLK | D | Q | | L | <b>↑</b> | Н | Н | | L | $\uparrow$ | L | L | | L | L | Χ | $Q_0$ | | Η | Х | Χ | Z | SCAS301R - JANUARY 1993 - REVISED MARCH 2005 #### logic diagram (positive logic) To Seven Other Channels Pin numbers shown are for the DB, DGV, DW, FK, J, N, NS, PW, RGY, and W packages. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |------------------------------------------------------------------------------------|--------------------------------------------| | Voltage range applied to any output in the high-impedance or power-off state, VO | | | (see Note 1) | –0.5 V to 6.5 V | | Voltage range applied to any output in the high or low state, V <sub>O</sub> | | | (see Notes 1 and 2) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{ K }(V_1 < 0)$ | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Continuous output current, I <sub>O</sub> | | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DB package | | | (see Note 3): DGV package | | | (see Note 3): DW package | | | (see Note 3): GQN/ZQN package | | | (see Note 3): N package | | | (see Note 3): NS package | | | (see Note 3): PW package | | | (see Note 4): RGY package | | | Storage temperature range, T <sub>stq</sub> | | | Power dissipation. $P_{tot}$ ( $T_A = -40^{\circ}$ C to 125°C) (see Notes 5 and 6) | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. - 5. For the DW package: above 70°C the value of $P_{tot}$ derates linearly with 8 mW/K. - 6. For the DB, DGV, N, NS, and PW packages: above 60°C the value of Ptot derates linearly with 5.5 mW/K. SCAS301R - JANUARY 1993 - REVISED MARCH 2005 #### recommended operating conditions (see Note 7) | | | | SN54LV | C574A | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------|----------|------| | | | | -55 TO | 125°C | UNIT | | | | | MIN | MAX | | | ., | Oursels and the ma | Operating | 2 | 3.6 | ., | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | V | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | V | | VI | Input voltage | | 0 | 5.5 | V | | V | Outrot calls as | High or low state | 0 | $V_{CC}$ | ., | | $V_{O}$ | Output voltage | 3-state | 0 | 5.5 | V | | | I Bala Lavral and and annual to | V <sub>CC</sub> = 2.7 V | | -12 | | | Іон | High-level output current | V <sub>CC</sub> = 3 V | | -24 | mA | | | Laure | V <sub>CC</sub> = 2.7 V | | 12 | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | • | | 6 | ns/V | NOTE 7: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### recommended operating conditions (see Note 7) | | | | | | SN74L | VC574A | | | | |-----------------|--------------------------|----------------------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|------| | | | | T <sub>A</sub> = | 25°C | -40 T | O 85°C | -40 TC | ) 125°C | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | V | Committee and | Operating | 1.65 | 3.6 | 1.65 | 3.6 | 1.65 | 3.6 | ٧ | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | 1.5 | | 1.5 | | ٧ | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $0.65 \times V_{CC}$ | | $0.65 \times V_{CC}$ | | $0.65 \times V_{CC}$ | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | 1.7 | | 1.7 | | V | | | voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | 2 | | 2 | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | $0.35 \times V_{CC}$ | | $0.35 \times V_{CC}$ | | $0.35 \times V_{CC}$ | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | 0.7 | | 0.7 | V | | | voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | 0.8 | | 0.8 | | | VI | Input voltage | | 0 | 5.5 | 0 | 5.5 | 0 | 5.5 | V | | ., | | High or low state | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | | | Vo | Output voltage | 3-state | 0 | 5.5 | 0 | 5.5 | 0 | 5.5 | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | -4 | | -4 | | | | High-level | V <sub>CC</sub> = 2.3 V | | -8 | | -8 | | -8 | | | I <sub>OH</sub> | output current | V <sub>CC</sub> = 2.7 V | | -12 | | -12 | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | -24 | | -24 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | 4 | | 4 | | | ١. | Low-level | V <sub>CC</sub> = 2.3 V | | 8 | | 8 | | 8 | A | | I <sub>OL</sub> | output current | V <sub>CC</sub> = 2.7 V | | 12 | _ | 12 | | 12 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | 24 | | 24 | | | Δt/Δν | Input transition ris | se or fall rate | | 6 | | 6 | | 6 | ns/V | NOTE 7: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCAS301R - JANUARY 1993 - REVISED MARCH 2005 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | SN54 | | | | | |------------------|----------------------------------------------------------------------|----------------|-----------------|-----------------------|------------------|---------------------------------------------|------| | PARAMETER | TEST CONDITIONS | | V <sub>CC</sub> | –55 T | O 125°C | ; | UNIT | | | | | | MIN | TYP <sup>†</sup> | 0.2<br>0.4<br>0.55<br>±5<br>±15<br>10<br>10 | | | | $I_{OH} = -100 \mu\text{A}$ | | 2.7 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | ., | 104 | | 2.7 V | 2.2 | | | ., | | V <sub>OH</sub> | I <sub>OH</sub> = −12 mA | | 3 V | 2.4 | | | V | | | I <sub>OH</sub> = -24 mA | | 3 V | 2.2 | | | | | | I <sub>OL</sub> = 100 μA | 2.7 V to 3.6 V | | | 0.2 | | | | $V_{OL}$ | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | V | | | V <sub>OL</sub> | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | | 3.6 V | | | ±5 | μΑ | | l <sub>OZ</sub> | V <sub>O</sub> = 0 to 5.5 V | | 3.6 V | | | ±15 | μΑ | | | V <sub>I</sub> = V <sub>CC</sub> or GND | | 0.01/ | | | 10 | | | Icc | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{\ddagger}$ | $I_{O} = 0$ | 3.6 V | | 10 | | μΑ | | Δl <sub>CC</sub> | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GNE | ) | 2.7 V to 3.6 V | | | 500 | μΑ | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.3 V | | 4 | | pF | | Co | V <sub>O</sub> = V <sub>CC</sub> or GND | | 3.3 V | | 5.5 | | pF | $<sup>^{\</sup>dagger}$ T<sub>A</sub> = 25°C <sup>&</sup>lt;sup>‡</sup> This applies in the disabled state only. SCAS301R - JANUARY 1993 - REVISED MARCH 2005 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | | S | N74LVC574 | A | | | | | |------------------|----------------------------------------------------------------------------------------|-----------------|-----------------------|--------|------|-----------------------|------|-----------------------|------|---------------------------|--| | PARAMETER | TEST CONDITIONS | ν <sub>cc</sub> | T <sub>A</sub> = | = 25°C | | -40 TO 8 | 35°C | -40 TO 1 | 25°C | UNIT | | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | $I_{OH} = -100 \mu\text{A}$ | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | V <sub>CC</sub> – 0.2 | | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.29 | | | 1.2 | | 1.2 | | | | | ., | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | | 1.7 | | 1.7 | | ., | | | V <sub>OH</sub> | 104 | 2.7 V | 2.2 | | | 2.2 | | 2.2 | | V | | | | $I_{OH} = -12 \text{ mA}$ | 3 V | 2.4 | | | 2.4 | | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | | 2.2 | | 2.2 | | | | | | $I_{OL} = 100 \mu\text{A}$ | 1.65 V to 3.6 V | | | 0.1 | | 0.2 | | 0.2 | 0.2<br>0.45<br>0.7<br>0.4 | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.24 | | 0.45 | | 0.45 | | | | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.3 | | 0.7 | | 0.7 | | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | 0.4 | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | 0.55 | | 0.55 | | | | l <sub>l</sub> | V <sub>I</sub> = 5.5 V or GND | 3.6 V | | | ±1 | | ±5 | | ±5 | μΑ | | | I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$ | 0 | | | ±4 | | ±10 | | ±10 | μΑ | | | I <sub>OZ</sub> | V <sub>I</sub> = 0 to 5.5 V | 3.6 V | | | ±1 | | ±10 | | ±10 | μΑ | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.21/ | | | 1.5 | | 10 | | 10 | | | | I <sub>CC</sub> | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{\dagger}$ $I_{\text{O}} = 0$ | 3.6 V | | | 1.5 | | 10 | | 10 | μΑ | | | Δl <sub>CC</sub> | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or<br>GND | 2.7 V to 3.6 V | | | 500 | | 500 | | 500 | μΑ | | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 4 | | | | | | pF | | | C <sub>o</sub> | $V_O = V_{CC}$ or GND | 3.3 V | | 5.5 | | | | | | pF | | $<sup>^{\</sup>dagger}$ This applies in the disabled state only. # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | SN54LV | C574A | | | |--------------------|-----------------------------------|-------------------|-------------|-------|-------|--| | | | v <sub>cc</sub> | –55 TO 125° | | UNIT | | | | | | MIN | MAX | | | | | Challe fragman and | 2.7 V | | 150 | MHz | | | f <sub>clock</sub> | Clock frequency | $3.3~V \pm 0.3~V$ | | 150 | IVITZ | | | | Date dentities Of Khish serless | 2.7 V | 3.3 | | | | | t <sub>w</sub> | Pulse duration, CLK high or low | $3.3~V \pm 0.3~V$ | 3.3 | | ns | | | | Output time and the history OLIVA | 2.7 V | 2 | | | | | t <sub>su</sub> | Setup time, data before CLK↑ | $3.3~V \pm 0.3~V$ | 2 | | ns | | | | Hold time, data after CLK↑ | 2.7 V | 2 | | 20 | | | t <sub>h</sub> | noid time, data after CENT | 3.3 V ± 0.3 V | 2 | | ns | | SCAS301R - JANUARY 1993 - REVISED MARCH 2005 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | | SN54LV | | | |------------------|-----------------------|----------------|-----------------|--------|-------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | -55 TO | 125°C | UNIT | | | (iiti 31) | (6611-61) | | MIN | MAX | | | , | | | 2.7 V | 150 | | | | f <sub>max</sub> | | | $3.3~V\pm0.3~V$ | 150 | | MHz | | | t <sub>pd</sub> CLK Q | 0 | 2.7 V | | 8 | | | t <sub>pd</sub> | | ά | $3.3~V\pm0.3~V$ | 1 | 7 | ns | | | o- | • | 2.7 V | | 9 | | | t <sub>en</sub> | OE . | ŌE Q | $3.3~V\pm0.3~V$ | 1 | 7.5 | ns | | | Ω <u>F</u> | 0 | 2.7 V | | 7 | | | t <sub>dis</sub> | ŌĒ | Q | 3.3 V ± 0.3 V | 0.5 | 6.4 | ns | # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | | | SN | 74LVC57 | 4 <b>A</b> | | | | | | |--------------------|---------------------------------|-----------------------------------|-----|---------------------|-----|---------|------------|--------------|-----|------|--|--| | | | V <sub>CC</sub> | T | <sub>A</sub> = 25°C | | -40 TC | 85°C | -40 TO 125°C | | UNIT | | | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | | | 1.8 V ± 0.15 V | | | 55 | | 55 | | 40 | | | | | | | 2.5 V ± 0.2 V | | | 95 | | 95 | | 80 | | | | | f <sub>clock</sub> | Clock frequency | 2.7 V | | | 150 | | 150 | | 150 | MHz | | | | | | $3.3~V\pm0.3~V$ | | | 150 | | 150 | | 150 | | | | | | Pulse duration, CLK high or low | 1.8 V ± 0.15 V | 9 | | | 9 | | 9 | | | | | | | | $2.5~\textrm{V}\pm0.2~\textrm{V}$ | 4 | | | 4 | | 4 | | ns | | | | t <sub>w</sub> | | 2.7 V | 3.3 | | | 3.3 | | 3.3 | | | | | | | | $3.3~V\pm0.3~V$ | 3.3 | | | 3.3 | | 3.3 | | | | | | | | 1.8 V ± 0.15 V | 6 | | | 6 | | 6 | | | | | | | Catum time data hafara CLIVA | $2.5~\textrm{V}\pm0.2~\textrm{V}$ | 4 | | | 4 | | 4 | | | | | | t <sub>su</sub> | Setup time, data before CLK↑ | 2.7 V | 2 | | | 2 | | 2 | | ns | | | | | | $3.3~V\pm0.3~V$ | 2 | | | 2 | | 2 | | | | | | | | 1.8 V ± 0.15 V | 4 | | | 4 | | 4 | | | | | | | Hald the and also affice OLIC | 2.5 V ± 0.2 V | 2 | | | 2 | | 2 | | ns | | | | t <sub>h</sub> | Hold time, data after CLK↑ | 2.7 V | 1.5 | | | 1.5 | | 1.5 | | | | | | Ì | | 3.3 V ± 0.3 V | 1.5 | | | 1.5 | | 1.5 | | | | | SCAS301R - JANUARY 1993 - REVISED MARCH 2005 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | | | | SN | 74LVC57 | 4A | | | | |--------------------|-----------------|----------------|-------------------------------|-----|-----------------------|------|---------|------|--------------|------|--------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | v <sub>cc</sub> | T, | T <sub>A</sub> = 25°C | | | 85°C | -40 TO 125°C | | UNIT | | | (1111 01) | (0011 01) | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | | 1.8 V ± 0.15 V | 55 | | | 55 | | 40 | | | | | | | 2.5 V ± 02 V | 95 | | | 95 | | 80 | | NAL 1- | | f <sub>max</sub> | | | 2.7 V | 150 | | | 150 | | 150 | | MHz | | | | | $3.3~\text{V}\pm0.3~\text{V}$ | 150 | | | 150 | | 150 | | | | | | | 1.8 V ± 0.15 V | 1.0 | 7.1 | 21.5 | 1 | 21.6 | 1.0 | 21.6 | | | | CLK | Q | 2.5 V ± 0.2 V | 1.0 | 4.9 | 10.0 | 1 | 10.5 | 1.0 | 10.5 | ns | | t <sub>pd</sub> | | | 2.7 V | 1.0 | 5.0 | 7.8 | 1 | 8 | 1.0 | 8.0 | | | | | | $3.3~V \pm 0.3~V$ | 2.2 | 4.6 | 6.8 | 2.2 | 7 | 2.2 | 7.0 | | | | | | 1.8 V ± 0.15 V | 1.0 | 6.6 | 19.0 | 1 | 19.5 | 1.0 | 19.5 | | | | <del></del> | 0 | 2.5 V ± 0.2 V | 1.0 | 4.8 | 10.0 | 1 | 10.5 | 1.0 | 10.5 | | | t <sub>en</sub> | ŌĒ | Q | 2.7 V | 1.0 | 5.5 | 8.3 | 1 | 8.5 | 1.0 | 8.5 | ns | | | | | $3.3~V \pm 0.3~V$ | 1.5 | 4.4 | 7.3 | 1.5 | 7.5 | 1.5 | 7.5 | | | | | | 1.8 V ± 0.15 V | 1.0 | 5.4 | 18.3 | 1 | 18.8 | 1.0 | 18.8 | | | | <del>0-</del> | 0 | 2.5 V ± 0.2 V | 1.0 | 3.0 | 7.3 | 1 | 7.8 | 1.0 | 7.8 | | | t <sub>dis</sub> | ŌĒ | Q | 2.7 V | 1.0 | 4.0 | 6.8 | 1 | 7 | 1.0 | 7.3 | 4 | | | | | 3.3 V ± 0.3 V | 1.7 | 3.9 | 6.2 | 1.7 | 6.4 | 1.7 | 6.6 | | | t <sub>sk(o)</sub> | | | $3.3~\text{V}\pm0.3~\text{V}$ | | | | | 1 | | 1 | ns | # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | | | v <sub>cc</sub> | TYP | UNIT | |-----------------|---------------------------------------------|------------------|------------|-----------------|------|------| | | | | | 1.8 V | 25 | | | | | Outputs enabled | | 2.5 V | / 29 | | | | Down dissination consistence on the flor | | 4 40 141- | 3.3 V | 30 | | | C <sub>pd</sub> | Power dissipation capacitance per flip-flop | | f = 10 MHz | 1.8 V | 9 | pF | | | | Outputs disabled | | 2.5 V | 9 | | | | | | | 3.3 V | 11 | | SCAS301R - JANUARY 1993 - REVISED MARCH 2005 #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | ., | INI | PUTS | ., | ., | | _ | ., | |-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|-------------------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | RL | $oldsymbol{V}_{\Delta}$ | | 1.8 V ± 0.15 V | Vcc | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>500</b> Ω | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | - NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No-Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions www.ti.com 16-Apr-2023 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |-------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|--------------------------------------|---------| | 5962-9757601QRA | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757601QR<br>A<br>SNJ54LVC574AJ | Samples | | 5962-9757601QSA | ACTIVE | CFP | W | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757601QS<br>A<br>SNJ54LVC574AW | Samples | | SN74LVC574ADBR | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC574A | Samples | | SN74LVC574ADGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC574A | Samples | | SN74LVC574ADGVRE4 | ACTIVE | TVSOP | DGV | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC574A | Samples | | SN74LVC574ADW | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC574A | Samples | | SN74LVC574ADWE4 | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC574A | Samples | | SN74LVC574ADWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC574A | Samples | | SN74LVC574AN | ACTIVE | PDIP | N | 20 | 20 | RoHS &<br>Non-Green | NIPDAU | N / A for Pkg Type | -40 to 125 | SN74LVC574AN | Samples | | SN74LVC574ANSR | ACTIVE | so | NS | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC574A | Samples | | SN74LVC574APW | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | LC574A | Samples | | SN74LVC574APWG4 | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC574A | Samples | | SN74LVC574APWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LC574A | Samples | | SN74LVC574APWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC574A | Samples | | SN74LVC574APWT | ACTIVE | TSSOP | PW | 20 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC574A | Samples | | SN74LVC574ARGYR | ACTIVE | VQFN | RGY | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC574A | Samples | | SNJ54LVC574AJ | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757601QR<br>A<br>SNJ54LVC574AJ | Samples | www.ti.com 16-Apr-2023 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|--------------------------------------|---------| | SNJ54LVC574AW | ACTIVE | CFP | W | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757601QS<br>A<br>SNJ54LVC574AW | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LVC574A, SN74LVC574A: ## PACKAGE OPTION ADDENDUM www.ti.com 16-Apr-2023 ● Catalog : SN74LVC574A • Automotive : SN74LVC574A-Q1, SN74LVC574A-Q1 • Enhanced Product : SN74LVC574A-EP, SN74LVC574A-EP ● Military: SN54LVC574A #### NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications www.ti.com 9-Aug-2022 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC574ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC574ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC574ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LVC574ANSR | so | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LVC574APWRG4 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LVC574APWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LVC574ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 9-Aug-2022 \*All dimensions are nominal | 7 ili dilliciisions die nomina | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74LVC574ADBR | SSOP | DB | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC574ADGVR | TVSOP | DGV | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC574ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LVC574ANSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC574APWRG4 | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC574APWT | TSSOP | PW | 20 | 250 | 356.0 | 356.0 | 35.0 | | SN74LVC574ARGYR | VQFN | RGY | 20 | 3000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9757601QSA | W | CFP | 20 | 1 | 506.98 | 26.16 | 6220 | NA | | SN74LVC574ADW | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LVC574ADWE4 | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LVC574AN | N | PDIP | 20 | 20 | 506 | 13.97 | 11230 | 4.32 | | SN74LVC574APW | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC574APWG4 | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SNJ54LVC574AW | W | CFP | 20 | 1 | 506.98 | 26.16 | 6220 | NA | # W (R-GDFP-F20) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. D. Index point is provided on cap for terminal identification only. E. Falls within Mil—Std 1835 GDFP2—F20 - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. #### DGV (R-PDSO-G\*\*) #### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 3.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FGLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOIC - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated