TLE4678-2 Low Drop Out Linear Voltage Regulator 5 V Fixed Output Voltage TLE4678-2LD ## **Data Sheet** Rev. 1.0, 2014-03-03 **Automotive Power** #### **Table of Contents** ## **Table of Contents** | l | Overview | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Block Diagram | | <b>3</b><br>3.1 | Pin Configuration 8 Pin Configuration PG-TSON10 8 | | <b>1</b><br>1.1<br>1.2<br>1.3 | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance | | 5.1<br>5.2<br>5.3 | Voltage Regulator9Description Voltage Regulator9Electrical Characteristics Voltage Regulator10Typical Performance Characteristics Voltage Regulator11 | | <b>6</b><br>6.1<br>6.2 | Current Consumption 14 Electrical Characteristics Current Consumption 14 Typical Performance Characteristics Current Consumption 15 | | 7<br>7.1<br>7.2<br>7.3 | Reset Function16Description Reset Function16Electrical Characteristics Reset Function19Typical Performance Characteristics Reset Function27 | | 3.1<br>3.2<br>3.3 | Watchdog Function22Description22Electrical Characteristics Watchdog Function25Typical Performance Characteristics Standard Watchdog Function27 | | 9.1<br>9.2<br>9.3<br>9.4<br>9.5 | Application Information28Application Diagram28Selection of External Components28Thermal Considerations29Reverse Polarity Protection30Further Application Information30 | | 10 | Package Outlines | | 11 | Revision History 32 | ## Low Drop Out Linear Voltage Regulator 5 V Fixed Output Voltage TLE4678-2 #### 1 Overview #### **Features** - Output Voltage 5 V ± 2% - Current Capability 200 mA - Ultra Low Current Consumption - · Very Low Drop Out Voltage - Watchdog Circuit for Monitoring a Microprocessor with Programmable Load-dependent Activating Threshold - Reset Circuit Sensing the Output Voltage with Programmable Switching Threshold and Delay Time - Reset Output Active Low Down to $V_{\rm O}$ = 1 V - · Separated Reset and Watchdog Output - Excellent Line Transient Robustness - Maximum Input Voltage -14 V ≤ V₁≤ +45 V - Reverse Polarity Protection - Short Circuit Protected - Overtemperature Shutdown - Automotive Temperature Range -40 °C ≤ T<sub>i</sub> ≤ 150°C - Available in a small thermally enhanced PG-TSON10 package - Green Product (RoHS Compliant) - AEC Qualified PG-TSON10 ### Description The TLE4678-2 is a monolithic integrated low drop out fixed output voltage regulator for loads up to 200 mA. An input voltage of up to 45 V is regulated to an output voltage of 5 V. The integrated reset and watchdog function, as well as several protection circuits, combined with a wide operating temperature range offered by the TLE4678-2 make it suitable for supplying microprocessor systems in automotive environments. The watchdog circuitry will be disabled in case the output current drops below a programmable threshold, enabling a microcontroller to switch in stand-by mode. Modifying the reset threshold is possible by an optional resistor divider. The TLE4678-2 is available in the tiny thermally enhanced PG-TSON10 exposed pad package. | Туре | Package | Marking | |-------------|-----------|---------| | TLE4678-2LD | PG-TSON10 | 46782LD | Data Sheet 3 Rev. 1.0, 2014-03-03 **Block Diagram** ## 2 Block Diagram For details on the circuit blocks see the respective section in this data sheet. Figure 1 Block Diagram and Simplified Application Circuit **Pin Configuration** ## 3 Pin Configuration ## 3.1 Pin Configuration PG-TSON10 ## 3.1.1 Pin Assignment Figure 2 Pin Assignment Package ### 3.1.2 Pin Definitions and Functions PG-TSON10 | Pin | Symbol | Function | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | I | Regulator Input and IC Supply For compensating line influences, a capacitor to GND close to the IC pins is recommended. | | 3 | RO | Reset Output Open collector output with an internal pull-up resistor to the output Q. An additional external pull-up resistor to the output Q is optional. Leave open if the reset function is not needed. | | 4 | WO | Watchdog Output Open collector output with an internal pull-up resistor to the output Q. An additional external pull-up resistor to the output Q is optional. Leave open if the watchdog function is not needed. | | 5 | WADJ | Watchdog Activating Threshold Adjust An external resistor to GND determines the watchdog activating threshold. Connect directly to GND for disabling the watchdog. Connect directly to GND if the watchdog function is not needed. Connect to output Q via 270 k $\Omega$ resistor for permanently activating the watchdog. | | 6 | GND | IC Ground Interconnect with the exposed pad and heatsink area on PCB. | ### **Pin Configuration** | Pin | Symbol | Function | |--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | D | Reset Delay and Watchdog Timing Connect a ceramic capacitor D (pin 6) to GND for reset delay and watchdog timing adjustment. Leave only open if both, the reset and the watchdog function are not needed. | | 8 | RADJ | Reset Switching Threshold Adjust For reset threshold adjustment connect to a voltage divider from output Q to GND. For triggering the reset at the internally determined threshold, connect this pin directly to GND. Connect directly to GND if the reset function is not needed. | | 9 | WI | Watchdog Input Positive edge triggered input, usable for microcontroller monitoring. Connect to GND if the watchdog function is not needed. | | 10 | Q | <b>5 V Regulator Output</b> Block to GND with a capacitor close to the IC pins, respecting capacitance and ESR requirements given in the <b>Chapter 4.2</b> . | | 2 | n. c. | Internally not connected Connection to GND on PCB recommended. | | Expose | d pad | Connect to heat sink area on PCB. Interconnect with GND. | **General Product Characteristics** #### 4 General Product Characteristics ### 4.1 Absolute Maximum Ratings Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 1. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. Table 1 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm j}$ = -40°C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | 5 | Unit | Note / Test Condition | Number | |-------------------------------------------|--------------------|------|--------|------|------|-------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Voltage Rating | | | | | • | | 1 | | Regulator Input and IC Supply I | $V_1$ | -14 | _ | 45 | V | - | P_4.1.1 | | Regulator Output Q | $V_{Q}$ | -1 | _ | 7 | V | - | P_4.1.2 | | Reset Output RO | $V_{RO}$ | -0.3 | _ | 7 | V | - | P_4.1.3 | | Reset Delay and Watchdog<br>Timing D | $V_{D}$ | -0.3 | _ | 7 | V | - | P_4.1.4 | | Reset Switching Threshold<br>Adjust RADJ | $V_{RADJ}$ | -0.3 | - | 7 | V | - | P_4.1.5 | | Watchdog Input WI | $V_{WI}$ | -0.3 | _ | 7 | V | - | P_4.1.6 | | Watchdog Output WO | $V_{WO}$ | -0.3 | _ | 7 | V | _ | P_4.1.7 | | Watchdog Activating Threshold Adjust WADJ | $V_{WADJ}$ | -0.3 | _ | 7 | V | - | P_4.1.8 | | Temperature | l . | Ш | - | 1 | U | | 1 | | Junction Temperature | $T_{\rm j}$ | -40 | _ | 150 | °C | _ | P_4.1.9 | | Storage Temperature | $T_{\mathrm{stg}}$ | -55 | _ | 150 | °C | _ | P_4.1.10 | | ESD Susceptibility | <del>'</del> | * | | * | • | | | | ESD Susceptibility | $V_{\rm ESD,1}$ | -3 | _ | 3 | kV | HBM <sup>2)</sup> ; Pin 1 (Input) only. | P_4.1.11 | | ESD Susceptibility | $V_{ESD}$ | -2 | _ | 2 | kV | HBM <sup>2)</sup> All pins except pin 1 (Input) | P_4.1.12 | | ESD Susceptibility all pins | $V_{ESD}$ | -1 | _ | 1 | kV | CDM <sup>3)</sup> | P_4.1.13 | <sup>1)</sup> Not subject to production test, specified by design. Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5k $\Omega$ , 100 pF) <sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101. #### **General Product Characteristics** ### 4.2 Functional Range Table 2 Functional Range | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |------------------------------------------|-------------------|----------------------------|------|------|------|--------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Input Voltage Range for Normal Operation | $V_{I(nor)}$ | $V_{\rm Q}$ + $V_{\rm dr}$ | - | 45 | V | 1) | P_4.2.1 | | Extended Input Voltage<br>Range | $V_{I(ext)}$ | 3.3 | - | 45 | V | 2) | P_4.2.2 | | Input Voltage Transient Immunity | $dV_I/dt$ | -10 | _ | 20 | V/µs | $dV_{\parallel} \le 10 \text{ V}; V_{\parallel} > 9 \text{ V};$<br>No trigger of WO, RO. <sup>3)</sup> | P_4.2.3 | | Junction Temperature | $T_{i}$ | -40 | _ | 150 | °C | - | P_4.2.4 | | Output Capacitor<br>Requirements | $C_{Q}$ | 10 | - | _ | μF | _4) | P_4.2.5 | | Output Capacitor<br>Requirements | ESR <sub>CQ</sub> | _ | - | 3 | Ω | _5) | P_4.2.6 | - 1) For specification of the output voltage V<sub>Q</sub> and the drop out voltage V<sub>dr</sub>, see Chapter 5. - 2) The output voltage $V_{\rm Q}$ will follow the input voltage, but is outside the specified range. For details see **Chapter 5**. - 3) Transient measured directly at the input pin. Not subject to production test, specified by design. - 4) The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%. - 5) Relevant ESR value at f = 10 kHz. Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. #### 4.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. Table 3 Thermal Resistance | Parameter | Symbol | | Values | \$ | Unit | Note / Test Condition | Number | |--------------------------------|---------------|------|--------|------|------|--------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | TLE4678-2LD (Package Vers | sions PG-TSON | 10) | 1 | | II. | | 1 | | Junction to Case <sup>1)</sup> | $R_{thJC}$ | _ | 16 | _ | K/W | _ | P_4.3.1 | | Junction to Ambient | $R_{thJA}$ | _ | 190 | _ | K/W | footprint only 2) | P_4.3.2 | | Junction to Ambient | $R_{thJA}$ | _ | 80 | - | K/W | 300 mm <sup>2</sup> heatsink area on PCB <sup>2)</sup> | P_4.3.3 | | Junction to Ambient | $R_{thJA}$ | _ | 70 | - | K/W | 600 mm <sup>2</sup> heatsink area on PCB <sup>2)</sup> | P_4.3.4 | | Junction to Ambient | $R_{thJA}$ | _ | 67 | _ | K/W | 2s2p PCB <sup>2)</sup> | P_4.3.5 | <sup>1)</sup> Not subject to production test, specified by design <sup>2)</sup> Specified R<sub>thJA</sub> value is according to JEDEC JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm³ board with 2 inner copper layers (2 x 70μm Cu, 2 x 35μm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. ### 5 Voltage Regulator #### 5.1 Description Voltage Regulator The output voltage $V_{\rm Q}$ is controlled by comparing a portion of it to an internal reference and driving a PNP pass transistor accordingly. Saturation control as a function of the load current prevents any oversaturation of the pass element. The control loop stability depends on the output capacitor $C_{\rm Q}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the chapter **Chapter 4.2** have to be maintained. For details see also the typical performance graph "Output Capacitor Series Resistor $ESR_{\rm CQ}$ vs. Output Current $I_{\rm Q}$ ". Also, the output capacitor shall be sized to buffer load transients. An input capacitor $C_1$ is not needed for the control loop stability, but recommended to buffer line influences. Connect the capacitors close to the IC terminals. Protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of overtemperature. In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at input voltages above $V_1$ = 22 V. The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to an oscillatory behavior of the output voltage until the fault is removed. However, a junction temperature above 150 °C is outside the maximum rating and therefore reduces the IC lifetime. The TLE4678-2 allows a negative supply voltage. However, several small currents are flowing into the IC increasing its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity condition. Figure 3 Block Diagram Voltage Regulator Circuit Figure 4 Output Voltage vs. Input Voltage ### 5.2 Electrical Characteristics Voltage Regulator Table 4 Electrical Characteristics: Voltage Regulator $V_{\rm I}$ = 13.5 V, $T_{\rm i}$ = -40°C to +150 °C, all voltages with respect to ground, direction of currents as shown in Figure 3 (unless otherwise specified) | Parameter | Symbol | | Values | 3 | Unit | Note / Test Condition | Number | |--------------------------------------------------|-----------------------------------|------|--------|------|------|-------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Output Voltage | $V_{Q}$ | 4.9 | 5.0 | 5.1 | V | 0 mA $\leq I_{\rm Q} \leq$ 200 mA;<br>8 V $\leq V_{\rm I} \leq$ 18 V | P_5.2.1 | | Output Voltage | $V_{Q}$ | 4.9 | 5.0 | 5.1 | V | 0 mA $\leq I_Q \leq$ 150 mA;<br>6 V $\leq V_I \leq$ 18 V | P_5.2.2 | | Output Voltage | $V_{Q}$ | 4.9 | 5.0 | 5.1 | V | 0 mA $\leq I_Q \leq$ 100 mA;<br>18 V $\leq V_1 \leq$ 32 V<br>$T_1 \leq$ 105 °C <sup>1) 2)</sup> | P_5.2.3 | | Output Voltage | $V_{Q}$ | 4.9 | 5.0 | 5.1 | V | 0 mA $\leq I_Q \leq$ 10 mA;<br>32 V $\leq V_1 \leq$ 45 V<br>$T_j \leq$ 105 °C <sup>1) 2)</sup> | P_5.2.4 | | Output Voltage | $V_{Q}$ | 4.9 | 5.0 | 5.1 | V | 0.3 mA $\leq I_Q \leq$ 100 mA;<br>18 V $\leq V_I \leq$ 32 V <sup>1)</sup> | P_5.2.5 | | Output Voltage | $V_{Q}$ | 4.9 | 5.0 | 5.1 | V | 0.3 mA $\leq I_Q \leq$ 10 mA;<br>32 V $\leq V_1 \leq$ 45 V <sup>1)</sup> | P_5.2.6 | | Load Regulation steady-state | $ \mathrm{d}V_{\mathrm{Q,load}} $ | _ | 5 | 30 | mV | $I_{\rm Q}$ = 1 mA to 150 mA;<br>$V_{\rm I}$ = 6 V | P_5.2.7 | | Line Regulation steady-state | $ \mathrm{d}V_{\mathrm{Q,line}} $ | _ | 5 | 20 | mV | $V_1 = 6 \text{ V to } 32 \text{ V};$<br>$I_Q = 5 \text{ mA}$ | P_5.2.8 | | Power Supply Ripple Rejection | PSRR | 60 | 65 | _ | dB | $f_{\text{ripple}}$ = 100 Hz;<br>$V_{\text{ripple}}$ = 1 Vpp <sup>2)</sup> | P_5.2.9 | | Drop out Voltage $V_{dr} = V_{l} - V_{Q}$ | $V_{dr}$ | _ | 80 | 170 | mV | $I_{\rm Q}$ = 50 mA <sup>3)</sup> | P_5.2.10 | | Drop out Voltage $V_{dr} = V_{l} - V_{Q}$ | $V_{dr}$ | _ | 120 | 300 | mV | $I_{\rm Q}$ = 150 mA $^{3)}$ | P_5.2.11 | | Output Current Limitation | $I_{Q,max}$ | 201 | 350 | 500 | mA | $0 \text{ V} \le V_{Q} \le 4.8 \text{ V}$ | P_5.2.12 | | Reverse Current | $I_{Q}$ | -1.5 | -0.7 | _ | mA | $V_{\rm I}$ = 0 V; $V_{\rm Q}$ = 5 V | P_5.2.13 | | Reverse Current at Negative Input Voltage | $I_{l}$ | -2 | -1 | _ | mA | $V_{\rm I}$ = -14 V; $V_{\rm Q}$ = 0 V | P_5.2.14 | | Overtemperature Shutdown<br>Threshold | $T_{j,sd}$ | 151 | - | 200 | °C | $T_{\rm j}$ increasing <sup>2)</sup> | P_5.2.15 | | Overtemperature Shutdown<br>Threshold Hysteresis | $T_{j,hy}$ | _ | 20 | - | K | $T_{\rm j}$ decreasing <sup>2)</sup> | P_5.2.16 | <sup>1)</sup> See typical performance graph for details. <sup>2)</sup> Parameter not subject to production test; specified by design. <sup>3)</sup> Measured when the output voltage $V_{\rm Q}$ has dropped 100 mV from its nominal value. ### 5.3 Typical Performance Characteristics Voltage Regulator ## Output Voltage $V_{\rm Q}$ versus Junction Temperature $T_{\rm i}$ Dropout Voltage $V_{ m dr}$ versus Junction Temperature $T_{ m i}$ ## Output Current Limitation $I_{\mathrm{Qmax}}$ versus Input Voltage $V_{\mathrm{I}}$ Dropout Voltage $V_{\mathrm{dr}}$ versus Output Current $I_{\mathrm{Q}}$ ## Reverse Output Current $I_{\rm Q}$ versus Output Voltage $V_{\rm Q}$ Reverse Current $I_{\rm I}$ versus Input Voltage $V_{\rm I}$ ## Output Capacitor Series Resistor $ESR_{\rm CQ}$ versus Output Current $I_{\rm Q}$ Power Supply Ripple Rejection PSRR versus Frequency f ## Output Voltage $\Delta V_{\rm Q}$ versus Output Current $I_{\rm Q}$ #### **Load Transient Response** ## Output Voltage $\Delta V_{\rm Q}$ versus Input Voltage $V_{\rm I}$ **Line Transient Response** **Current Consumption** ## **6** Current Consumption ### 6.1 Electrical Characteristics Current Consumption Table 5 Electrical Characteristics: Current Consumption $V_1$ = 13.5 V, $T_i$ = -40°C to +150 °C, all voltages with respect to ground, direction of currents as shown in Figure 5 (unless otherwise specified). | Parameter | Symbol | | Values | ; | Unit | Note / Test Condition | Number | |------------------------------------------------------------------|----------|------|--------|------|------|------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Current Consumption Watchdog Deactivated $I_{q} = I_{1} - I_{Q}$ | $I_{q1}$ | _ | 60 | 80 | μΑ | $I_Q$ ≤ 200 μA; $T_j$ ≤ 25 °C<br>Watchdog deactivated | P_6.1.1 | | Current Consumption Watchdog Deactivated $I_q = I_1 - I_Q$ | $I_{q1}$ | _ | 70 | 85 | μА | $I_{\rm Q} \le 200~\mu{\rm A};~T_{\rm j} \le 85~{\rm ^{\circ}C}$<br>Watchdog deactivated | P_6.1.2 | | Current Consumption $I_q = I_1 - I_Q$ | $I_{q2}$ | - | 110 | 140 | μΑ | $I_{\rm Q}$ ≤ 2 mA; $T_{\rm j}$ ≤ 25 °C<br>Watchdog activated | P_6.1.3 | | Current Consumption $I_q = I_l - I_Q$ | $I_{q2}$ | _ | 120 | 155 | μΑ | $I_{\rm Q} \le$ 2 mA; $T_{\rm j} \le$ 85 °C<br>Watchdog activated | P_6.1.4 | | Current Consumption $I_q = I_l - I_Q$ | $I_{q2}$ | _ | 0.6 | 1.6 | mA | I <sub>Q</sub> = 50 mA | P_6.1.5 | | Current Consumption $I_q = I_l - I_Q$ | $I_{q2}$ | _ | 2 | 6 | mA | I <sub>Q</sub> = 150 mA | P_6.1.6 | Figure 5 Parameter Definition **Current Consumption** ### 6.2 Typical Performance Characteristics Current Consumption # Current Consumption $I_{\rm q}$ versus Junction Temperature $T_{\rm j}$ # Current Consumption $I_{\rm q}$ versus Junction Temperature $T_{\rm j}$ ## Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm O}$ Current Consumption $I_{\rm q}$ versus Input Voltage $V_{\rm l}$ #### 7 Reset Function #### 7.1 Description Reset Function The reset function provides several features: #### **Output Undervoltage Reset:** An output undervoltage condition is indicated by setting the Reset Output "RO" to "low". This signal might be used to reset a microcontroller during low supply voltage. #### **Power-On Reset Delay Time** The power-on reset delay time $t_{\rm d,PWR-ON}$ allows a microcontroller and oscillator to start up. This delay time is the time period from exceeding the upper reset switching threshold $V_{\rm RT,hi}$ until the reset is released by switching the reset output "RO" from "low" to "high". The power-on reset delay time $t_{\rm d,PWR-ON}$ is defined by an external delay capacitor $C_{\rm D}$ connected to pin "D" which is charged up by the delay capacitor charge current $I_{\rm D,ch}$ starting from $V_{\rm D}$ = 0 V. In case a power-on reset delay time $t_{\rm d,PWR-ON}$ different from the value for $C_{\rm D}$ = 100nF is required, the delay capacitor's value can be derived from the specified value given in **Table** "Power-on Reset Delay Time" on Page 20: $$C_{\rm D} = 100 \text{nF} \times t_{\rm d,PWR-ON} / t_{\rm d,PWR-ON,100 \text{nF}}$$ (1) with - t<sub>d.PWR-ON</sub>: Desired power-on reset delay time - $t_{d,PWR-ON,100nF}$ : Power-on reset delay time specified in Table "Power-on Reset Delay Time" on Page 20 - C<sub>D</sub>: Delay capacitor required. The formula is valid for $C_D \ge 10$ nF. For precise timing calculations consider also the delay capacitor's tolerance. #### **Undervoltage Reset Delay Time** Unlike the power-on reset delay time, the undervoltage reset delay time $t_{\rm d}$ considers a short output undervoltage event where the delay capacitor $C_{\rm D}$ is assumed to be discharged to $V_{\rm D}$ = $V_{\rm DST,lo}$ only before the charging sequence starts. Therefore, the undervoltage reset delay time $t_{\rm d}$ is defined by the delay capacitor charge current $I_{\rm D,ch}$ starting from $V_{\rm D}$ = $V_{\rm DST,lo}$ and the external delay capacitor $C_{\rm D}$ . A delay capacitor $C_{\rm D}$ for a different undervoltage reset delay time as specified in **Table** "Undervoltage Reset Delay Time" on Page 19 can be calculated similar as above: $$C_{\rm D} = 100 {\rm nF} \times t_{\rm d} / t_{\rm d,100 nF}$$ (2) with: - t<sub>d</sub>: Desired undervoltage reset delay time - $t_{d,100nF}$ : Power-on reset delay time specified in Table "Undervoltage Reset Delay Time" on Page 19 - C<sub>D</sub>: Delay capacitor required The formula is valid for $C_D \ge 10$ nF. For precise timing calculations consider also the delay capacitor's tolerance. #### **Reset Reaction Time** In case the output voltage of the regulator drops below the output undervoltage lower reset threshold $V_{\rm RT,lo}$ , the delay capacitor $C_{\rm D}$ is discharged rapidly. Once the delay capacitor's voltage has reached the lower delay switching threshold $V_{\rm DST,lo}$ , the reset output "RO" will be set to "low". In case of a very short drop of output voltage, may the delay capacitor voltage doesn't reach the lower delay switching threshold and therefore no "RO" = "low will be set. This prevents a microcontroller reset because of a very short distortion on output voltage. Typically the time of this fiter effect is about 550 ns ( $t_{\rm rr,blank}$ ). See also timing diagram on Page 18 Additionally to the delay capacitor discharge time $t_{\text{rr,d}}$ , an internal reaction time $t_{\text{rr,int}}$ applies. Hence, the total reset reaction rime $t_{\text{rr,total}}$ becomes: $$t_{\rm rr,total} = t_{\rm rr,int} + t_{\rm rr,d} \tag{3}$$ #### with - t<sub>rr.total</sub>: Total reset reaction time - t<sub>rr,int</sub>: Internal reset reaction time; see Table "Internal Reset Reaction Time" on Page 20. - t<sub>rr,q</sub>: Delay capacitor discharge time. For a capacitor C<sub>D</sub> different from the value specified in Table "Delay Capacitor Discharge Time" on Page 20, see typical performance graphs. #### Reset Ouput "RO" The reset output "RO" is an open collector output with an integrated pull-up resistor. In case a lower-ohmic "RO" signal is desired, an external pull-up resistor to the output "Q" can be connected. Since the maximum "RO" sink current is limited, the optional external resistor $R_{\rm RO,ext}$ must not below as specified in Table "Reset Output" on Page 19. #### Reset Output "RO" Low for $V_0 \ge 1 \text{ V}$ In case of an undervoltage reset condition reset output "RO" is held "low" for $V_Q \ge 1 \text{ V}$ , even if the input voltage $V_I$ is 0 V. This is achieved by supplying the reset circuit from the output capacitor. #### **Reset Adjust Function** The undervoltage reset switching threshold can be adjusted according to the application's needs by connecting an external voltage divider ( $R_{ADJ1}$ , $R_{ADJ2}$ ) at pin "RADJ". For selecting the default threshold connect pin "RADJ" to GND. The reset adjustment range is given in **Table** "**Reset Adjustment Range**" on **Page 19**. When dimensioning the voltage divider, take into consideration that there will be an additional current constantly flowing through the resistors. With a voltage divider connected, the reset switching threshold $V_{\rm RT,new}$ is calculated as follows (neglecting the Reset Adjust Pin Current $I_{\rm RADJ}$ ): $$V_{\text{RT,new}} = V_{\text{RADJ,th}} \times (R_{\text{ADJ},1} + R_{\text{ADJ},2}) / R_{\text{ADJ},2}$$ (4) #### with - $V_{\rm RT,new}$ : Desired reset switching threshold. - $R_{ADJ,1}$ , $R_{ADJ,2}$ : Resistors of the external voltage divider, see **Figure 6**. - V<sub>RADJ,th</sub>: Reset adjust switching threshold given in Table "Reset Adjust" on Page 19. Data Sheet 17 Rev. 1.0, 2014-03-03 Figure 6 Block Diagram Reset Circuit Figure 7 Timing Diagram Reset #### 7.2 Electrical Characteristics Reset Function Table 6 Electrical Characteristics: Reset Function $V_{\rm I}$ = 13.5 V, $T_{\rm j}$ = -40°C to +150 °C, all voltages with respect to ground, direction of currents as shown in Figure 6 (unless otherwise specified). | Parameter | Symbol | | Values | 3 | Unit | Note / Test Condition | Number | |--------------------------------------------------------|-------------------------|---------|--------|---------|--------|-------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Output Undervoltage Reset C | Comparato | Default | Values | (Pin RA | DJ = G | ND) | • | | Output Undervoltage Reset<br>Lower Switching Threshold | $V_{RT,lo}$ | 4.6 | 4.7 | 4.8 | V | $V_{\rm I}$ = 0 V $V_{\rm Q}$ decreasing RADJ = GND | P_7.2.1 | | Output Undervoltage Reset<br>Upper Switching Threshold | $V_{RT,hi}$ | 4.7 | 4.8 | 4.9 | V | $V_{\rm I}$ within operating range $V_{\rm Q}$ increasing RADJ = GND | P_7.2.2 | | Output Undervoltage Reset<br>Switching Hysteresis | $V_{RT,hy}$ | 60 | 120 | _ | mV | $V_{\rm I}$ within operating range RADJ = GND. | P_7.2.3 | | Output Undervoltage Reset<br>Headroom | $V_{RH}$ | 250 | 300 | _ | mV | Calculated Value: $V_{\rm Q}$ - $V_{\rm RT,lo}$ $V_{\rm I}$ within operating range $I_{\rm Q}$ = 50 mA RADJ = GND | P_7.2.4 | | Reset Threshold Adjustment | 1 | | | | | | | | Reset Adjust<br>Lower Switching Threshold | $V_{RADJ,th}$ | 1.176 | 1.20 | 1.224 | V | $V_{\rm I}$ = 0 V<br>3.2 V $\leq V_{\rm Q}$ < 4.6 V | P_7.2.5 | | Reset Adjustment Range 1) | $V_{\mathrm{RT,range}}$ | 3.20 | _ | 4.60 | V | _ | P_7.2.6 | | Reset Output RO | | | - | - 1 | 1 | | 1 | | Reset Output Low Voltage | $V_{RO,low}$ | _ | 0.2 | 0.4 | V | $V_{\rm I}$ = 0 V;<br>1 V ≤ $V_{\rm Q}$ ≤ $V_{\rm RT,low}$<br>$R_{\rm RO,ext}$ = 3.3 k $\Omega$ | P_7.2.8 | | Reset Output<br>External Pull-up Resistor to Q | $R_{RO,ext}$ | 3 | - | - | kΩ | $V_{\rm I}$ = 0 V;<br>1 V ≤ $V_{\rm Q}$ ≤ $V_{\rm RT,low}$<br>$V_{\rm RO}$ = 0.4 V | P_7.2.9 | | Reset Output<br>Internal Pull-up Resistor | $R_{RO}$ | 20 | 30 | 45 | kΩ | internally connected to Q | P_7.2.10 | | Reset Delay Timing | | | | | | | | | Upper Delay<br>Switching Threshold | $V_{DST,hi}$ | _ | 1.21 | _ | V | _ | P_7.2.11 | | Lower Delay<br>Switching Threshold | $V_{\mathrm{DST,lo}}$ | _ | 0.30 | _ | V | _ | P_7.2.12 | | Delay Capacitor<br>Charge Current | $I_{D,ch}$ | _ | 2.8 | _ | μΑ | V <sub>D</sub> = 1 V | P_7.2.13 | | Delay Capacitor<br>Reset Discharge Current | $I_{\mathrm{DR,dsch}}$ | - | 80 | _ | mA | <i>V</i> <sub>D</sub> = 1 V | P_7.2.14 | | Undervoltage Reset Delay<br>Time | t <sub>d,100nF</sub> | 20 | 31 | 45 | ms | Calculated value; $C_{\rm D}$ = 100 nF $^{2)}$ ; $C_{\rm D}$ discharged to $V_{\rm DST,lo}$ | P_7.2.15 | ### Table 6 Electrical Characteristics: Reset Function (cont'd) $V_{\rm I}$ = 13.5 V, $T_{\rm j}$ = -40°C to +150 °C, all voltages with respect to ground, direction of currents as shown in Figure 6 (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |-----------------------------------|----------------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Power-on Reset Delay Time | t <sub>d,PWR</sub> -<br>ON,100nF | 28 | 43 | 64 | ms | Calculated value;<br>$C_{\rm D}$ = 100 nF <sup>2)</sup> ;<br>$C_{\rm D}$ discharged to 0 V; | P_7.2.16 | | Internal Reset Reaction Time | $t_{\rm rr,int}$ | _ | 9 | 15 | μs | $C_{\rm D}$ = 0 nF | P_7.2.17 | | Delay Capacitor<br>Discharge Time | <i>t</i> <sub>rr,d,100nF</sub> | _ | 1.5 | 3 | μs | $C_{\rm D}$ = 100 nF $^{2)}$ | P_7.2.18 | | Total Reset Reaction Time | t <sub>rr,total,100n</sub> F | _ | 10.5 | 18 | μs | Calculated Value:<br>$t_{\text{rr,d,100nF}} + t_{\text{rr,int}}$ ;<br>$C_{\text{D}} = 100 \text{ nF}^{2}$ | P_7.2.19 | <sup>1)</sup> Related Parameters ( $V_{\rm RT,hi}$ , $V_{\rm RT,hy}$ ) are scaled linear when the Reset Switching Threshold is modified. <sup>2)</sup> For programming a different delay and reset reaction time, see Chapter 7.1. ## 7.3 Typical Performance Characteristics Reset Function # Undervoltage Reset Switching Thresholds $V_{\rm RT,LOW}$ , $V_{\rm RT,HIGH}$ versus Junction Temperature $T_{\rm i}$ ## Reset Delay Time $t_{\rm d}$ , $t_{\rm d,PWR\text{-}ON}$ versus Delay Capacitor $C_{\rm D}$ ### 8 Watchdog Function #### 8.1 Description The TLE4678-2 features a load dependent watchdog function with a programmable activating threshold as well as a programmable watchdog timing. The watchdog function monitors a microcontroller, including time base failures. In case of a missing rising edge within a certain pulse repetition time, the watchdog output is set to 'low'. The programming of the expected watchdog pulse repetition time can be easily done by an external reset delay capacitor. The watchdog output "WO" is separated from the reset output "RO". Hence, the watchdog output might be used as an interrupt signal for the microcontroller independent from the reset signal. It is possible to interconnect pin "WO" and pin "RO" in order to establish a wire-or function with a dominant low signal. #### **Programmable Watchdog Activation Threshold and Hysteresis** In case a microcontroller is set to sleep mode or to low power mode, its current consumption is very low and the controller might not be able to send any watchdog pulses to the regulators watchdog input "WI". In order to avoid unwanted wake-up signals due to missing edges at pin "WI", the TLE4678-2 watchdog function can be activated dependent on the regulator's output current. The TLE4678-2 comprises a default watchdog activating threshold $I_{\rm Q,WDact,th}$ with a small hysteresis $I_{\rm Q,WDact,hy}$ which is modifiable by an external resistor $R_{\rm WADJ,ext}$ connected to the pin "WADJ". For using the default watchdog activating threshold, leave pin "WADJ" open. The following tabel shows the external resisistor $R_{\text{WADJ,ext}}$ that is needed at pin "WADJ" for activating/deactivating the watchdog at a desired output current $I_{\text{Q,WDdeact,th}}$ , $I_{\text{Q,WDdeact,th}}$ . Table 7 | R <sub>WADJ,ext</sub> [kOhm)] | I <sub>Q,WDact,th</sub> [mA] | I <sub>Q,WDdeact,th</sub> [mA] | I <sub>Q,WDact,hy</sub> [μΑ] | |-------------------------------|------------------------------|--------------------------------|------------------------------| | 4000 | 1.015 | 0.987 | 28 | | 470 | 1.339 | 1.310 | 29 | | 220 | 1.761 | 1.700 | 61 | | 100 | 2.728 | 2.612 | 116 | | 50 | 4.435 | 4.217 | 219 | | 33 | 6.333 | 6.016 | 318 | | 20 | 9.792 | 9.310 | 482 | | 10 | 18.523 | 17.838 | 685 | | 7.5 | 24.198 | 23.472 | 725 | Figure 8 Block Diagram Watchdog Circuit #### Watchdog Output "WO" The watchdog output "WO" is an open collector output with an integrated pull-up resistor. In case a lower-ohmic "WO" signal is desired, an external pull-up resistor to the output "Q" can be connected. Since the maximum "WO" sink current is limited, the optional external resistor $R_{\rm WO,ext}$ needs to be sized to comply with the watchdog output sink current (see Table "Watchdog Output Low Voltage" on Page 25 and Table "Watchdog Output Maximum Sink Current" on Page 25). #### Watchdog Input "WI" The watchdog is triggered by an positive edge at the watchdog input "WI". The signal is filtered by a bandpass filter and therefore its amplitude and slope has to comply with the specification Table "Watchdog Input" on Page 25 to Table "Watchdog Input Signal Slew Rate" on Page 25. For details on the test pulse applied, see Figure 9. Figure 9 Test Pulses Watchdog Input WI #### **Watchdog Timing** Positive edges at the watchdog input pin "WI" are expected within the watchdog trigger time frame $t_{\text{WI,tr}}$ , otherwise a low signal at pin "WO" is generated. If a watchdog low signal at pin "WO" is generated, it remains low for $t_{\text{WD,lo}}$ . All watchdog timings are defined by charging and discharging the capacitor $C_{\text{D}}$ at pin "D". Thus, the watchdog timing can be programmed by selecting $C_{\text{D}}$ . For timing details see also **Figure 10**. In case a watchdog trigger time period $t_{WI,tr}$ different from the value for $C_D$ = 100nF is required, the delay capacitor's value can be derived from the specified value given in **Table "Watchdog Trigger Time" on Page 26**: $$C_{\rm D} = 100 \,\rm nF \times t_{Wl,tr} / t_{Wl,tr,100 \,\rm nF}$$ (5) The watchdog output low time $t_{\rm WD,lo}$ and the watchdog period $t_{\rm WD,p}$ then becomes: $$t_{\text{WD,lo}} = t_{\text{WD,lo,100nF}} \times C_{\text{D}} / 100\text{nF}$$ (6) $$t_{\text{WD,p}} = t_{\text{WI,tr}} + t_{\text{WD,lo}} \tag{7}$$ The formula is valid for $C_D \ge 10$ nF. For precise timing calculations consider also the delay capacitor's tolerance. Figure 10 Timing Diagram Watchdog ## 8.2 Electrical Characteristics Watchdog Function Table 8 Electrical Characteristics: Watchdog Function $V_{\rm I}$ = 13.5 V, $T_{\rm i}$ = -40°C to +150 °C, all voltages with respect to ground, direction of currents as shown in Table 8 (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |-----------------------------------------------|-----------------------------------------|----------|-----------|-----------|--------|-------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Default Watchdog Activating 1 | hreshold ( | pin WA | DJ left o | pen) | | | | | Watchdog Activating Threshold | $I_{Q,WDact,th}$ | 0.65 | 1.1 | 1.65 | mA | $I_{Q}$ increasing | P_8.2.1 | | Watchdog Deactivating Threshold | $I_{\rm Q,WDdeact,t}$ h | 0.55 | 0.9 | _ | mA | $I_{Q}$ decreasing | P_8.2.2 | | Watchdog Activating Threshold Hysteresis | $I_{\mathrm{Q,WDact,hy}}$ | _ | 26 | _ | μΑ | _ | P_8.2.3 | | Adjustable Watchdog Activation | ng Thresho | old (ext | ernal res | sistor co | nnecte | d to pin WADJ) | 1 | | Watchdog Activating Threshold | $I_{ m Q,WDact,th}$ | _ | 1.76 | _ | mA | $I_{\rm Q}$ increasing $R_{\rm WADJ,ext}$ = 220 k $\Omega^{1)}$ <sup>2)</sup> | P_8.2.4 | | Watchdog Deactivating Threshold | $I_{ m Q,WDdeact,t}$ h | _ | 1.70 | - | mA | $I_{\rm Q}$ decreasing $R_{\rm WADJ,ext}$ = 220 k $\Omega^{1)}$ <sup>2)</sup> | P_8.2.5 | | Watchdog Activating Threshold Hysteresis | $I_{\mathrm{Q,WDact,hy}}$ | _ | 60 | _ | μA | $R_{\text{WADJ,ext}} = 220 \text{ k}\Omega^{1)}^{2}$ | P_8.2.6 | | Watchdog Input WI | | 1 | | | | | | | Watchdog Input<br>Low Signal Valid | $V_{WI,lo}$ | _ | _ | 0.8 | V | _ 3) | P_8.2.7 | | Watchdog Input<br>High Signal Valid | $V_{WI,hi}$ | 2.6 | _ | - | V | _ 3) | P_8.2.8 | | Watchdog Input High Signal Pulse Length | $t_{WI,p}$ | 0.5 | _ | - | μs | $V_{\rm WI} \ge V_{\rm WI,high}^{3)}$ | P_8.2.9 | | Watchdog Input Signal<br>Slew Rate | $\mathrm{d}V_{\mathrm{WI}}/\mathrm{d}t$ | 1 | _ | - | V/µs | $V_{\text{WI,low}} \le V_{\text{WI}} \le V_{\text{WI,high}}^{3)}$ | P_8.2.10 | | Watchdog Input Signal Frequency Capture Range | $f_{WI}$ | _ | _ | 1 | MHz | Square Wave,<br>50% Duty Cycle <sup>3)</sup> | P_8.2.11 | | Watchdog Output WO | 1 | | | " | " | | l . | | Watchdog Output<br>Low Voltage | $V_{ m WO,low}$ | _ | 0.2 | 0.4 | V | $I_{\rm WO}$ = 1 mA;<br>Watchdog active;<br>$V_{\rm WI}$ = 0 V | P_8.2.12 | | Watchdog Output<br>Maximum Sink Current | $I_{\mathrm{WO,max}}$ | 1.5 | 13 | 30 | mA | $V_{\rm WO}$ = 0.8 V;<br>Watchdog active;<br>$V_{\rm WI}$ = 0 V | P_8.2.13 | | Watchdog Output<br>Internal Pull-up Resistor | $R_{WO}$ | 20 | 30 | 45 | kΩ | _ | P_8.2.14 | | Watchdog Timing | • | | • | | • | | | | Delay Capacitor Charge Current | $I_{D}$ | _ | 2.78 | _ | μΑ | V <sub>D</sub> = 1 V | P_8.2.15 | | Delay capacitor watchdog discharge current | $I_{ m DW, disch}$ | _ | 1.39 | _ | μA | <i>V</i> <sub>D</sub> = 1 V | P_8.2.16 | #### Table 8 Electrical Characteristics: Watchdog Function (cont'd) $V_{\rm I}$ = 13.5 V, $T_{\rm i}$ = -40°C to +150 °C, all voltages with respect to ground, direction of currents as shown in Table 8 (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |---------------------------------|---------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Upper watchdog timing threshold | $V_{DW,hi}$ | _ | 1.2 | _ | V | - | P_8.2.17 | | Lower watchdog timing threshold | $V_{DW,lo}$ | _ | 0.7 | _ | V | _ | P_8.2.18 | | Watchdog Trigger Time | t <sub>WI,tr,100nF</sub> | 24 | 36 | 54 | ms | Calculated value; $C_{\rm D}$ = 100 nF <sup>4)</sup> | P_8.2.19 | | Watchdog Output Low Time | t <sub>WD,lo,100n</sub> F | 12 | 18 | 27 | ms | Calculated value; $C_{\rm D}$ = 100 nF <sup>4)</sup> $V_{\rm Q}$ > $V_{\rm RT,lo}$ | P_8.2.20 | | Watchdog Period | t <sub>WD,p,100nF</sub> | 36 | 54 | 81 | ms | Calculated value; $t_{\rm WI,tr,100nF}$ + $t_{\rm WD,lo,100nF}$ $C_{\rm D}$ = 100 nF $^{4)}$ | P_8.2.21 | <sup>1)</sup> For details see Table 7. <sup>2)</sup> Not subject to production test, specified by design. <sup>3)</sup> For details on the test pulse applied, see Figure 9. <sup>4)</sup> For programming a different watchdog timing, see Chapter 8.1.. ## 8.3 Typical Performance Characteristics Standard Watchdog Function # Watchdog Activating Threshold $I_{\rm Q,WDact,th}$ versus External Resistor $R_{\rm WADJ,ext}$ ## Watchdog Trigger Time $t_{\mathrm{WI,tr}}$ versus Delay Capacitor $C_{\mathrm{D}}$ # Watchdog Deactivating Threshold $I_{\rm Q,WDdeact,th}$ versus External Resistor $R_{\rm WADJ,ext}$ Watchdod Activation Threshold Hysteresis $I_{\mathrm{Q,WDact,hy}}$ versus External Resistor $R_{\mathrm{WADJ,ext}}$ **Application Information** ### 9 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. #### 9.1 Application Diagram Figure 11 Application Diagram ### 9.2 Selection of External Components #### 9.2.1 Input Pin The typical input circuitry for a linear voltage regulator is shown in the application diagram above. A ceramic capacitor at the input, in the range of 100nF to 470nF, is recommended to filter out the high frequency disturbances imposed by the line e.g. ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB. An aluminum electrolytic capacitor in the range of $10\mu\text{F}$ to $470\mu\text{F}$ is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB. An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to over-voltage above 45 V. The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in case of possible external disturbances. #### 9.2.2 Output Pin An output capacitor is mandatory for the stability of linear voltage regulators. The requirement to the output capacitor is given in "Functional Range" on Page 8. The graph "Output Capacitor Series Resistor ESRCQ versus Output Current IQ" on Page 12 shows the stable operation range of the device. TLE4678-2 is designed to be stable with extremely low ESR capacitors. According to the automotive requirements, ceramic capacitors with X5R or X7R dielectrics are recommended. The output capacitor should be placed as close as possible to the regulator's output and GND pins and on the same side of the PCB as the regulator itself. #### **Application Information** In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled. #### 9.3 Thermal Considerations Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated: $$P_{\rm D} = (V_{\rm I} - V_{\rm Q}) \times I_{\rm Q} + V_{\rm I} \times I_{\rm Q} \tag{8}$$ with - $P_{\mathsf{D}}$ : continuous power dissipation - $V_1$ : input voltage - $V_{\rm O}$ : output voltage - $I_Q$ : output current - I<sub>q</sub>: quiescent current The maximum acceptable thermal resistance $R_{thJA}$ can then be calculated: $$R_{\text{thJA,max}} = (T_{\text{j,max}} - T_{\text{a}}) / P_{\text{D}}$$ (9) with - T<sub>i.max</sub>: maximum allowed junction temperature - T<sub>a</sub>: ambient temperature Based on the above calculation the proper PCB type and the necessary heat sink area can be determined with reference to the specification in "Thermal Resistance" on Page 8. #### Example Application conditions: $$V_{\rm I}$$ = 13.5V $V_{\rm Q}$ = 5V $I_{\rm Q}$ = 50mA $T_{\rm a}$ = 85°C Calculation of $R_{\text{th,IA max}}$ : $$\begin{split} P_{\rm D} &= (V_{\rm I} - V_{\rm Q}) \times I_{\rm Q} + V_{\rm I} \times I_{\rm q} \\ &= (13.5 {\rm V} - 5 {\rm V}) \times 50 {\rm mA} + 13.5 {\rm V} \times 1.6 {\rm mA} \\ &= 0.425 {\rm W} + 0.022 {\rm W} \\ &= 0.447 {\rm W} \\ R_{\rm thJA,max} &= (T_{\rm j,max} - T_{\rm a}) \, / \, P_{\rm D} \\ &= (150 {\rm ^{\circ}C} - 85 {\rm ^{\circ}C}) \, / \, 0.447 {\rm W} = 145.41 {\rm K/W} \end{split}$$ As a result, the PCB design must ensure a thermal resistance $R_{\text{thJA}}$ lower than 145.41 K/W. According to "Thermal Resistance" on Page 8, at least 300 mm<sup>2</sup> heatsink area is needed on the FR4 1s0p PCB, or the FR4 2s2p board can be used. **Application Information** ### 9.4 Reverse Polarity Protection TLE4678-2 is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in "Absolute Maximum Ratings" on Page 7 must be kept. The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shut down circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design. #### 9.5 Further Application Information · For further information you may contact http://www.infineon.com/ **Package Outlines** ## 10 Package Outlines Figure 12 PG-TSON10 #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). **Revision History** ## 11 Revision History | Revision | Date | Changes | |----------|------------|-----------------| | 1.0 | 2014-03-03 | Initial version | Edition 2014-03-03 Published by Infineon Technologies AG 81726 Munich, Germany © 2014 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.