# Product Document # **AS7262** # 6-Channel Visible Spectral\_ID Device with Electronic Shutter and Smart Interface # **General Description** The AS7262 is a cost-effective multi-spectral sensor-on-chip solution designed to address spectral ID applications. This highly integrated device delivers 6-channel multi-spectral sensing in the visible wavelengths from approximately 430nm to 670nm with full-width half-max (FWHM) of 40nm. An integrated LED driver with programmable current is provided for electronic shutter applications. The AS7262 integrates Gaussian filters into standard CMOS silicon via nano-optic deposited interference filter technology and is packaged in an LGA package that provides a built in aperture to control the light entering the sensor array. Control and spectral data access is implemented through either the I<sup>2</sup>C register set, or with a high level AT Spectral Command set via a serial UART. Ordering Information and Content Guide appear at end of datasheet. # **Key Benefits & Features** The benefits and features of AS7262, 6-Channel Visible Spectral\_ID Device with Electronic Shutter and Smart Interface are listed below: Figure 1: Added Value of Using AS7262 | Benefits | Features | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | Compact 6-channel spectrometry solution | 6 visible channels: 450nm, 500nm, 550nm, 570nm,<br>600nm and 650nm, each with 40nm FWHM | | <ul> <li>Simple text-based command interface via<br/>UART, or direct register read and write with<br/>interrupt on sensor ready option on I<sup>2</sup>C</li> </ul> | UART or I <sup>2</sup> C slave digital Interface | | Lifetime-calibrated sensing with minimal drift<br>over time or temperature | Visible filter set realized by silicon interference filters | | No additional signal conditioning required | 16-bit ADC with digital access | | Electronic shutter control/synchronization | Programmable LED drivers | | Low voltage operation | • 2.7V to 3.6V with I <sup>2</sup> C interface | | Small, robust package, with built-in aperture | • 20-pin LGA package 4.5mm x 4.7mm x 2.5mm<br>-40°C to 85°C temperature range | # **Applications** The AS7262 applications include: - Portable spectrometry - Horticulture - Color matching and identification - Authentication and brand protection - Precision color tuning/calibration # **Block Diagram** The system blocks of this device are shown below. Figure 2: AS7262 Visible Spectral\_ID System Page 2 Datasheet, Public Document Feedback [v4-00] 2022-Nov-30 # **Pin Assignments** The device pin assignments are described below. Figure 3: Pin Diagram of AS7262 (Top View) Figure 4: Pin Description of AS7262 | Pin Number | Pin Name | Description | |------------|----------------------|--------------------------------------------------------------------------------| | 1 | NF | Not Functional. Do not connect. | | 2 | RESN | Reset, Active LOW. | | 3 | SCK | SPI Serial Clock. | | 4 | MOSI | SPI Master Out Slave In. | | 5 | MISO | SPI Master In Slave Out. | | 6 | CSN_EE | Chip Select for external serial Flash memory, Active LOW. | | 7 | CSN_SD | Chip Select for SD Card Interface, Active LOW. | | 8 | I <sup>2</sup> C_ENB | Select UART (Low) or I <sup>2</sup> C (High) Operation. | | 9 | NF | Not Functional. Do not connect. | | 10 | NF | Not Functional. Do not connect. | | 11 | RX/SCL_S | RX (UART) or SCL_S (I <sup>2</sup> C Slave) Depending on I <sup>2</sup> C_ENB. | | 12 | TX/SDA_S | TX (UART) or SDA_S (I <sup>2</sup> C Slave) Depending on I <sup>2</sup> C_ENB. | | 13 | INT | Interrupt, Active LOW. | | 14 | VDD2 | Voltage Supply. | **Datasheet, Public** [v4-00] 2022-Nov-30 | Pin Number | Pin Name | Description | |------------|----------|----------------------------------------------------| | 15 | LED_DRV | LED Driver Output for Driving LED, Current Sink. | | 16 | GND | Ground. | | 17 | VDD1 | Voltage Supply. | | 18 | LED_IND | LED Driver Output for Indicator LED, Current Sink. | | 19 | NF | Not Functional. Do not connect. | | 20 | NF | Not Functional. Do not connect. | Page 4 Document Feedback # **Absolute Maximum Ratings** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The device is not designed for high energy UV (ultraviolet) environments, including upward looking outdoor applications, which could affect long term optical performance. Figure 5: Absolute Maximum Ratings of AS7262 | Symbol | Parameter | Min | Max | Units | Comments | | | | | | | | | |----------------------|---------------------------------------|-----------|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | | Electrical Parameters | | | | | | | | | | | | | | V <sub>DD1_MAX</sub> | Supply voltage VDD1 | -0.3 | 5 | V | Pin VDD1 to GND | | | | | | | | | | V <sub>DD2_MAX</sub> | Supply voltage VDD2 | -0.3 | 5 | V | Pin VDD2 to GND | | | | | | | | | | V <sub>DD_IO</sub> | Input/Output pin voltage | -0.3 | VDD+0.3 | V | Input/Output Pin to GND | | | | | | | | | | I <sub>SCR</sub> | Input current<br>(latch-up immunity) | ± | 100 | mA | JESD78D | | | | | | | | | | | Electrostatic Discharge | | | | | | | | | | | | | | ESD <sub>HBM</sub> | Electrostatic discharge HBM | V | JS-001-2014 | | | | | | | | | | | | ESD <sub>CDM</sub> | Electrostatic discharge CDM | ± : | 500 | V | JSD22-C101F | | | | | | | | | | | Temperature | Ranges an | d Storage C | onditions | | | | | | | | | | | T <sub>STRG</sub> | Storage temperature range | -40 | 85 | °C | | | | | | | | | | | T <sub>BODY</sub> | BODY Package body temperature | | 260 | °C | IPC/JEDEC J-STD-020 The reflow peak soldering temperature (body temperature) is specified according to IPC/JEDEC J-STD-020 "Moisture/Reflow Sensitivity Classification for Non-hermetic Solid State Surface Mount Devices." | | | | | | | | | | RH <sub>NC</sub> | Relative humidity<br>(non-condensing) | 5 | 85 | % | | | | | | | | | | | MSL | Moisture sensitivity level | | 3 | | Maximum floor life time of 168 hours | | | | | | | | | Datasheet, PublicPage 5[v4-00] 2022-Nov-30Document Feedback # **Electrical Characteristics** All limits are guaranteed with VDD = VDD1 = VDD2 = 3.3V, $T_{AMB} = 25^{\circ}C$ . The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. Figure 6: Electrical Characteristics of AS7262 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | | |-------------------------|-----------------------------------------------------------|----------------------------|------|-----|------|------|--|--|--|--|--|--|--| | | General Operating Conditions | | | | | | | | | | | | | | VDD1 /VDD2 | Voltage operating supply | UART interface | 2.97 | 3.3 | 3.6 | V | | | | | | | | | VDD1 /VDD2 | Voltage operating supply | I <sup>2</sup> C Interface | 2.7 | 3.3 | 3.6 | V | | | | | | | | | T <sub>AMB</sub> | Operating temperature | | -40 | 25 | 85 | °C | | | | | | | | | I <sub>VDD</sub> | Operating current | | | | 5 | mA | | | | | | | | | | Int | ernal RC Oscillator | | | | | | | | | | | | | F <sub>OSC</sub> | Internal RC oscillator frequency | | 15.7 | 16 | 16.3 | MHz | | | | | | | | | t <sub>JITTER</sub> (1) | Internal clock jitter | @25°C | | | 1.2 | ns | | | | | | | | | | Те | mperature Sensor | I | | I | | | | | | | | | | D <sub>TEMP</sub> | Absolute accuracy of the internal temperature measurement | | -8.5 | | 8.5 | °C | | | | | | | | | | | Indicator LED | l | | | • | | | | | | | | | I <sub>IND</sub> | LED current | | 1 | 4 | 8 | mA | | | | | | | | | I <sub>ACC</sub> | Accuracy of current | | -30 | | 30 | % | | | | | | | | | V <sub>LED</sub> | Voltage range of connected LED | Vds of current sink | 0.3 | | VDD | V | | | | | | | | | | LED_DRV | | | | | | | | | | | | | | I <sub>LED1</sub> | LED current | 12.5, 25, 50 or 100 | 12.5 | | 100 | mA | | | | | | | | | I <sub>ACC</sub> | Accuracy of current | | -10 | | 10 | % | | | | | | | | | V <sub>LED</sub> | Voltage range of connected<br>LED | Vds of current sink | 0.3 | | VDD | V | | | | | | | | Page 6Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | |-----------------------------------|--------------------------------|---------------|----------|-----|----------|------|--|--|--|--|--| | | Digital Inputs and Outputs | | | | | | | | | | | | I <sub>IH</sub> , I <sub>IL</sub> | Logic input current | Vin=0V or VDD | -1 | | 1 | μΑ | | | | | | | I <sub>IL RESN</sub> | Logic input current (RESN pin) | Vin=0V | -1 | | -0.2 | mA | | | | | | | V <sub>IH</sub> | CMOS logic high input | | 0.7* VDD | | VDD | V | | | | | | | V <sub>IL</sub> | CMOS logic low input | | 0 | | 0.3* VDD | V | | | | | | | V <sub>OH</sub> | CMOS logic high output | l=1mA | | | VDD-0.4 | V | | | | | | | V <sub>OL</sub> | CMOS logic low output | l=1mA | | | 0.4 | V | | | | | | | t <sub>RISE</sub> (1) | Current rise time | C(Pad)=30pF | | | 5 | ns | | | | | | | t <sub>FALL</sub> (1) | Current fall time | C(Pad)=30pF | | | 5 | ns | | | | | | #### Note(s): 1. Guaranteed, not tested in production # **Timing Characteristics** Figure 7: AS7262 I<sup>2</sup>C Slave Timing Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | |---------------------|----------------------------------------|----------------------------------------------|-----|-----|-----|------|--|--|--|--|--| | | I <sup>2</sup> C Interface | | | | | | | | | | | | f <sub>SCLK</sub> | SCL clock frequency | | | | 400 | kHz | | | | | | | t <sub>BUF</sub> | Bus free time between a STOP and START | | 1.3 | | | μs | | | | | | | t <sub>HS:STA</sub> | Hold time (Repeated) START | | 0.6 | | | μs | | | | | | | t <sub>LOW</sub> | LOW period of SCL Clock | | 1.3 | | | μs | | | | | | | t <sub>HIGH</sub> | HIGH period of SCL Clock | | 0.6 | | | μs | | | | | | | t <sub>SU:STA</sub> | Setup time for a repeated START | | 0.6 | | | μs | | | | | | | t <sub>HS:DAT</sub> | Data hold time | | 0 | | 0.9 | μs | | | | | | | t <sub>SU:DAT</sub> | Data setup time | | 100 | | | ns | | | | | | | t <sub>R</sub> | Rise time of both SDA and SCL | | | | 300 | ns | | | | | | | t <sub>F</sub> | Fall time of both SDA and SCL | | | | 300 | ns | | | | | | | t <sub>SU:STO</sub> | Setup time for STOP condition | | 0.6 | | | μs | | | | | | | C <sub>B</sub> | Capacitive load for each bus line | CB — total capacitance of one bus line in pF | | | 400 | pF | | | | | | | C <sub>I/O</sub> | I/O capacitance (SDA, SCL) | | | | 10 | pF | | | | | | Figure 8: I<sup>2</sup>C Slave Timing Diagram Page 8Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 Figure 9: AS7262 SPI Timing Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | |-----------------------|---------------------|-------------------------------------------------------------------|-------|-----|-----|------|--|--|--|--|--| | | SPI Interface | | | | | | | | | | | | f <sub>SCK</sub> | Clock frequency | | 0 | | 16 | MHz | | | | | | | t <sub>SCK_H</sub> | Clock high time | | 31.25 | | | ns | | | | | | | t <sub>SCK_L</sub> | Clock low time | | 31.25 | | | ns | | | | | | | t <sub>SCK_RISE</sub> | SCK rise time | | 5 | | | ns | | | | | | | t <sub>SCK_FALL</sub> | SCK fall time | | 5 | | | ns | | | | | | | t <sub>CSN_S</sub> | CSN setup time | Time between CSN high-low transition to first SCK high transition | 5 | | | ns | | | | | | | t <sub>CSN_H</sub> | CSN hold time | Time between last SCK falling edge and CSN low-high transition | 5 | | | ns | | | | | | | t <sub>CSN_DIS</sub> | CSN disable time | | 10 | | | ns | | | | | | | t <sub>DO_S</sub> | Data-Out setup time | | 5 | | | ns | | | | | | | t <sub>DO_H</sub> | Data-Out hold time | | 5 | | | ns | | | | | | | t <sub>DI_V</sub> | Data-In valid | | 10 | | | ns | | | | | | Figure 10: SPI Master Write Timing Diagram Datasheet, PublicPage 9[v4-00] 2022-Nov-30Document Feedback Figure 11: SPI Master Read Timing Diagram Page 10 Document Feedback # **Optical Characteristics** Figure 12: Optical Characteristics of AS7262 (Pass Band) (1) | Symbol | Parameter | Test Conditions | Channel<br>(nm) | Min | Тур | Max | Unit | |--------|-----------------------|-------------------------------------|-----------------|-----|------------------------|-----|----------------------------------| | V | Channel V | 5700K White LED <sup>(2), (4)</sup> | 450 | | 45 <sup>(3), (4)</sup> | | counts/<br>(μW/cm <sup>2</sup> ) | | В | Channel B | 5700K White LED <sup>(2), (4)</sup> | 500 | | 45 <sup>(3), (4)</sup> | | counts/<br>(μW/cm <sup>2</sup> ) | | G | Channel G | 5700K White LED <sup>(2), (4)</sup> | 550 | | 45 <sup>(3), (4)</sup> | | counts/<br>(μW/cm <sup>2</sup> ) | | Y | Channel Y | 5700K White LED <sup>(2), (4)</sup> | 570 | | 45 <sup>(3), (4)</sup> | | counts/<br>(μW/cm <sup>2</sup> ) | | 0 | Channel O | 5700K White LED <sup>(2), (4)</sup> | 600 | | 45 <sup>(3), (4)</sup> | | counts/<br>(μW/cm <sup>2</sup> ) | | R | Channel R | Incandescent (2), (4) | 650 | | 45 <sup>(3), (4)</sup> | | counts/<br>(μW/cm <sup>2</sup> ) | | FWHM | Full Width Half Max | | 40 | | 40 | | nm | | Wacc | Wavelength accuracy | | | | ±5 | | nm | | Dark | Dark channel counts | GAIN=64, T <sub>AMB</sub> =25°C | | | | 5 | counts | | PFOV | Package field of view | | | | ±20.0 | | deg | #### Note(s): - 1. Calibration and measurements are made using diffused light - 2. Each channel is tested with GAIN = 16x, Integration Time (INT\_T) = 166ms and VDD = VDD1 = VDD2 = 3.3V, $T_{AMB}$ =25°C - 3. The accuracy of the channel counts/ $\mu$ W/cm<sup>2</sup> is $\pm 12\%$ - 4. The light source is either a 5700K white LED with an irradiance of $\sim$ 600 $\mu$ W/cm<sup>2</sup>, or an incandescent light with an irradiance of $\sim\!1500~\mu\text{W/cm}^2~(300\text{-}1000\text{nm}). The energy at each channel~(V, B, G, Y, O, R) is calculated with a <math>\pm40\text{nm}$ bandwidth around the center and the context of co wavelengths (450nm, 500nm, 550nm, 570nm, 600nm, 650nm). Datasheet, Public Page 11 **Document Feedback** # **Typical Optical Characteristics** Figure 13: Spectral Responsivity Page 12 Document Feedback # **Detailed Description** Figure 14: **AS7262 Functional Block Diagram** # 6-Channel Visible Spectral\_ID Detector The AS7262 6-channel Spectral\_ID is a next-generation digital spectral sensor device. Each channel has a Gaussian filter characteristic with a full width half maximum (FWHM) bandwidth of 40nm. The sensor contains analog-to-digital converters (16-bit resolution ADC), which integrate the current from each channel's photodiode. Upon completion of the conversion cycle, the integrated result is transferred to the corresponding data registers. The transfers are double-buffered to ensure that the integrity of the data is maintained. Interference filters enable high temperature stability and minimal lifetime drift. Filter accuracy will be affected by the angle of incidence which itself is limited by integrated aperture and internal micro-lens structure. The aperture-limited field of view is ±20.0° to deliver specified accuracy. Datasheet, Public Page 13 **Document Feedback** ## **Data Conversion Description** AS7262 spectral conversion is implemented via two photodiode banks per device. Bank 1 consists of data from the V, G, B, Y photodiodes. Bank 2 consists of data from the G, Y, O, R photodiodes. Spectral conversion requires the integration time (IT in ms) set to complete. If both photodiode banks are required to complete the conversion, the 2<sup>nd</sup> bank requires an additional IT ms. Minimum IT for a single bank conversion is 2.8 ms. If data is required from all 6 photodiodes then the device must perform 2 full conversions (2 x Integration Time). The spectral conversion process is controlled with BANK Mode settings as follows: **BANK Mode 0:** Data will be available in registers V, B, G & Y (O and R registers will be zero) with conversions occurring continuously. **BANK Mode 1:** Data will be available in registers G, Y, O & R (V and B registers will be zero) with conversions occurring continuously. **BANK Mode 2:** Data will be available in registers V, B, G, Y, O & R with conversions occurring continuously. When the bank setting is Mode 0, Mode 1, or Mode 2, the spectral data conversion process operates continuously, with new data available after each IT ms period. In the continuous modes, care should be taken to assure prompt interrupt servicing so that integration values from both banks are all derived from the same spectral conversion cycle. **BANK Mode 3:** Data will be available in registers V, B, G, Y, O & R in One-Shot mode. When the bank setting is set to Mode 3 the device initiates One-Shot operation. The DATA\_RDY bit is set to 1 once data is available, indicating spectral conversion is complete. One-Shot mode is intended for use when it is critical to ensure spectral conversion results are obtained contemporaneously. An example use for one-shot mode is when a digitally controlled illumination source is briefly turned on for the purpose of taking a set of filter readings. Page 14 Document Feedback [v4-00] 2022-Nov-30 Figure 15: **Photo Diode Array** Figure 16: **Bank Mode and Data Conversion** **Datasheet, Public** Page 15 [v4-00] 2022-Nov-30 **Document Feedback** #### **RC** Oscillator The timing generation circuit consists of an on-chip 16MHz, temperature compensated oscillator, which provides the master clock for the AS7262. ## **Temperature Sensor** The temperature sensor is constantly measuring the on-chip temperature and enables temperature compensation procedures. #### Reset Pulling down the RESN pin for longer than 100ms resets the AS7262. Figure 17: Reset Circuit ### **Indicator LED** The LED, connected to pin LED\_IND, can be used to indicate programming progress of the device. While programming the AS7262 via the external SD card the indicator LED starts flashing (500ms pulses). When programming is completed the indicator LED is switched off. The LED (LED0) can be turned ON/OFF via AT commands or via I<sup>2</sup>C register control. The LED sink current is programmable from 1mA, 2mA, 4mA and 8mA. Page 16 Document Feedback [v4-00] 2022-Nov-30 # Electronic Shutter with LED\_DRV Driver Control There are two LED driver outputs that can be used to control up to 2 LEDs. This will allow different wavelength light sources to be used in the same system. The LED output sink currents are programmable and can drive external LED sources: LED\_IND from 1mA, 2mA, 4mA and 8mA and LED\_DRV from 12.5mA, 25mA, 50mA and 100mA. The sources can be turned off and on via I<sup>2</sup>C registers control or AT commands and provides the device with an electronic shutter. ## **Interrupt Operation** If BANK is set to Mode 0 or Mode 1 then the data is ready after the 1<sup>st</sup> integration time. If BANK is set to Mode 2 or Mode 3 then the data is ready after two integration times. If the interrupt is enabled (INT = 1) then when the data is ready, the INT line is pulled low and DATA\_RDY is set to 1. The INT line is released (returns high) when the control register is read. DATA\_RDY is cleared to 0 when any of the sensor registers V, B, G, Y, O & R are read. For multi-byte sensor data (2 or 4 bytes), after the 1st byte is read the remaining get shadow buffer protected in case an integration cycle completes just after the 1st byte is read. In continuous spectral conversion mode (BANK setting of Mode 0, 1, or 2), the sensors continue to gather information at the rate of the integration time, hence if the sensor registers are not read when the interrupt line goes low, it will stay low and the next cycle's sensor data will be available in the registers at the end of the next integration cycle. When the control register BANK bits are written with a value of Mode 3, One-Shot Spectral Conversion mode is entered. When a single set of contemporaneous sensor readings is desired, writing BANK Mode 3 to the control register immediately triggers exactly two spectral data conversion cycles. At the end of these two conversion cycles, the DATA\_RDY bit is set as for the other BANK modes. To perform a new One-Shot sequence, the control register BANK bits should be written with a value of Mode 3 again. This process may continue until the user writes a different value into the BANK bits. ## I<sup>2</sup>C Slave Interface If selected by the I<sup>2</sup>C\_ENB pin setting, interface and control can be accomplished through an I<sup>2</sup>C compatible slave interface to a set of registers that provide access to device control functions and output data. These registers on the AS7262 are, in reality, implemented as virtual registers in software. The actual I<sup>2</sup>C slave hardware registers number only three and are described in the table below. The steps necessary to access the virtual registers defined in the following are explained in pseudocode for external I<sup>2</sup>C master writes and reads below. **Datasheet, Public** Page 17 **Document Feedback** # I<sup>2</sup>C Feature List - Fast mode (400kHz) and standard mode (100kHz) support. - 7+1-bit addressing mode. - Write format: Byte. - Read format: Byte. - SDA input delay and SCL spike filtering by integrated RC-components. Figure 18: I<sup>2</sup>C Slave Device Address and Physical Registers | Entity | Description | Note | |-------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device Slave Address | 8-bit Slave Address | Byte = 1001001x (device address = 49 hex)<br>x= 1 for Master Read (byte = 93 hex)<br>x= 0 for Master Write (byte = 92 hex) | | I <sup>2</sup> C slave interface<br>STATUS Register<br>STATUS register<br>Read-only | | Register Address = 0x00 Bit 1: TX_VALID $0 \rightarrow \text{New data may be written to WRITE register}$ $1 \rightarrow \text{WRITE register occupied. Do NOT write.}$ Bit 0: RX_VALID $0 \rightarrow \text{No data is ready to be read in READ register.}$ $1 \rightarrow \text{Data byte available in READ register.}$ | | WRITE Register | I <sup>2</sup> C slave interface<br>WRITE register<br>Write-only | Register Address = 0x01<br>8-Bits of data written by the I <sup>2</sup> C Master intended<br>for receipt by the I <sup>2</sup> C slave. Used for both <i>virtual</i><br>register addresses and write data. | | READ Register | I <sup>2</sup> C slave interface<br>READ register<br>Read-only | Register Address = 0x02<br>8-Bits of data to be read by the I <sup>2</sup> C Master. | # I<sup>2</sup>C Virtual Register Write Access I<sup>2</sup>C Virtual Register Byte Write shows the pseudocode necessary to write virtual registers on the AS7262. Note that, because the actual registers of interest are realized as virtual registers, a means of indicating whether there is a pending read or write operation of a given virtual register is needed. To convey this information, the most significant bit of the virtual register address is used as a marker. If it is 1, then a write is pending, otherwise the slave is expecting a virtual read operation. The pseudocode illustrates the proper technique for polling of the I<sup>2</sup>C slave status register to ensure the slave is ready for each transaction. Page 18Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 ## I<sup>2</sup>C Virtual Register Byte Write #### Pseudocode Poll I<sup>2</sup>C slave STATUS register; If TX\_VALID bit is 0, a write can be performed on the interface; Send a virtual register address and set the MSB of the register address to 1 to indicate the pending write; Poll I<sup>2</sup>C slave STATUS register; If TX\_VALID bit is 0, the virtual register address for the write has been received and the data may now be written; Write the data. #### Sample Code: ``` #define I2C_AS72XX_SLAVE_STATUS_REG 0x00 #define I2C_AS72XX_SLAVE_WRITE_REG 0x01 #define I2C_AS72XX_SLAVE_READ_REG 0x02 #define I2C_AS72XX_SLAVE_TX_VALID 0x02 #define I2C_AS72XX_SLAVE_RX_VALID 0x01 void i2cm_AS72xx_write(uint8_t virtualReg, uint8_t d) volatile uint8_t status; while (1) // Read slave I<sup>2</sup>C status to see if the write buffer is ready. status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG); if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0) // No inbound TX pending at slave. Okay to write now. break; // Send the virtual register address (setting bit 7 to indicate a pending write). i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, (virtualReg | 0x80)); while (1) // Read the slave I<sup>2</sup>C status to see if the write buffer is ready. status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG); if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0) // No inbound TX pending at slave. Okay to write data now. break; // Send the data to complete the operation. i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, d); ``` Datasheet, Public Page 19 [v4-00] 2022-Nov-30 **Document Feedback** # I<sup>2</sup>C Virtual Register Read Access I<sup>2</sup>C Virtual Register Byte Read shows the pseudocode necessary to read virtual registers on the AS7262. Note that in this case, reading a virtual register, the register address is not modified. # I<sup>2</sup>C Virtual Register Byte Read #### Pseudocode ``` Poll I<sup>2</sup>C slave STATUS register; If TX_VALID bit is 0, the virtual register address for the read may be written; Send a virtual register address; Poll I<sup>2</sup>C slave STATUS register; If RX_VALID bit is 1, the read data is ready; Read the data. Sample Code: uint8_t i2cm_AS72xx_read(uint8_t virtualReg) volatile uint8_t status, d; while (1) { // Read slave I<sup>2</sup>C status to see if the read buffer is ready. status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG); if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0) // No inbound TX pending at slave. Okay to write now. break; // Send the virtual register address (setting bit 7 to indicate a pending write). i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, virtualReg); while (1) // Read the slave I<sup>2</sup>C status to see if our read data is available. status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG); if ((status & I2C_AS72XX_SLAVE_RX_VALID) != 0) // Read data is ready. break: // Read the data to complete the operation. d = i2cm_read(I2C_AS72XX_SLAVE_READ_REG); return d; s ``` The details of the $i2cm\_read()$ and $i2cm\_write()$ functions in previous Figures are dependent upon the nature and implementation of the external $I^2C$ master device. Page 20Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 # 4-Byte Floating-Point (FP) Registers Several 4-byte registers (hex) are used by the AS7262. Here is an example of how these registers are used to represent floating point data (based on the IEEE 754 standard): Figure 19: Example of the IEEE 754 Standard The floating point (FP) value assumed by 32 **bit binary32 data** with a biased exponent **e** (the 8 bit unsigned integer) and a **23 bit fraction** is (for the above example): FP value= $$(-1)^{\text{sign}} \cdot \left(1 + \sum_{i=1}^{23} b_{23-i} 2^{-i}\right) \times 2^{(e-127)}$$ FP value= $$(-1)^0 \cdot \left(1 + \sum_{i=1}^{23} b_{23-i} 2^{-i}\right) \times 2^{(124-127)}$$ FP value= $$1 \times (1 + 2^{-2}) \times 2^{-3} = 0.15625$$ Datasheet, PublicPage 21[v4-00] 2022-Nov-30Document Feedback # I<sup>2</sup>C Virtual Register Set Figure 20 provides a summary of the AS7262 I<sup>2</sup>C register set. Figures after that provide additional register details. All register data is hex, and all multi-byte entities are Big Endian (most significant byte is situated at the lowest register address). Multiple byte registers (2 byte integer, or, 4 byte floating point) must be read in the order of ascending register addresses (low to high). And if capable of being written to, must also be written in the order of ascending register addresses. Figure 20: I<sup>2</sup>C Virtual Register Set Overview | Addr | Name | <d7></d7> | <d6></d6> | <d5></d5> | <d4></d4> | <d3></d3> | <d2></d2> | <d1></d1> | <d0></d0> | | | | | | |-----------|-------------------|-----------|------------------|------------|-----------|---------------|-----------|-----------|-----------|--|--|--|--|--| | | Version Registers | | | | | | | | | | | | | | | 0x00:0x01 | HW_Version | | Hardware Version | | | | | | | | | | | | | 0x02:0x03 | FW_Version | | | | Firm | nware Versio | n | | | | | | | | | | | | ( | Control Re | gisters | | | | | | | | | | | 0x04 | Control_Setup | RST | INT | GA | ΔIN | Ban | k | DATA_RDY | RSVD | | | | | | | 0x05 | INT_T | | | | Inte | gration Time | e | | | | | | | | | 0x06 | Device_Temp | | | | Devic | e Temperati | ıre | | | | | | | | | 0x07 | LED_Control | RS' | VD | ICL_ | DRV | LED_DRV | IC | L_IND | LED_IND | | | | | | | | | | Senso | or Raw Da | ta Regist | ers | | | | | | | | | | 0x08 | V_High | | | | Channel | l V High Data | Byte | | | | | | | | | 0x09 | V_Low | | | | Channe | l V Low Data | Byte | | | | | | | | | 0x0A | B_High | | | | Channel | l B High Data | Byte | | | | | | | | | 0x0B | B_Low | | | | Channe | l B Low Data | Byte | | | | | | | | | 0x0C | G_High | | | | Channel | G High Data | a Byte | | | | | | | | | 0x0D | G_Low | | | | Channe | l G Low Data | Byte | | | | | | | | | 0x0E | Y_High | | | | Channe | l Y High Data | Byte | | | | | | | | | 0x0F | Y_Low | | | | Channe | l Y Low Data | Byte | | | | | | | | | 0x10 | O_High | | | | Channel | O High Data | a Byte | | | | | | | | | 0x11 | O_Low | | | | Channe | l O Low Data | Byte | | | | | | | | | 0x12 | R_High | | | | Channel | I R High Data | Byte | | | | | | | | | 0x13 | R_Low | | | | Channe | l R Low Data | Byte | | | | | | | | Page 22Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 | Addr | Name | <d7></d7> | <d6></d6> | <d5></d5> | <d4></d4> | <d3></d3> | <d2></d2> | <d1></d1> | <d0></d0> | | | | |-----------|----------------------------------|-----------|--------------------------------------------|-----------|-------------|---------------|------------|-----------|-----------|--|--|--| | | Sensor Calibrated Data Registers | | | | | | | | | | | | | 0x14:0x17 | V_Cal | | | Chann | el V Calibr | ated Data (f | loating po | oint) | | | | | | 0x18:0x1B | B_Cal | | | Chann | el B Calibr | rated Data (f | loating po | pint) | | | | | | 0x1C:0x1F | G_Cal | | | Chann | el G Calibı | rated Data (f | loating po | pint) | | | | | | 0x20:0x23 | Y_Cal | | | Chann | el Y Calibr | ated Data (f | loating po | oint) | | | | | | 0x24:0x27 | O_Cal | | Channel O Calibrated Data (floating point) | | | | | | | | | | | 0x28:0x2B | R_Cal | | | Chann | el R Calibr | rated Data (f | loating po | pint) | | | | | Datasheet, PublicPage 23[v4-00] 2022-Nov-30Document Feedback # **Detailed Register Description** Figure 21: HW Version Registers | Addr: 0x00 | | HW_Version | | | | |------------|------------------------|------------|--------|-----------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | Device Type | 01000000 | R | Device type number. | | | Addr: 0x01 | | | | | | | 1 | Addr: 0x01 | | | HW_Version | | | Bit | Addr: 0x01<br>Bit Name | Default | Access | HW_Version Bit Description | | Figure 22: FW Version Registers | Addr: 0x02 | | FW_Version | | | | |------------|------------------------|------------|-------------|-----------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7:6 | Minor Version | | R | Minor version [1:0]. | | | 5:0 | Sub Version | | R | Sub version. | | | Addr: 0x03 | | FW_Version | | | | | 4 | Addr: 0x03 | | | FW_Version | | | Bit | Addr: 0x03<br>Bit Name | Default | Access | FW_Version Bit Description | | | | | Default | Access<br>R | | | Page 24Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 Figure 23: **Control Setup Register** | Add | dr: 0x04/0x84 | Control_Setup | | | | |-----|---------------|---------------|--------|-----------------------------------------------------------------------------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7 | RST | 0 | R/W | Soft Reset, Set to 1 for soft reset, goes to 0 automatically after the reset. | | | 6 | INT | 0 | R/W | Enable interrupt pin output (INT),<br>1: Enable, 0: Disable. | | | 5:4 | GAIN | 0 | R/W | Sensor Channel Gain Setting (all channels)<br>'b00=1x; 'b01=3.7x; 'b10=16x; 'b11=64x. | | | 3:2 | BANK | 10 | R/W | Data Conversion Type (continuous) 'b00=Mode 0; 'b01=Mode 1; 'b10=Mode 2; 'b11=Mode 3 One-Shot | | | 1 | DATA_RDY | 0 | R/W | Data Ready to Read, sets INT active if interrupt is enabled. Can be polled if not using INT. | | | 0 | RSVD | 0 | R | Reserved; Unused. | | Figure 24: **Integration Time Register** | Addr: 0x05/0x85 | | INT_T | | | |-----------------|----------|---------|--------|---------------------------------------------| | Bit | Bit Name | Default | Access | Bit Description | | 7:0 | INT_T | 0xFF | R/W | Integration time = <value> * 2.8ms.</value> | Figure 25: **Device Temperature Register** | Addr: 0x06 | | Device_Temp | | | |------------|-------------|-------------|--------|------------------------------------| | Bit | Bit Name | Default | Access | Bit Description | | 7:0 | Device_Temp | | R | Device temperature data byte (°C). | Datasheet, Public Page 25 Document Feedback # Figure 26: LED Control Register | Addr: 0x07/0x87 | | LED Control | | | | |-----------------|----------|-------------|--------|------------------------------------------------------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7:6 | RSVD | 0 | R | Reserved | | | 5:4 | ICL_DRV | 00 | R/W | LED_DRV current limit<br>'b00=12.5mA; 'b01=25mA; 'b10=50mA; 'b11=100mA | | | 3 | LED_DRV | 0 | R/W | Enable LED_DRV<br>1: Enabled; 0: Disabled | | | 2:1 | ICL_IND | 00 | R/W | LED_IND current limit 'b00=1mA; 'b01=2mA; 'b10=4mA; 'b11=8mA | | | 0 | LED_IND | 0 | R/W | Enable LED_IND<br>1: Enabled; 0: Disabled | | Page 26Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 Figure 27: **Sensor Raw Data Registers** | Addr: 0x08 | | V_High | | | | |------------|-----------|---------|--------|---------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | V_High | | R | Channel V High Data Byte. | | | A | ddr: 0x09 | | V_Low | | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | V_Low | | R | Channel V Low Data Byte. | | | Α | ddr: 0x0A | | | B_High | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | B_High | | R | Channel B High Data Byte. | | | Α | ddr: 0x0B | B_Low | | | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | B_Low | | R | Channel B Low Data Byte. | | | Д | ddr: 0x0C | | | G_High | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | G_High | | R | Channel G High Data Byte. | | | A | ddr: 0x0D | | | G_Low | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | G_Low | | R | Channel G Low Data Byte. | | | Δ | ddr: 0x0E | | | Y_High | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | Y_High | | R | Channel Y High Data Byte. | | | A | ddr: 0x0F | | | Y_Low | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | Y_Low | | R | Channel Y Low Data Byte. | | Datasheet, Public Page 27 [v4-00] 2022-Nov-30 **Document Feedback** | Addr: 0x10 | | O_High | | | | |------------|------------------------|--------------------|-------------|--------------------------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | O_High | | R | Channel O High Data Byte. | | | A | Addr: 0x11 | O_Low | | | | | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | O_Low | | R | Channel O Low Data Byte. | | | Addr: 0x12 | | R_High | | | | | A | Addr: 0x12 | | | R_High | | | Bit | Addr: 0x12<br>Bit Name | Default | Access | R_High Bit Description | | | | | Default | Access<br>R | | | | Bit 7:0 | Bit Name | Default | | Bit Description | | | Bit 7:0 | Bit Name<br>R_High | Default<br>Default | | Bit Description Channel R High Data Byte. | | Page 28Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 Figure 28: Sensor Calibrated Data Registers | Addr: 0 | Addr: 0x14:0x17 | | V_Cal | | | | |----------|-----------------|---------|--------|---------------------------------------------|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | 31:0 | V_Cal | | R | Channel V Calibrated Data (floating point). | | | | Addr: 02 | x18:0x1B | | | B_Cal | | | | Bit | Bit Name | Default | Access | Bit Description | | | | 31:0 | B_Cal | | R | Channel B Calibrated Data (floating point). | | | | Addr: 02 | x1C:0x1F | | | G_Cal | | | | Bit | Bit Name | Default | Access | Bit Description | | | | 31:0 | G_Cal | | R | Channel G Calibrated Data (floating point). | | | | Addr: 0 | x20:0x23 | | | Y_Cal | | | | Bit | Bit Name | Default | Access | Bit Description | | | | 31:0 | Y_Cal | | R | Channel Y Calibrated Data (floating point). | | | | Addr: 0 | x24:0x27 | | | O_Cal | | | | Bit | Bit Name | Default | Access | Bit Description | | | | 31:0 | O_Cal | | R | Channel O Calibrated Data (floating point). | | | | Addr: 02 | x28:0x2B | | | R_Cal | | | | Bit | Bit Name | Default | Access | Bit Description | | | | 31:0 | R_Cal | | R | Channel R Calibrated Data (floating point). | | | Datasheet, PublicPage 29[v4-00] 2022-Nov-30Document Feedback #### **UART Interface** If selected by the I<sup>2</sup>C\_ENB pin setting, the UART module implements the TX and RX signals as defined in the RS-232 / V.24 standard communication protocol. It has on both, receive and transmit path, a 16 entry deep FIFO. It can generate interrupts as required. # **UART Feature List<sup>1</sup>** - Full Duplex Operation (Independent Serial Receive and Transmit Registers) with FIFO buffer of 8 byte for each. - At a clock rate of 16MHz it supports communication at 115200 Baud. - Supports Serial Frames with 8 Data Bits, no Parity and 1 Stop Bit. ### **Theory of Operation** #### **Transmission** If data is available in the transmit FIFO, it will be moved into the output shift register and the data will be transmitted at the configured Baud Rate, starting with a Start Bit (logic zero) and followed by a Stop Bit (logic one). #### Reception At any time, with the receiver being idle, if a falling edge of a start bit is detected on the input, a byte will be received and stored in the receive FIFO. The following Stop Bit will be checked to be logic one. Figure 29: UART Protocol <sup>1.</sup> With UART operation, min VDD of 2.97V is required as shown in Electrical Characteristics Figures. Page 30 Datasheet, Public Document Feedback [v4-00] 2022-Nov-30 #### **AT Command Interface** The microprocessor interface to control the Visible Spectral\_ID sensor is via the UART, using the AT Commands across the UART interface. The 6-channel Spectral\_ID sensor provides a text-based serial command interface borrowed from the "AT Command" model used in early Hayes modems. For example: - Read DATA value: ATDATA → <data>OK - Set the gain of the sensor to 1x: ATGAIN = $0 \rightarrow OK$ The "AT Command Interface Block Diagram", shown below between the network interface and the core of the system, provides access to the Spectral\_ID engine's control and configuration functions. Figure 30: **AT Command Interface Block Diagram** In Figure 31, numeric values may be specified with no leading prefix, in which case they will be interpreted as decimals, or with a leading "0x" to indicate that they are hexadecimal numbers, or with a leading "b" to indicate that they are binary numbers. The commands are loosely grouped into functional areas. Texts appearing between angle brackets ('<'and '>') are commands or response arguments. A carriage return character, a linefeed character, or both may terminate commands and responses. Note that any command that encounters an error will generate the "ERROR" response shown, for example, in the NOP command at the top of the first table, but has been omitted elsewhere in the interest of readability and clarity. Datasheet, Public Page 31 **Document Feedback** # Figure 31: AT Commands | Command | Response | Description/Parameters | | | | | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Spectral Data per Channel | | | | | | | | ATDATA | <v_value>,<br/><b_value>,<br/><g_value>,<br/><y_value>,<br/><o_value>,<br/><r_value> OK</r_value></o_value></y_value></g_value></b_value></v_value> | Read V, B, G, Y, O & R data. Returns comma-separated 16-bit integers. | | | | | | ATCDATA | <cal_v_value>, <cal_b_value>, <cal_g_value>, <cal_y_value>, <cal_o_value>, <cal_o_value>, <cal_r_value> OK</cal_r_value></cal_o_value></cal_o_value></cal_y_value></cal_g_value></cal_b_value></cal_v_value> | Read calibrated V, B, G, Y, O & R data. Returns comma-separated 32-bit floating point values. | | | | | | | Senso | r Configuration | | | | | | ATINTTIME= <value></value> | ОК | Set sensor integration time. Values should be in the range [1255], with integration time = < <i>value</i> > * 2.8ms. | | | | | | ATINTTIME | <value> OK</value> | Read sensor integration time, with integration time = <value> * 2.8ms</value> | | | | | | ATGAIN= <value></value> | ОК | Set sensor gain: 0=1x, 1=3.7x, 2=16x, 3=64x | | | | | | ATGAIN | <value>OK</value> | Read sensor gain setting, returning 0, 1, 2, or 3 as defined immediately above. | | | | | | ATTEMP | <value>OK</value> | Read temperature of chip in degree Celsius. | | | | | | ATTCSMD= <value></value> | ОК | Set Sensor Mode 0 = BANK Mode 0; 1 = BANK Mode 1; 2 = BANK Mode 2; 3 = BANK Mode 3 One-Shot; 4 = Sensors OFF In One-Shot mode, each ATTCSMD=3 command triggers a One-Shot reading | | | | | | ATTCSMD | <value> OK</value> | Read Sensor Mode, see above. | | | | | | ATBURST= <value></value> | ОК | <pre><value>= # of samples (ATBURST=1 means run until ATBURST=0 is received (a special case for continuous output).</value></pre> | | | | | Page 32Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 | Command | Response | Description/Parameters | | | | |-------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | LED Driver Controls | | | | | | | ATLED0= <value></value> | ОК | Sets LED_IND: 100=ON, 0=OFF | | | | | ATLED0 | <100 0>OK | Reads LED_IND setting: 100=ON, 0=OFF | | | | | ATLED1= <value></value> | ОК | Sets LED_DRV: 100=ON, 0=OFF | | | | | ATLED1 | <100 0>OK | Reads LED_DRV setting: 100=ON, 0=OFF | | | | | ATLEDC= <value></value> | OK | Sets LED_IND and LED_DRV current LED_IND: bits 3:0; LED_DRV: 7:4 bits LED_IND: 'b00=1mA; 'b01=2mA; 'b10=4mA; 'b11=8mA LED_DRV: 'b00=12.5mA; 'b01=25mA; 'b10=50mA; 'b11=100mA | | | | | ATLEDC | <value>OK</value> | Reads LED_IND and LED_DRV current settings as shown above. | | | | | | NOP, Version | n Access, System Reset | | | | | AT | $OK \rightarrow Success$ $ERROR \rightarrow Failure$ | NOP | | | | | ATRST | None | Software Reset – no response. | | | | | ATVERSW | <swversion#>OK<br/>ERROR → Failure</swversion#> | Returns the system software version number. | | | | | ATVERHW | <hwversion#>OK<br/>ERROR → Failure</hwversion#> | Returns the system hardware revision and product ID, with bits 7:4 containing the part ID, and bits 3:0 yielding the chip revision value. | | | | | | Firr | nware Update | | | | | ATFWU= <value></value> | OK | <pre><value>= 16-bit checksum. Initializes the firmware update process. Number of bytes that follow are always 56k bytes.</value></pre> | | | | | ATFW= <value></value> | ОК | Download new firmware Up to 7 Bytes represented as hex chars with no leading or trailing 0x. Repeat command till all 56k bytes of firmware are downloaded. | | | | | ATFWA | ОК | Causes target address for FW updates to advance. Should be called after every successful "OK" returned after "ATFW=< <i>value</i> >" command usage. | | | | | ATFWS | OK | Causes the active image to switch between the two possible current images and then resets the IC. | | | | Datasheet, Public Page 33 **Document Feedback** # **Application Information** ### Schematic Figure 32: AS7262 Typical Application Circuit # **PCB Layout** Figure 33: Typical Layout Routing In order to prevent interference, avoid trace routing feedthroughs with exposure directly under the AS7262. An example routing is illustrated in the diagram. Page 34 Document Feedback [v4-00] 2022-Nov-30 # **Package Drawings & Markings** Figure 34: **Package Drawings LGA** #### Note(s): - 1. All dimensions are in millimeters. Angles in degrees. - 2. Dimensioning and tolerancing conform to ASME Y14.5M-1994. - 3. This package contains no lead (Pb). - 4. XXXXX = tracecode. - 5. This drawing is subject to change without notice. **Datasheet, Public** Page 35 **Document Feedback** # **PCB Pad Layout** Suggested PCB pad layout guidelines for the LGA device are shown. Figure 35: Recommended PCB Pad Layout ### Note(s): - 1. Unless otherwise specified, all dimensions are in millimeters. - 2. Dimensional tolerances are $\pm 0.05 \text{mm}$ unless otherwise noted. - ${\bf 3.}\, {\bf This}\, {\bf drawing}\, {\bf is}\, {\bf subject}\, {\bf to}\, {\bf change}\, {\bf without}\, {\bf notice}.$ Page 36Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 # **Mechanical Data** Figure 36: **Tape & Reel Information** #### Note(s): 1. Each reel contains 2000 parts. **Datasheet, Public** Page 37 Document Feedback # Soldering & Storage Information # **Soldering Information** The module has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate. The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile. Figure 37: Solder Reflow Profile | Parameter | Reference | Device | |------------------------------------------------------|-------------------|----------------| | Average temperature gradient in preheating | | 2.5°C/s | | Soak time | t <sub>SOAK</sub> | 2 to 3 minutes | | Time above 217°C(T <sub>1</sub> ) | t <sub>1</sub> | Max 60s | | Time above 230°C(T <sub>2</sub> ) | t <sub>2</sub> | Max 50s | | Time above T <sub>peak</sub> - 10°C(T <sub>3</sub> ) | t <sub>3</sub> | Max 10s | | Peak temperature in reflow | T <sub>peak</sub> | 260°C | | Temperature gradient in cooling | | Max -5°C/s | Figure 38: Solder Reflow Profile Graph Page 38 Document Feedback [v4-00] 2022-Nov-30 # **Manufacturing Process Considerations** The AS7262 package is compatible with standard reflow no-clean and cleaning processes including aqueous, solvent or ultrasonic techniques. However, as an open-aperture device, precautions <u>must</u> be taken to avoid particulate or solvent contamination as a result of any manufacturing processes, including pick and place, reflow, cleaning, integration assembly and/or testing. Temporary covering of the aperture is allowed. To avoid degradation of accuracy or performance in the end product, care should be taken that any temporary covering and associated sealants/debris are thoroughly removed prior to any optical testing or final packaging. # **Storage Information** # **Moisture Sensitivity** Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping. Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use. #### **Shelf Life** The calculated shelf life of the device in an unopened moisture barrier bag is 12 months from the date code on the bag when stored under the following conditions: • Shelf Life: 12 months • Ambient Temperature: <40°C • Relative Humidity: <90% Rebaking of the devices will be required if the devices exceed the 12 months shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region. Page 39 [v4-00] 2022-Nov-30 Document Feedback #### Floor Life The module has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions: • Floor Life: 168 hours • Ambient Temperature: <30°C • Relative Humidity: <60% If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing. # **Rebaking Instructions** When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours. Page 40Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 # **Ordering & Contact Information** Figure 39: **Ordering Information** (1) | Ordering<br>Code | Package | Marking | Description | Delivery<br>Form | Delivery<br>Quantity | |------------------|---------------------|---------------------------------------------------------------------|------------------------|-----------------------|----------------------| | AS7262-BLGT | - 20-pin LGA AS7262 | 6-Channel Visible <i>Spectral_ID</i> Device with Electronic Shutter | 13-inch<br>Tape & Reel | 2000 pcs/reel | | | AS7262-BLGM | | 737202 | and Smart Interface | 7-inch Tape<br>& Reel | 500pcs/reel | #### Note(s): - 1. Required companion serial flash memory (must be ams OSRAM verified) is ordered from the flash memory supplier (e.g. AT25SF041-SSHD-B from Adesto Technologies). - 2. AS7262 flash memory software is available from ams OSRAM. Buy our products or get free samples online at: www.ams.com/Products Technical Support is available at: www.ams.com/Technical-Support Provide feedback about this document at: www.ams.com/Document-Feedback For further information and requests, e-mail us at: ams\_sales@ams.com For sales offices, distributors and representatives, please visit: www.ams.com/Contact # Headquarters ams-OSRAM AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe Tel: +43 (0) 3136 500 0 Website: www.ams.com **Datasheet, Public** Page 41 **Document Feedback** # RoHS Compliant & ams Green Statement **RoHS:** The term RoHS compliant means that ams-OSRAM AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories plus additional 4 substance categories (per amendment EU 2015/863), including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes. ams Green (RoHS compliant and no Sb/Br/Cl): ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) and do not contain Chlorine (Cl not exceed 0.1% by weight in homogeneous material). Important Information: The information provided in this statement represents ams-OSRAM AG knowledge and belief as of the date that it is provided. ams-OSRAM AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams-OSRAM AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams-OSRAM AG and ams-OSRAM AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. Page 42Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 # **Copyrights & Disclaimer** Copyright ams-OSRAM AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner. Devices sold by ams-OSRAM AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams-OSRAM AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams-OSRAM AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams-OSRAM AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams-OSRAM AG for each application. This product is provided by ams-OSRAM AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed. ams-OSRAM AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams-OSRAM AG rendering of technical or other services. Datasheet, Public Page 43 # **Document Status** | Document Status | Product Status | Definition | |--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Product Preview | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice | | Preliminary Datasheet | Pre-Production | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice | | Datasheet | Production | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade | | Datasheet (discontinued) | Discontinued | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs | Page 44Datasheet, PublicDocument Feedback[v4-00] 2022-Nov-30 # **Revision Information** | Changes from 3-00 (2022-Sep-29) to current revision 4-00 (2022-Nov-30) | | |------------------------------------------------------------------------|----| | Updated Figure 7 | 8 | | Updated Figure 34 and notes below | 35 | # Note(s): - 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision. - 2. Correction of typographical errors is not explicitly mentioned. **Datasheet, Public** Page 45 Document Feedback #### **Content Guide** #### 1 General Description - 1 Key Benefits & Features - 2 Applications - 2 Block Diagram - 3 Pin Assignments - 5 Absolute Maximum Ratings - **6 Electrical Characteristics** - 8 Timing Characteristics - 11 Optical Characteristics - 12 Typical Optical Characteristics # 13 Detailed Description - 13 6-Channel Visible Spectral\_ID Detector - 14 Data Conversion Description - 16 RC Oscillator - 16 Temperature Sensor - 16 Reset - 16 Indicator LED - 17 Electronic Shutter with LED\_DRV Driver Control - 17 Interrupt Operation - 17 I<sup>2</sup>C Slave Interface - 18 I<sup>2</sup>C Feature List - 18 I<sup>2</sup>C Virtual Register Write Access - 19 I<sup>2</sup>C Virtual Register Byte Write - 20 I<sup>2</sup>C Virtual Register Read Access - 20 I<sup>2</sup>C Virtual Register Byte Read - 21 4-Byte Floating-Point (FP) Registers - 22 I<sup>2</sup>C Virtual Register Set - 24 Detailed Register Description - 30 UART Interface - 30 UART Feature List - 30 Theory of Operation - 30 Transmission - 30 Reception - 31 AT Command Interface #### 34 Application Information - 34 Schematic - 34 PCB Layout # 35 Package Drawings & Markings - 36 PCB Pad Layout - 37 Mechanical Data #### 38 Soldering & Storage Information - 38 Soldering Information - 39 Manufacturing Process Considerations - 39 Storage Information - 39 Moisture Sensitivity - 39 Shelf Life - 40 Floor Life - 40 Rebaking Instructions Page 46 Document Feedback [v4-00] 2022-Nov-30 - 41 Ordering & Contact Information - 42 RoHS Compliant & ams Green Statement - 43 Copyrights & Disclaimer - 44 Document Status - **45 Revision Information** **Datasheet, Public** Page 47 Document Feedback