# DC to 30GHz Broadband MMIC Low-Noise Amplifier #### **Features** - Low noise, ultra-flat gain 6-20GHz: - 2.5dB NF, 18 ± 0.3dB gain - Excellent 1.5-20GHz performance: - Very flat gain (17 ± 0.6dB) - High Psat at 20GHz (20dBm) - High P1dB at 20GHz (17dBm) - Wideband operation: 0.04-30GHz - Good input / output return loss - · High isolation - >30dB dynamic gain control - Integrated temperature-referenced power detector output - 100% DC, RF, and visually tested - Size: 2390x920um (94.1x36.2mil) #### **Description** The MMA022AA is an eight stage traveling wave amplifier. The amplifier has been designed for low noise, flat gain, and good return loss to 30GHz. The amplifier typically has 2.5dB NF and 17dB gain from 6-20GHz, and 16dB gain from 0.04-30GHz. ### **Application** The MMA022AA Broadband MMIC Low-Noise Amplifier is designed for low-noise and broadband flat-gain applications in RF and microwave communications, test equipment and military systems. By using specific external components, the bandwidth of operation can be extended below 40MHz. **Key Characteristics:** Vdd=5.0V, Idd=150mA, Zo=50Ω Specifications pertain to wafer measurements with RF probes and DC bias cards @ 25°C | | | 6 - 20GHz | | 1.5 - 20GHz | | | 0.04 - 30GHz | | | | |---------------------------|-----------------------------|-----------|------|-------------|-----|------|--------------|-----|------|-----| | Parameter | Description | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | S21 (dB) | Small Signal Gain | 16 | 17 | - | 16 | 17 | - | 14 | 16.5 | - | | Flatness (±dB) | Gain Flatness | - | 0.3 | 0.6 | - | 0.6 | 1.0 | - | 1.5 | 2.0 | | S11 (dB) | Input Match | - | -16 | -13 | - | -16 | -13 | - | -10 | -8 | | S22 (dB) | Output Match | - | -18 | -15 | - | -18 | -15 | - | -18 | -15 | | S12 (dB) | Reverse Isolation | - | -35 | -30 | - | -35 | -30 | - | -30 | -25 | | P1dB (dBm) | 1dB Compressed Output Power | 16 | 17 | - | 16 | 17 | - | 12 | 13.5 | - | | Psat (dBm) | Saturated Output Power | 19 | 20 | - | 19 | 20 | - | 14 | 16.5 | - | | Pout @ 16dB (dBm) | Output Power at 16dB Gain | 17 | 18.5 | - | 17 | 18.5 | - | - | - | - | | NF (dB) | Noise Figure | - | 2.5 | - | - | 5 | - | - | 5.5 | - | | RF <sub>det</sub> (mV/mW) | RF Detector Sensitivity | - | 0.5 | - | - | 0.5 | - | - | 0.5 | - | # **Typical Performance** **Table 1: Supplemental Specifications** | Parameter | Description | Min | Тур | Max | |-----------------|----------------------------------------------|----------------|---------|-------| | Vdd | Drain Bias Voltage | 3V | 5V | 8V | | ldd | Drain Bias Current | - | 150mA | 250mA | | Vg1 | 1st Gate Bias Voltage | -2V | - | 0V | | Vg2 | 2nd Gate Bias Voltage | Vdd - Vg2 < 7V | N/C | +4V | | P <sub>in</sub> | Input Power (CW) | - | - | 20dBm | | $P_{dc}$ | Power Dissipation | - | 0.75W | - | | T <sub>ch</sub> | Channel Temperature | - | - | 150°C | | $\Theta_{ch}$ | Thermal Resistance (T <sub>case</sub> =85°C) | - | 18° C/W | - | #### DC Bias: The MMA022AA is biased by applying a positive voltage to the drain (Vdd), then setting the drain current (Idd) using a negative voltage on the gate (Vg1). When zero volts is applied to the gate, the drain to source channel is open; this results in high Idd. When Vg1 is biased negatively, the channel is pinched off and Idd decreases. The nominal bias is Vdd=5.0V, Idd=150mA. Improved noise or power performance can be achieved with application-specific biasing. #### **Gain Control:** Dynamic gain control is available when operating the amplifier in the linear gain region. Negative voltage applied to the second gate (Vg2) reduces amplifier gain. #### **RF Power Detection:** RF output power can be calculated from the difference between the RF detector voltage and the DC detector voltage, minus a DC offset. Please consult the power detector application note available from the Microsemi webpage. # **Low-Frequency Use:** The MMA022AA has been designed so that the bandwidth can be extended to low frequencies. The low end corner frequency of the device is primarily determined by the external biasing and AC coupling circuitry. #### Matching: The amplifier incorporates on- chip termination resistors on the RF input and output. These resistors are RF grounded through on-chip capacitors, which are small and become open circuits at frequencies below 1GHz. A pair of gate and drain termination bypass pads are provided for connecting external capacitors required for the low frequency extension network. These capacitors should be 10x the value of the DC blocking capacitors. #### **DC Blocks:** The amplifier is DC coupled to the RF input and output pads; DC voltage on these pads must be isolated from external circuitry. For operation above 2GHz, a series DC-blocking capacitor with minimum value of 20pF is recommended; operation above 40MHz requires a minimum of 120pF. #### **Bias Inductor:** DC bias applied to the drain (Vdd) must be decoupled with an off-chip RF choke inductor. The amount of bias inductance will determine the low frequency operating point. Inductive biasing can also be applied to the chip through the RF output. For many applications above 2GHz, a bondwire from the Vdd pad will suffice as the biasing inductor. Ensure the correct bond length as shown in the assembly diagrams. # **Simplified Circuit Schematic** #### Die size, pad locations, and pad descriptions #### 30GHz bonding diagram #### 30KHz - 30GHz bonding diagram #### **Pick-up and Chip Handling:** This MMIC has exposed air bridges on the top surface. Do not pick up chip with vacuum on the die center; handle from edges or with a custom collet. ## **Thermal Heat Sinking:** To avoid damage and for optimum performance, you must observe the maximum channel temperature and ensure adequate heat sinking. ## **ESD Handling and Bonding:** **This MMIC** is **ESD** sensitive; preventive measures should be taken during handling, die attach, and bonding. **Epoxy die attach is recommended.** Please review our application note MM-APP-0001 handling and die attach recommendations, on our website for more handling, die attach and bonding information. Information contained in this document is proprietary to Microsem. This document may not be modified in any way without the express written consent of Microsemi. Product processing does not necessarily include testing of all parameters. Microsemi reserves the right to change the configuration and performance of the product and to discontinue product at any time. #### Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense and security, aerospace, and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs, and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif. and has approximately 3,400 employees globally. Learn more at www.microsemi.com. © 2014 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.