# 3.3V/5V, Single-Channel 700mA Current-Limited Power Distribution Switch

#### **DESCRIPTION**

The MP62061 Power Distribution Switch features internal current limiting to prevent damage to host devices due to faulty load conditions. The MP62061 Analog switch features  $80m\Omega$  on-resistance and operates from 2.7V to 5.5V input. It is available with a guaranteed current limit, making it ideal for load switching applications. The MP62061 has built-in protection for both over current and increased thermal stress. For over current, the device will limit the current by changing to a constant current mode.

As the temperature increases as a result of short circuit, the device will shut off. The device will recover once the device temperature reduces to approx 120°C.

The MP62061 is available in MSOP8E and SOIC8E packages.

#### **FEATURES**

- 700mA Continuous Current
- 1A Accurate Current Limit
- 2.7V to 5.5V Supply Range
- 140uA Quiescent Current
- 80mΩ MOSFET
- Thermal-Shutdown Protection
- Under-Voltage Lockout
- 8ms FLAG Deglitch Time
- No FLAG Glitch During Power Up
- Reverse Current Blocking
- MSOP8E and SOIC8E packages
- UL Recognized: E322138

#### **APPLICATIONS**

- Smartphone and PDA
- Portable GPS Device
- Set-top-box
- USB Power Distribution

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

#### TYPICAL APPLICATION



SINGLE-CHANNEL

© 2009 MPS. All Rights Reserved.



**UL Recognized Component** 



#### ORDERING INFORMATION

| Part Number* | Enable      | Switch | Maximum<br>Continuous<br>Load Current | Maximum<br>Short-Circuit<br>Current<br>@ T <sub>A</sub> =25°C | Package | Top<br>Marking | Temperature    |  |
|--------------|-------------|--------|---------------------------------------|---------------------------------------------------------------|---------|----------------|----------------|--|
| MP62061DH    | Active High | Single | 700mA                                 | 1250mA                                                        | MSOP8E  | 62061D         | –40°C to +85°C |  |
| MP62061DN    | Active High | Single | 700mA                                 | 1250mA                                                        | SOIC8E  | 62061D         | –40°C to +85°C |  |

<sup>\*</sup>For Tape & Reel, add suffix –Z (eg. MP62061DH–Z); For RoHS Compliant Packaging, add suffix –LF; (eg. MP62061DH–LF–Z)

#### PACKAGE REFERENCE



## ABSOLUTE MAXIMUM RATINGS (1)

| IN                           | 0.3V to +6.0V                |
|------------------------------|------------------------------|
| EN, FLAG, OUT to GND         | 0.3V to +6.0V                |
| Continuous Power Dissipation | $(T_A = +25^{\circ}C)^{(2)}$ |
| MSOP8E                       | 2.3W                         |
| SOIC8E                       | 2.5W                         |
| Junction Temperature         | 150°C                        |
| Lead Temperature             | 260°C                        |
| Storage Temperature          | –65°C to +150°C              |
| Operating Temperature        | 40°C to +85°C                |

| Thermal Resistance <sup>(3)</sup> | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |
|-----------------------------------|-------------------------|-------------------------|
| MSOP8E                            | 55                      | 12 °C/W                 |
| SOIC8E                            | 50                      | 10 °C/W                 |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J(MAX)$ , the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D(MAX)=(T_J(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) Measured on JESD51-7 4-layer PCB

2



# **ELECTRICAL CHARACTERISTICS (4)**

 $V_{IN}=5V$ ,  $T_A=+25$ °C, unless otherwise noted.

| Parameter                                        | Condition                                                      | Min | Тур  | Max  | Units |
|--------------------------------------------------|----------------------------------------------------------------|-----|------|------|-------|
| IN Voltage Range                                 |                                                                | 2.7 |      | 5.5  | V     |
| Supply Current                                   | Single Channel                                                 |     | 140  | 160  | μA    |
| Shutdown Current                                 | Device Disable, V <sub>OUT</sub> =float, V <sub>IN</sub> =5.5V |     | 1    |      | μΑ    |
| Off Switch Leakage                               | Device Disable, V <sub>IN</sub> =5.5V                          |     | 1    |      | μΑ    |
| Current Limit                                    |                                                                | 750 | 1000 | 1250 | mA    |
| Trip Current                                     | Current Ramp (slew rate≤100A/s) on<br>Output                   |     | 1.4  | 1.8  | Α     |
| Under-voltage Hysteresis                         |                                                                |     | 250  |      | mV    |
| FET On Resistance                                | I <sub>OUT</sub> =100mA and -40°C <t<sub>A&lt;85°C</t<sub>     |     | 80   | 130  | mΩ    |
| EN Input Logic High Voltage                      |                                                                | 2   |      |      | V     |
| EN Input Logic Low Voltage                       |                                                                |     |      | 0.8  | V     |
| FLAG Output Logic Low Voltage                    | I <sub>SINK</sub> =5mA                                         |     |      | 0.4  | V     |
| FLAG Output High Leakage<br>Current              | V <sub>IN</sub> =V <sub>FLAG</sub> =5.5V                       |     |      | 1    | μΑ    |
| Thermal Shutdown                                 |                                                                |     | 140  |      | °C    |
| Thermal Shutdown Hysteresis                      |                                                                |     | 20   |      | °C    |
| V <sub>OUT</sub> Rising Time, Tr <sup>(5)</sup>  | $V_{IN}$ =5.5V, $C_L$ =1uF, $R_L$ =11 $\Omega$                 |     | 0.9  |      | ms    |
| V <sub>001</sub> raomig ramo, rr                 | $V_{IN}$ =2.7V, $C_L$ =1uF, $R_L$ =11 $\Omega$                 |     | 1.7  |      | ms    |
| V <sub>OUT</sub> Falling Time, Tf <sup>(5)</sup> | $V_{IN}$ =5.5V, $C_L$ =1uF, $R_L$ =11 $\Omega$                 |     |      | 0.5  | ms    |
| Voul I aming Time, Tr                            | $V_{IN}$ =2.7V, $C_L$ =1uF, $R_L$ =11 $\Omega$                 |     |      | 0.5  | ms    |
| Turn On Time, Ton (6)                            | $C_L$ =100 $\mu$ F, $R_L$ =11 $\Omega$                         |     |      | 3    | ms    |
| Turn Off Time, Toff (6)                          | $C_L$ =100 $\mu$ F, $R_L$ =11 $\Omega$                         |     |      | 10   | ms    |
| FLAG Deglitch Time                               |                                                                | 4   | 8    | 15   | ms    |
| EN Input Leakage                                 |                                                                |     | 1    |      | μΑ    |
| Reverse Leakage Current                          | OUT=5.5V, IN=GND                                               |     | 0.2  |      | μΑ    |

<sup>4)</sup> Production test at +25°C. Specifications over the temperature range are guaranteed by design and characterization.

<sup>5)</sup> Measured from 10% to 90%.6) Measured from (50%) EN signal to (90%) output signal.



#### **PIN FUNCTIONS**

| Pin #<br>MSOP8E<br>SOIC8E | Name                   | Description                                                              |
|---------------------------|------------------------|--------------------------------------------------------------------------|
| 1                         | GND,<br>Exposed<br>Pad | Ground. Connect exposed pad to GND plane for optimal thermal performance |
| 2, 3                      | IN                     | Input Voltage. Accepts 2.7V to 5.5V input.                               |
| 4                         | EN                     | Enable Input. Active High.                                               |
| 5                         | FLAG                   | IN-to-OUT Over-current, active-low output flag. Open-Drain.              |
| 6, 7, 8                   | OUT                    | Power-Distribution Switch Output.                                        |

### **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_A = +25$ °C, unless otherwise noted.



**VOLTAGE WAVEFORMS** 

Figure 1—Test Circuit and Voltage Waveforms



#### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$ =5.5V,  $V_{EN}$ =5V,  $C_L$ =2.2uF,  $T_A$ =25C, unless otherwise noted.



Turn off Delay vs. Input Votage

R<sub>L</sub>=7Ω

0.25

0.25

0.15

0.15

0.05

0.05

1NPUT VOLTAGE (V)



Static Drain-Source On-State Resistance Variation vs. Ambient Temperature







Input to Output Voltage vs. Load Current

Supply Current, Output Enabled



Vs. Input Voltage

1.25

1.2

1.15

1.05

0.95

0.9

0.85

3.5 4 4.5

INPUT VOLTAGE (V)

5 5.5

**Circuit Limit** 





3



### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

V<sub>IN</sub>=5.5V, V<sub>EN</sub>=5V, C<sub>L</sub>=2.2uF, T<sub>A</sub>=25C, unless otherwise noted.





#### **FUNCTION BLOCK DIAGRAM**



Figure 2—Functional Block Diagram

#### **DETAILED DESCRIPTION**

#### **Over Current**

When the load exceeds trip current (minimum threshold current triggering constant-current mode) or a short is present, MP62061 switches into to a constant-current mode (current limit value). MP62061 will be shutdown only if the overcurrent condition stays long enough to trigger thermal protection.

Trigger overcurrent protection for different overload conditions occurring in applications:

- The output has been shorted or overloaded before the device is enabled or input applied. MP62061 detects the short or overload and immediately switches into a constant-current mode.
- 2) A short or an overload occurs after the device is enabled. After the current-limit circuit has been tripped (reached the trip current threshold), the device switches into constantcurrent mode. However, high current may flow for a short period of time before the current-limit circuit can react.

3) Output current has been gradually increased beyond the recommended operating current. The load current rises until the trip current threshold is reached or until the thermal limit of the device is exceeded. The MP62061 is capable of delivering current up to the trip current threshold without damaging the device. Once the trip threshold has been reached, the device switches into its constantcurrent mode.

#### Flag Response

The FLAG pin is an open drain configuration. This FAULT will report a fail mode after an 8ms deglitch timeout. This is used to ensure that no false fault signals are reported. This internal deglitch circuit eliminates the need for extend components. The FLAG pin is not deglitched during an over temp. or a voltage lockout.



#### **Thermal Protection**

The purpose of thermal protection is to prevent damage in the IC by allowing exceptive current to flow and heating the junction. The die temperature is internally monitored until the thermal limit is reached. Once this temperature is reached, the switch will turn off and allow the chip to cool. The switch has a built-in hysteresis.

#### **Under-voltage Lockout (UVLO)**

This circuit is used to monitor the input voltage to ensure that the MP62061 is operating correctly. This UVLO circuit also ensures that there is no operation until the input voltage reaches the minimum spec.

#### **Enable**

The logic pin disables the chip to reduce the supply current. The device will operate once the enable signal reaches the appropriate level. The input is compatible with both COMS and TTL.



#### **APPLICATION INFORMATION**

#### **Power-Supply Considerations**

Over  $10\mu F$  capacitor between IN and GND is recommended. This precaution reduces power-supply transients that may cause ringing on the input and improves the immunity of the device to short-circuit transients.

In order to achieve smaller output load transient ripple, placing a high-value electrolytic capacitor on the output pin(s) is recommended when the load is heavy.



Figure 3—Application Circuit



#### **PACKAGE INFORMATION**

#### **MSOP8E (EXPOSED PAD)**



**TOP VIEW** 





#### **NOTE:**

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) PIN 1 IDENTIFICATION HAS HALF OR FULL CIRCLE OPTION.
- 6) DRAWING MEETS JEDEC MO-187, VARIATION AA-T.
- 7) DRAWING IS NOT TO SCALE.

#### RECOMMENDED LAND PATTERN



#### SOIC8E (EXPOSED PAD)





#### **BOTTOM VIEW**



#### **FRONT VIEW**

**RECOMMENDED LAND PATTERN** 







**DETAIL "A"** 

#### **NOTE:**

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.