Based on FW: REV 1.0 #### **Product Highlights** - Integrated 600 V startup cell for fast startup and direct bus voltage sensing - Multi-mode operation with forced frequency resonant mode (FFR) - DCM operation guaranteed - Adaptive current limitation for variable Vout - Supports low no load input power to meet stringent regulatory standard - One pin UART interface for configuration #### **Features** - Multi-mode operation with BM, DCM - Configurable ZVS enabled line voltage - ZVS gate drive signal for forced resonant mode - Built-in soft-start - Built-in protection modes - Brown-in and brownout detection via integrated HV startup cell - Pb-free lead plating; RoHS compliant - Halogen-free according to IEC61249-2-21 #### **Applications** • High density adapter/charger #### **Product Validation** Qualified for industrial applications according to the relevant tests of JEDEC47/20/22 #### **Description** The XDPS21071 is a digital PWM controller for high density adapter applications based on DCM flyback topology. A wide feature set is provided in a DSO-12 package and requires only a minimum of external components. An integrated ASSP digital engine provides advanced algorithms for multimode operation and protection features. A forced frequency resonant operation support optimized high density adapter system dimensioning. In addition a one-time-programmable (OTP) unit is integrated to provide a selective set of configurable parameters, which can be matched to a dedicated system design. Figure 1 Typical application | Marking | Package | FW Revision | SP Ordering Code | |-----------|--------------|-------------|------------------| | XDPS21071 | PG-DSO-12-20 | REV 1.0 | SP005355100 | #### **Table of contents** #### Description # **Table of contents** | Based on F | W: REV 1.0 | 1 | |--------------------|------------------------------------------------------------------------------|----| | Product Hi | ghlights | 1 | | Features | 1 | | | Application | 18 | | | • • | ılidation | | | Description | | _ | | - | ntents | 2 | | 1 | Pin Configuration and Functionality | | | _ | | | | 2 | Representative Block Diagram | | | 3 | Introduction | | | 4 | Functional Description | | | 4.1 | Power supply management | | | 4.1.1 | VCC capacitor charge-up and startup sequence | | | 4.1.2 | Brown-in monitoring | | | 4.1.3 | Brown-out protection response | | | 4.1.4 | During burst mode operation | | | 4.1.5 | Bang-bang mode during latched and auto-restart operation | | | 4.1.5.1 | During latched operation | | | 4.1.5.2 | During auto-restart operation | | | 4.2 | Control features | | | 4.2.1 | Reflected voltage sensing and Vcs offset calculation based on output voltage | | | 4.2.1.1 | Output voltage sensing via ZCD pin | | | 4.2.1.2<br>4.2.1.3 | Ringing suppression time | | | 4.2.1.3 | Vcs offset calculation based on output voltage sensed at ZCD pin | | | 4.2.2 | Propagation delay compensation (PDC) | | | 4.2.4 | Soft-start | | | 4.2.5 | Leading edge blanking (LEB) at CS pin | | | 4.2.6 | Spike blanking at CS pin for 2nd level over-current detection (OCP2) | | | 4.2.7 | Gate driver output GD0 and GD1 | | | 4.2.8 | Multi-mode operation | | | 4.2.8.1 | Frequency law setting for XDPS21071 | | | 4.2.9 | Frequency jittering | | | 4.2.10 | Burst mode operation | | | 4.2.10.1 | Burst mode entry | | | 4.2.10.2 | Burst operation | 27 | | 4.2.11 | Burst mode exit | 28 | | 4.2.12 | Forced frequency resonant (FFR) mode operation | 28 | | 4.2.13 | UART function at GPIO pin | 30 | | 4.3 | Protection features | | | 4.3.1 | Auto-Restart Mode (ARM) | 31 | | 4.3.2 | Latch Mode (LM) | | | 4.3.3 | VCC Under-Voltage lockout (UVOFF) | | | 4.3.4 | Brown-In Protection (BIP) | | | 4.3.5 | Brown-Out Protection (BOP) | | | 4.3.6 | Over-Current Protection level 1 (OCP1) | 32 | #### **Table of contents** | 4.3.7 | Over-Current Protection level 2 (OCP2) | 32 | |----------|-------------------------------------------------------|----| | 4.3.8 | High input at CS pin (CShigh) | 32 | | 4.3.9 | MFIO pin high (MFIOH) | 32 | | 4.3.10 | Internal over-temperature detection (IntOTP) | 32 | | 4.3.11 | Primary side output Over-Voltage Protection (VoutOVP) | 33 | | 4.3.12 | Over load power protection | 33 | | 4.3.13 | CS pin short protection | 33 | | 5 | Configuration | 34 | | 5.1 | Overview of configurable parameters using .dp Vision | | | 5.2 | Overview of configurable parameters and functions | | | 5.2.1 | Configurable parameters and functions | 34 | | 6 | Electrical Characteristics | 36 | | 6.1 | Definitions | 36 | | 6.2 | Absolute Maximum Ratings | 36 | | 6.3 | Package Characteristics | 37 | | 6.4 | Operating Range | 38 | | 6.5 | Characteristics | 39 | | 7 | Package Information | 48 | | 7.1 | Outline dimensions | 48 | | 7.2 | Footprint and packing | 49 | | 8 | Marking | 50 | | 9 | Appendix | 51 | | 9.1 | Minimum required capacitive load at GD0 and GD1 pin | | | 10 | References | 52 | | <b>-</b> | | | #### **Pin Configuration and Functionality** # 1 Pin Configuration and Functionality The pin configuration is shown in Figure 2 and the functions are described in Table 1. Figure 2 Pin Configuration of XDPS21071 Table 1 Pin Definitions and Functions | Symbol | Pin | Туре | Function | |--------|------------|------|----------------------------------------------------------------------------------------------------------------| | ZCD | 1 | I | Zero Crossing Detection | | | | | ZCD pin is connected to an auxiliary winding for zero crossing detection and positive pin voltage measurement. | | MFIO | 2 | I | Multi-Functional Input Output | | | | | MFIO pin is connected to an optocoupler that provides an amplified error signal for the PWM mode operation. | | GPIO | 3 | 10 | Digital General Purpose Input Output | | | | | GPIO pin provides an UART interface until brown-in. It is switched to weak | | | | | pull down mode and disabled UART function during normal operation. | | CS | 4 | I | Current Sense | | | | | CS pin is connected via a resistor in series to an external shunt resistor and | | | | | the source of the power MOSFET. | | HV | 5, 6, 7, 8 | I | High Voltage Input | | | | | HV pin is connected to the rectified bulk voltage. An internally connected 600 | | | | | V HV startup-cell is used for initial VCC charge. Furthermore brown-in and | | | | | brownout detection is provided. | | GD1 | 9 | I | FFR Signal Gate Driver Output | | | | | GD1 pin provides a gate driver pulse signal to initiate the forced frequency | | | | | resonant mode operation. | | GD0 | 10 | 0 | Gate Driver Output | | | | | Output for directly driving the main power MOSFET. | | VCC | 11 | I | Positive Voltage Supply | | | | | IC power supply. | | GND | 12 | 0 | Power and Signal Ground | #### **Representative Block Diagram** # 2 Representative Block Diagram Figure 3 shows a simplified top level block diagram of the IC functionality. Figure 3 Representative Block Diagram of XDPS21071 #### Introduction #### 3 Introduction The XDPS21071 is a digital AC/DC current-mode controller for high density adapter applications. The IC provides a configurable multi-mode operation controlled by the feedback signal from the secondary side control loop. The multi-mode operation supports different operation modes like forced frequency resonant control (see chapter 4.2.12) or burst mode, frequency reduction mode depending on line and load conditions. With supporting those modes high power density designs can be dressed in a very flexible manner. An embedded application specific digital core provides advanced algorithms for the multi-mode operation and a variety of protection features. Special analog and mixed-signal peripherals are integrated to support the requirements for low standby power. The IC supports highest design flexibility in the application by means of an advanced set of configurable parameters and state machines, which supports very dedicated system dimensioning. The configuration can be done via a single pin UART interface at GPIO pin that supports in-circuit configuration. Chapter 5 contains the parameter default configuration setting for XDPS21071 and the correlated specific firmware version. Furthermore, it provides a mapping table for the defined FW symbols and the correlated data sheet parameters. Each listed parameter is specified in the electrical characteristics Chapter 6. The following functional description in Chapter 4 is based on the default parameter setting in the configuration Chapter 5. Chapter 7.1 provides information about the package outline and dimensions. An appendix Chapter 9 provides additional information about specific electrical characteristics or test conditions. The reference Chapter 10 provides an overview about correlated documents. #### **Functional Description** # 4 Functional Description The functional description gives an overview about the integrated functions and features and their relationship. The mentioned parameters and equations are based on typical values at $T_A$ = 25 °C. The correlated minimal and maximal values are shown in the electrical characteristics in Chapter 6. The functional description is grouped in following sections: Power supply management (Chapter 4.1) Control features (Chapter 4.2) Protection features (Chapter 4.3) ## 4.1 Power supply management The power supply management ensures a reliable and robust IC operation. Depending on the operation mode of the control IC, the power supply management unit runs in different ways for VCC supply and for brown-in monitoring, which are described in the sequel: - VCC capacitor charge-up and startup sequence (see Chapter 4.1.1) - Brown-in monitoring (Chapter 4.1.2) - Brown-out protection response (Chapter 4.1.3) - During burst mode (QBM) operation (Chapter 4.1.4) - Bang-bang mode during latch mode (LM) operation (Chapter 4.1.5.1) - Bang-bang mode during auto-restart mode (ARM) operation (Chapter 4.1.5.2) # 4.1.1 VCC capacitor charge-up and startup sequence There are two main functions supported at HV pin by a resistor $R_{HV}$ connected to the bulk capacitor (see Figure 5). They are the VCC capacitor charge-up, and the bulk voltage monitoring (see Chapter 4.1.2). At beginning of a cold startup, the depletion startup cell is on. Once the AC line voltage is applied and charging the bulk capacitor, a current flows through the external resistor $R_{\rm HV}$ into HV pin. Via the integrated diode D1, that current may charge up the external VCC capacitor (see Figure 5). Once VCC voltage exceeds the threshold $V_{\rm VCCon}$ = 20.5 V, the startup cell is turned off, the control IC is enabled and the firmware boot sequence follows which takes about 1.2 ms. Both bulk voltage brown-in and VCC brown-in condition (see Chapter 4.3.4) are checked continuously. Once they both are above the brown-in level, respectively, the first GD0 pulse according to the soft-start control will be generated earliest after the 1.2 ms boot sequence time. The voltage $V_{\rm VCC}$ drops until the supply via the auxiliary winding ( $V_{\rm VCCSS}$ ) takes over the VCC supply (see Figure 4). For a proper system startup and operation, the supply voltage $V_{\rm VCC}$ must be always above the VCC off-threshold $V_{\rm VCCoff}$ =7.2 V (see Chapter 4.3.3). #### **Functional Description** Figure 4 Typical startup sequence # 4.1.2 Brown-in monitoring Once the IC is activated, brown-in monitoring is enabled for input brown-in protection (see Chapter 4.3.4) by measuring the current at HV pin through the internal shunt resistor $R_{\rm M}$ (see Chapter 4.2.2). If the input brown-in is not detected before VCC falls below $V_{\rm VCCoff}$ , the startup cell measurement unit remains enabled until VCC falls down to $V_{\rm VCCoff}$ . #### **Functional Description** Figure 5 High voltage brown-in sensing and VCC startup at HV pin #### 4.1.3 Brown-out protection response In case of brown-out (see Chapter 4.3.5), the IC stops gate driver switching and stays active. At the same time, the VCC turn-off threshold is switched over from $V_{VCCoff}$ to the threshold $V_{VCCoffBO} = 9.6 \text{ V}$ . The threshold $V_{VCCoffBO}$ is higher than the threshold $V_{VCCoff}$ , which supports an earlier system restart than using the threshold $V_{VCCoff}$ . # 4.1.4 During burst mode operation After the control IC enters quiet burst mode, the IC enters repeatedly a sleep mode, in which the IC current consumption is reduced to $I_{VCCquBM2}$ = 460 $\mu$ A. Waking up from and entering this sleep mode (pause) is controlled by the feedback voltage at MFIO pin $V_{MFIO}$ via the internal comparators C5 and C6 (see Figure 6 and Chapter 4.2.910). #### **Functional Description** Figure 6 Burst mode control For the system dimensioning, it should be ensured that the voltage $V_{VCC}$ should be always well above the threshold $V_{VCCoff}$ , including the burst-off phase. Figure 7 shows a typical burst mode operation signal for VCC and correlated current consumption. Figure 7 Burst operation # 4.1.5 Bang-bang mode during latched and auto-restart operation The bang-bang mode supports an IC operation without external VCC supply during the latched and auto-restart operation. It directly controls the HV startup cell depending on the set bang-bang mode turn-on threshold $V_{\text{VCCBBon}}$ of the corresponding auto-restart and latch mode (see Figure 8). In latch mode, the HV startup cell switch-on threshold is set to $V_{\text{VCCBBon}}$ = 9 V (see Chapter 4.1.5.1 and Chapter 4.1.5.2). In auto-restart mode, there is also an additional stand-by timer active that switches on the HV startup cell in a fixed time period of 500ms scheme to keep the VCC all the time at a high level above the brown-in threshold $V_{\text{VCCBI}}$ = 9.1 V. Then a restart can take place without going through an additional VCC brown-in cycle. Due to the low current consumption during the auto-restart break time, the startup cell is always turned on by the 500 ms timer. Figure 8 Bang-bang mode control of HV startup-cell #### **Functional Description** # 4.1.5.1 During latched operation If latch mode is entered (see Chapter 4.3.2), the IC stops gate switching and the VCC current consumption is reduced to $I_{VCCquLM}$ = 150 $\mu$ A. The enabled bang-bang mode ensures that the IC is kept alive by keeping the voltage at VCC pin above the threshold $V_{VCCoff}$ = 7.2 V (see Figure 9). A reset of the latch mode takes place only after the VCC drops below the $V_{VCCoff}$ threshold. Figure 9 Latch mode operation # 4.1.5.2 During auto-restart operation Once auto-restart mode is entered (see Chapter 4.3.1), the IC stops GD0 switching, the VCC current consumption is reduced to $I_{\text{VCCquAR}} = 160~\mu\text{A}$ , and a stand-by timer with 500 ms ( $t_{\text{BBoffAR}}$ ) period is activated which turns on the HV startup cell periodically, to charge up the VCC capacitor. Once the voltage at VCC pin exceeds the switch-off threshold $V_{\text{VCCBBoff}} = 20.5~\text{V}$ , the startup cell is turned off (see Figure 10). This is bang-bang mode operation for the VCC management during the auto-restart break time. In this way, the VCC voltage is kept at a level well above the VCC brown-in threshold to ensure enough energy stored in the VCC capacitor for the coming restart of the system, that is initiated after the auto-restart break time $t_{\text{AR}} = 3~\text{s}$ . Then after an additional time $\Delta t = \epsilon$ , the gate driver switching is activated with a soft-start sequence. Here the additional time $\epsilon$ depends on the VCC capacitor charge-up time which is related to the VCC capacitance and the voltage at HV pin. #### **Functional Description** Figure 10 Auto-restart mode operation #### 4.2 Control features The XDPS21071 provides peak current control assisted by the features listed in Table 2. A simplified block diagram representing the controller features is shown in Figure 11. #### **Functional Description** Figure 11 Block Diagram of PWM Control Table 2 gives an overview about the controller features that are described in the mentioned chapters. #### **Table 2** Controller Features | Reflected voltage sensing and zero crossing detection at auxiliary winding | Chapter 4.2.1 | |----------------------------------------------------------------------------|----------------| | Vbulk voltage measurement via HV startup cell | Chapter 4.2.2 | | Propagation delay compensation (PDC) | Chapter 4.2.3 | | Soft-start Soft-start | Chapter 4.2.4 | | Leading edge blanking (LEB) time at CS pin | Chapter 4.2.5 | | Spike blanking at CS pin for 2nd level over-current detection | Chapter 4.2.6 | | Gate driver output GD0 and GD1 | Chapter 4.2.7 | | Multi-mode operation | Chapter 4.2.8 | | Burst mode (QBM) operation | Chapter 4.2.9 | | Forced frequency resonant (FFR) mode operation | Chapter 4.2.12 | | UART function at GPIO pin | Chapter 4.2.13 | #### **Functional Description** # 4.2.1 Reflected voltage sensing and Vcs offset calculation based on output voltage The IC provides output voltage detection by means of measuring the reflected voltage at the auxiliary winding $V_{\text{Aux}}$ at the primary side of the transformer via ZCD pin and an external resistive voltage divider. The voltage signal $V_{\text{Aux}}$ contains the information of the flyback output voltage, $V_{\text{Out}}$ , at the secondary side. The ZCD pin related circuit is shown in Figure 12. Figure 13 shows a typical voltage waveform of the drain voltage $V_{\text{Drain}}$ and the related auxiliary winding voltage $V_{\text{Aux}}$ . The sensed output voltage is used for over-voltage protection (see Chapter 4.3.11). Following topics are described in the sequel: - Output voltage sensing via ZCD pin (Chapter 4.2.1.1) - Vcs offset with sensed Vo at ZCD pin (Chapter 4.2.1.3) Figure 12 Functionality at ZCD pin #### **Functional Description** Figure 13 Auxiliary voltage and magnetization current waveforms for standard discontinuous conduction mode operation # 4.2.1.1 Output voltage sensing via ZCD pin Output voltage is sensed at a fixed point of time during the free-wheeling phase. The free-wheeling phase begins when the gate driver is switched off and ends when the secondary side demagnetization current becomes zero. During free-wheeling phase the VCC capacitor of the IC, the output stage and the additional ZVS capacitor at ZVS winding for introducing a forced resonant cycle (see Chapter 4.2.12) are supplied. As soon as VCC capacitor is charged, the auxiliary voltage is a function of secondary side voltage. $$V_{AUX} = \frac{N_{AUX}}{N_{Sec}} \cdot V_{Sec} \tag{1}$$ Figure 14 shows the schematic related to secondary side voltage sensing and the equivalent network. #### **Functional Description** Figure 14 Secondary Side Voltage Sensing No current clamping applies during the free-wheeling time and the voltage at ZCD pin is given by $$V_{ZCDSEC}(V_{Sec}) = R_{ZCD} \cdot \left(\frac{V_{AUX}}{R_{ZCDH}}\right) \tag{2}$$ R<sub>ZCD</sub> is the internal resistance of $V_{ZCDSEC}$ ( $V_{Sec}$ ) and is the equivalent parallel resistance of R<sub>ZCDH</sub> and R<sub>ZCDL</sub>. The related waveforms are presented in Figure 15. After the primary side gate driver is turned off, the auxiliary voltage goes from its negative level to positive. After a ringing phase, the positive level is given by the output voltage plus the secondary side diode voltage drop. During the free-wheeling phase the secondary side diode operates in the linear region until the demagnetization current becomes very small. This linear relationship can be described as a resistor $R_{DSonSec}$ , resulting in a falling slope according to $R_{DSonSec}$ · $i_{LSec}(t)$ . The secondary side current $i_{LSec}(t)$ decreases with a slope given by the output voltage and the transformer secondary side inductance. Hence the resulting auxiliary winding voltage is more or less constant until the secondary side current becomes zero. The reflected voltage at auxiliary winding is sampled at the end of the ringing suppression time (see Chapter 4.2.1.2). The measured voltage $V_{ZCDDFFSET}$ that is depending on the secondary side chosen rectification approach and the associated component dimensioning. To ensure an accurate measurement of the reflected output voltage, the system dimensioning must provide a free-wheeling phase that only finishes after the ringing suppression time $t_{\text{ZCDRS}}$ . Furthermore following effects can influence the output voltage sensing if not properly considered in system dimensioning: - VCC and ZVS capacitor charging - Voltage drop on secondary side at the free-wheeling diode or the secondary side switch The VCC and ZVS capacitors need to be charged up before the ringing suppression time $t_{\text{ZCDRS}}$ ends. The superimposed voltage offset $\Delta V_{\text{ZCDOFFSET}}$ at sample time point due to secondary side rectification approach needs to be considered either by the dimensioning of the ZCD resistor divider or the internal overvoltage threshold setting $V_{\text{ZCDOVP}}$ (see Chapter 4.3.11). #### **Functional Description** Figure 15 Output Voltage Sensing Signals ## 4.2.1.2 Ringing suppression time To prevent erroneous ZCD events due to primary side gate driver turn off ringing, a ringing suppression time $t_{\text{ZCDRS}} = 1.9 \mu \text{s}$ applies for the zero-crossing events. During this time no zero-crossing is considered. # 4.2.1.3 Vcs offset calculation based on output voltage sensed at ZCD pin To limit the output current at different output voltage, a linear scaled $V_{cs}$ offset is inserted to the peak current command. This offset will be minused from the current command mapping from the frequency law curve. It is an inverse of the output voltage based on positive ZCD winding voltage. Figure 16 shows when the $V_{zcd}$ is at $V_{zcd}$ zero\_point, the $V_{cs}$ offset is zero. While Vzcd voltage is at minimum level, the $V_{cs}$ offset is maximum. The $V_{cs}$ offset level depends on the slew rate of $K_{vcs}$ offset and the starting point of $V_{zcd}$ . The equation is as below: $$Vcs_{offset} = Kvcs_{offset} * (Vzcd - Vzcd_zero_point)/65536$$ (3) All the number in above equation is decimal digital value. At ZCD pin, the sensed voltage will minus 1.2V offset first, then feed into an ADC channel to get the sense the voltage. Also due to the ADC input voltage range is 1.2-2.8V, so any ZCD voltage out of this range is ignored by the IC and ADC converter value will be saturated at its min(0) and max value(255). Below is the example on how to set the value, $V_{zcd\_zero\_point}$ is the voltage level without compensation, here we choose $V_{zcd}$ =1.41V, the digital value of $V_{zcd\_zero\_point\_dig}$ =(1.41-1.2)\*1.5/2.4\*255=148, $K_{vcsoffset}$ =28000, for $V_{zcd}$ =1.2V, the digital value of it will be $V_{zcd\_dig} = (1.2 - 1.2) * 1.5 / 2.4 * 256 = 0, so \ V_{csoffset\_dig} = 28000 * (0 - 79) / 65536 = 34, its \ analog \ value \ will \ be \ 34 / 255 * 0.6 = 80 mV.$ If system parameters like transformer turns ratio, ZCD pin voltage divider is known, then the corresponding output voltage can be calculated. E.g. $N_{aux}$ =2, $N_{sec}$ =2, $R_{zcdH}$ is 39kohm, $R_{zcdL}$ is 5.6kohm. $$V_o = V_{zcd} * \frac{N_{sec}}{N_{aux}} * (R_{zcdL} + R_{zcdH}) / R_{zcdL}$$ (4) #### **Functional Description** So for $V_{zcd}$ =1.41V, $V_o$ will be 1.41\*2/2\*(39+5.6)/5.6=11.23V assuming transformer coupling is 1. For V<sub>zcd</sub>=1.2V, V<sub>o</sub> will be 1.2\*2/2\*(39+5.6)/5.6=9.56V. This means that when output voltage is above 11.23V, there is no Vcs offset compensation, below 9.56V the compensation is clamped at 80mV as calculated above. Figure 16 V<sub>cs\_offset</sub> calculation ## 4.2.2 Vbulk voltage measurement via HV startup cell The $V_{\text{Bulk}}$ voltage is measured via the HV pin that is connected at the bulk capacitor node. The current $I_{\text{HV}}$ is sampled in the IC and processed for the following functions: - Brown-in protection (Chapter 4.3.4) - Brown-out protection (Chapter 4.3.5), - Propagation delay compensation (Chapter 4.2.3), In all these functions, the current $I_{HV}$ represents the bulk voltage. # 4.2.3 Propagation delay compensation (PDC) Due to the gate driver turn-off propagation delay $t_{PD}$ , the level $V_{CSOCP1}$ set by the OCP1 comparator will not directly control the inductor peak current, $I_{LPk}$ . Without propagation delay, the peak current would be given by $I_{LPk} = R_{CS}^{-1} \cdot V_{CSOCP1}$ . However, due to the propagation delay, the OCP1 level is exceeded by $$R_{CS} \cdot I_{Lpk} = V_{CSOCP1} + V_{CSPD}(V_{Bulk}) \tag{5}$$ where the propagation delay overshoot $V_{CSPD}(V_{Bulk})$ is $$V_{CSPD}(V_{Bulk}) = \frac{R_{CS}}{L_{Pri}} \cdot t_{PD} \cdot V_{Bulk}$$ (6) In Figure 17 related example waveforms are presented. #### **Functional Description** Figure 17 Propagation Delay and Propagation Delay Compensation On the left side, the bulk voltage is low, the slope of inductor current and of the CS voltage are low, too. When the CS voltage reaches the OCP1 level, the gate driver turns off and the inductor current reaches its peak after the turn off propagation delay $t_{PD}$ . The turn off propagation delay $t_{PD}$ includes the delay $t_{CS}$ of the filter capacitor connected to CS pin and the resistor connected between shunt resistor and CS pin (see Typical Application Figure). The overshoot of the inductor current due to propagation delay is small due to the small slope $$\frac{dV_{CS}}{dt} = \frac{R_{CS} \cdot V_{Bulk}}{I_{col}} \tag{7}$$ The right side of Figure 17 shows the same operating waveforms for a higher bulk voltage. In this case, the OCP1 comparator limit needs to be less than on the left side to reach the same inductor peak current. Although the propagation delay remains the same, the slope as well as the overshoot due to propagation delay is larger. The XDPS21071 controller is defined to measure the HV current $I_{HV}$ representing the bulk voltage $V_{Bulk}$ . The OCP1 comparator limit is adjusted depending on the measured bulk voltage so that the real peak current due to the propagation delay is compensated. For this HV pin needs to be connected to $V_{Bulk}$ . Consequently, any CS peak parameter $V_{CSx}$ is specified in the electrical characteristics (Chapter 6.5) for a low-line use case ( $V_{CSxLL}$ ) and for a high-line use case ( $V_{CSxLL}$ ). #### Low-Line Use Case (LL) - $I_{HVLL} = 70 \mu A$ as for $V_{Bulk} = 72 \text{ V}$ , $R_{HV} = 100 \text{ k}\Omega$ - $(dv_{CS}/dt)_{LL}$ = 96 mV/ $\mu$ s as for $V_{Bulk}$ = 72 V, $L_{Pri}$ = 220 $\mu$ H, $R_{CS}$ = 0.294 $\Omega$ #### **High-Line Use Case (HL)** - $I_{HVHL} = 370 \,\mu\text{A}$ as for $V_{Bulk} = 372 \,\text{V}$ , $R_{HV} = 100 \,\text{k}\Omega$ - $(dv_{CS}/dt)_{HL}$ = 497 mV/ $\mu$ s as for $V_{Bulk}$ = 372 V, $L_{Pri}$ = 220 $\mu$ H, $R_{CS}$ = 0.294 $\Omega$ These use cases set the corners of the propagation delay compensation which operates in a linear manner so that the typical OCP1 threshold for any $I_{HV}$ is given by $$\frac{v_{CSx}(I_{HV}) - v_{CSxLL}}{I_{HV} - I_{HVLL}} = \frac{v_{CSxHL} - v_{CSxLL}}{I_{HVHL} - I_{HVLL}} \tag{8}$$ #### **Functional Description** #### 4.2.4 Soft-start The IC control provides a soft-start during initial startup and auto-restart cycles. The soft-start slew rate is defined by the step $\Delta V_{CSS} = 2.5$ mV taking place every time step of $t_{Base1} = 52.14$ µs. Furthermore, the peak current start level is determined by the parameter $V_{CSSS}$ . The soft-start phase is latest finished after $V_{CS}$ has ramped up to the maximum level of $V_{CSmax}$ (see Figure 18). The total soft-start time $t_{SSmax}$ is therefore based on the following equation: $$t_{SSmax} = t_{Base1} \cdot \frac{v_{CSmax} - v_{CSSS}}{\Delta v_{CSS}} \tag{9}$$ The associated ramped up peak current limitation is determined by internal digital numbers, which are not depending on the propagation delay during peak current limitation process. Figure 18 Soft-start timing The internal soft-start phase is finished once the voltage level at MFIO pin is getting lower than 2.42 V. Then the setting for CS limitation is determined by the feedback signal at MFIO pin via the frequency law (see Chapter 4.2.8.1). # 4.2.5 Leading edge blanking (LEB) at CS pin A digital leading edge blanking filter with $t_{\text{CSLEB}}$ = 269 ns (see Chapter 5) is integrated in the OCP1 peak current control path to prevent the current limitation process from distortions, caused by the leading edge spike at the switch-on of the power MOSFET (see Figure 19). The LEB applies only for the OCP1 comparator (see Figure 3) that is used for cycle-by-cycle peak current limitation. The LEB needs also to ensure a monotonous peak current control without being impacted by ringing taking place directly after the leading edge spike. Figure 19 Leading edge blanking #### **Functional Description** # 4.2.6 Spike blanking at CS pin for 2nd level over-current detection (OCP2) A further comparator OCP2 is implemented at CS pin (see Figure 3) to detect dangerous current levels (see Chapter 5), which could occur if one or more transformer windings are shorted or if the secondary side diode is shorted. To avoid an accidental trigger by exceeding this 2nd level over-current protection threshold $V_{\text{CSOCP2}} = 0.8 \text{ V}$ , a spike blanking time $t_{\text{CSOCP2BL}} = 616.2 \text{ ns}$ (see Chapter 5) is implemented in the output path of the OCP2 comparator. ## 4.2.7 Gate driver output GD0 and GD1 The gate driver GD0 and GD1 are of the same type. The GD0 is used for controlling the main MOSFET connected to the primary main inductance of the flyback transformer. The GD1 is used for controlling the FFR mode (see Chapter 4.2.8) by driving the dedicated MOSFET that is connected to the ZVS winding at the flyback transformer. The gate driver output stages consist of a regulated current source connected to VCC pin and a MOSFET switch connected to GND (see Figure 20 and Figure 21). The peak source current at GDx is set to $I_{\text{GDxHPKSRC}} = -118 \text{ mA}$ . The MOSFET switch provides a discharge path for the main power MOSFET with a sink capability of $R_{\text{GDxLSNK}} \leq 6.5 \Omega$ . The controlled source current determines together with the gate-source capacitance $C_{GS}$ and the gate-drain capacitance $C_{GD}$ of the external power MOSFET the rising slope during turn-on phase (see Figure 22). The gate driver state control ensures that the charged gate driver output voltage is clamped at the level $V_{GDxH} = 10.5 \text{ V}$ . The external gate resistor $R_{\text{GDx}}$ is therefore only meant for adjusting the peak sink current and the corresponding gate voltage falling slope during the turn-off phase. Here the turn-on behavior is mainly dominated by the controlled limited current source $I_{\text{GDxHPKSRC}}$ as the size of the external gate resistor is mainly limiting the higher peak sink current at GDx pin. When dimensioning the serial gate resistor $R_{\text{GDx}}$ , also a minimum load capacitance needs to be considered after $R_{\text{GDx}}$ (see Chapter 9.1), which needs to be provided by the corresponding gate-source capacitance $C_{\text{GS}}$ of the external power MOSFET. This ensures a smooth and stable settling of the voltage level $V_{\text{GDxH}}$ at the end of the turn-on phase. Figure 20 GD0 output stage structure #### **Functional Description** Figure 21 GD1 output stage structure Figure 22 Gate drive output ## 4.2.8 Multi-mode operation The multi-mode operation consists of two different operation modes that are controlled by the feedback voltage signal at MFIO pin (see Table 3). Table 3 Overview multi-modes | Symbol | Operation Mode | Description | |--------|-------------------------------------------------------------|----------------| | ВМ | Burst mode | Chapter 4.2.9 | | FFR | Forced frequency resonant mode during BM and DCMx operation | Chapter 4.2.12 | The configurable multi-mode operation depends on the inductance design, switching frequency, load condition and the bulk voltage $V_{\text{Bulk}}$ . It is characterized by the frequency scheme and peak current correlation shown in Figure 23. The peak current limit $V_{\text{CSPK}}$ (y-axis) and the frequency limits are set according to the input signal at MFIO pin. The peak current limits for $V_{\text{CSPK}}$ are shown for the low and high-line use case (see Chapter 4.2.3), which consider the propagation delay compensation (PDC). The border for entering the burst mode (BM) is determined by the setpoint D. The actual peak current and the actual switching frequency areas follow: #### **Functional Description** - in DCM1, DCM2 and DCM3 operation, the peak current and the switching frequency are directly given by the curve A-B-C-D. - in DCM1 the peak current changes with the voltage $V_{MFIO}$ and the switching frequency is fixed. - in DCM2 the peak current is fixed, and the switching frequency changes with $V_{\text{MFIO}}$ . - in DCM3 the peak current changes with the voltage $V_{\rm MFIO}$ and the switching frequency is fixed until CRM operation is taking place. The start of CRM cycles is depending on $V_{\rm Bulk}$ . The frequency in DCM3 is configurable. The highest frequency is 139.4 kHz. - the multi-mode controller selects the operating mode (BM, DCM1, DCM2, DCM3 with FFRZVS or CRM) CRM switching cycles occur in DCM3 when the Vbulk voltage exceeds a lower Vbulk voltage level and the remaining off-time is not sufficient to fully demagnetize the flyback transformer. In this mode no zero crossing is detected before the end of the switching period determined, however IC gate is only allowed when zero crossing is detected. In such condition, IC will wait the demagnetization finshes until the first zero crossing comes, once zero crossing is detected, IC will allow gate on. The fix frequency operation will be bypassed here and frequency will be reduced and IC will switch at valley. The following Figure 23 shows an example of using all possible multi-mode operation phases that are determined by the corresponding setpoints A, B, C and D. The specific frequency law setting for XDPS21071 based on the FW: REV 1.0 is shown in Chapter 4.2.8.1. Setpoints A and B can change from lowest switching frequency (burst frequency) e.g. 30 kHz to maximum switching frequency 139.4 kHz. Setpoint B and C are also configurable, i.e V<sub>mfioC</sub>, VmfioB, V<sub>csC</sub> are also configurable, so the middle to light load efficiency can be optimized for different combination of frequency and peak current. There is a special condition to limit the maximum frequency, when the bulk voltage is higher than $V_{bulk\_high}$ =200V and ZCD pin voltage is lower than $V_{zcd\_low}$ =1.30V, the frequency will be clamped to $f_{clamp}$ which is a configurable based on different system design, the default value is 105 kHz. When the bulk voltage is less than 200V and zcd pin voltage is higher than 1.47V, the fclamp will be removed. By lower the frequency and work in DCM, switching loss can be reduced at high line and thus increase efficiency. #### **Functional Description** Figure 23 Configurable frequency law and peak current schemes depending on signal at MFIO pin # 4.2.8.1 Frequency law setting for XDPS21071 The frequency law setting for XDPS21071 based on the is defined by the set point A, B, C and D as shown in Table 4. Table 4 Corner points for frequency limitation curve and peak current setting for XDPS21071 | Setpoi | int | |--------|-----------------------------------------------------| | Α | Corner point for maximum current at fixed frequency | | | $V_{\text{MFIOmax}} = 2.42 \text{ V}$ | | | $f_{\text{SWmax}} = 139.4 \text{ kHz}$ | | | $V_{\text{CSmaxLL}} = 594 \text{ mV}$ | | | $V_{\rm CSmaxHL}$ =392 mV | | Functio | nal Description | | | | |---------|----------------------------------------------------------------------------------------------|--|--|--| | В | Corner point for border between DCM3 and DCM2 for frequency reduction | | | | | | $V_{MFIOB} = 1.82 V$ | | | | | | $f_{\text{SWB}} = 140 \text{ kHz}$ | | | | | | $V_{\text{CSBLL}} = 443 \text{ mV}$ | | | | | | $V_{\text{CSBHL}} = 366 \text{ mV}$ | | | | | С | Corner point for border between DCM2 and DCM1 for fixed frequency and peak current reduction | | | | | | $V_{MFIOC} = 1.01V$ | | | | | | $f_{\text{SWC}} = 24.9 \text{ kHz}$ | | | | | | $V_{\text{CSCLL}} = 443 \text{ mV}$ | | | | | | $V_{\text{CSCHL}} = 366 \text{ mV}$ | | | | | D | Corner point at minimum frequency setting | | | | | | $V_{\text{MFIOD}} = 0.408 \text{ V}$ | | | | | | $f_{\text{SWmin}} = 24.9 \text{ kHz}$ | | | | | | $V_{\text{CSminLL}} = 92\text{mV}$ | | | | | | $V_{\rm CSminHL}$ =15 mV | | | | # 4.2.9 Frequency jittering In order to improve the EMI performance, the XDPS21071 enables frequency jittering at heavy load where the switching frequency is the maximum (f<sub>SWmax</sub>). The frequency jittering can improve the EMI signature. Both the frequency amplitude and frequency period will jitter over time as shown in Figure 24 and Figure 25. The default jittering magnitude is $\pm$ 3.125% of the maximum switching frequency $f_{SWmax}$ and the jittering period is 3.2ms. Figure 24 Frequency jitter range #### **Functional Description** Figure 25 Jittering magnitude and period Table 5 Frequency jitter parameters | Parameter Name | Physical value | Digital value | |----------------------|----------------|---------------| | A_Jitter_percent_val | 3.125% | 5 | | A_Jitter_period_val | 3.2ms | 3 | # 4.2.10 Burst mode operation The burst mode (BM) is entered at light load to optimize efficiency and correlated total power consumption. The BM consists of three main phases: - Burst mode entry (see 4.2.10.1) - Burst operation (see 4.2.10.2) - Burst mode exit (see 4.2.11) The burst mode control is described in the following chapters based on the block diagram in Figure 27 and the signal overview in 4.2.10.1. Figure 26 Block diagram burst mode control #### **Functional Description** Figure 27 Burst mode signals ## 4.2.10.1 Burst mode entry Figure 27 is showing a typical signal scheme for entering quiet burst mode. The frequency law limits the minimum possible power transfer defined at the setpoint D (see Chapter 4.2.8.1). With decreasing load, the voltage at MFIO pin sinks. Once the voltage at MFIO pin falls below the burst mode entry threshold $V_{\text{MFIOBMEN}}$ , BM is then entered, the IC initiates a burst-off phase, where the IC current consumption is reduced to $I_{\text{VCCquBM2}}$ . Afterwards, the voltage at MFIO pin controls the output voltage control via the two-point regulator (see Chapter 4.2.10.2). As the MFIO voltage determines the frequency and current command value, i.e the power. The efficiency at different output voltage is also different. A look up table (LUT) based burst mode entry is implemented to cover very small burst enter/leave hysteresis. Based on the sensed ZCD voltage signal which is output voltage related, a different $V_{\text{MFIO}}$ is used to determine the entering energy for burst mode operation. The small the output voltage, the bigger the entering energy, i.e larger Vmfio # 4.2.10.2 Burst operation The two-point regulator, that is activated during burst mode operation, is implemented with the comparators C5 and C6 (see Figure 26) with the two thresholds $V_{\text{MFIOBMWK}}$ and $V_{\text{MFIOBMPA}}$ to determine the burst-on and burst-off phase depending on the feedback signal at the MFIO pin. During this phase, the error signal is now used for the two-point regulator scheme, whereas it correlates with the inverse output voltage AC ripple signal shape (see Figure 27). The wake-up threshold $V_{\text{MFIOBMWK}}$ determines the output voltage bottom peak ripple point and the pause threshold $V_{\text{MFIOBMWK}}$ , IC will be waked-up, it takes the threshold $V_{\text{MFIOBMWK}}$ , IC will be waked-up, it takes the threshold $V_{\text{MFIOBMWK}}$ , IC will be waked-up, it takes the threshold and not depending on the voltage at the MFIO pin. All burst sequence pulses have the same switching frequency $f_{\text{SWBSPX}}$ , but progressive changed voltage $V_{\text{CSBSPX}}$ as shown in Table 17. All following pulses have then the same peak value for $V_{\text{CS}}$ as the fourth pulse $V_{\text{CSBSP4}}$ . The peak value of the $V_{\text{CS}}$ determines, together with the set frequency $f_{\text{SWBSP4}}$ , the deliverable limited maximum power during the quiet burst operation. If the output load is exceeding the deliverable limited power for the burst operation, the voltage at MFIO pin will increase. After it exceeds the burst mode exit threshold $V_{\text{MFIOBMEX}}$ , the control IC may exit burst mode (see Chapter 4.2.11). #### **Functional Description** #### 4.2.11 Burst mode exit At load jumps above the burst mode exit power level, a fast burst mode exit is supported to limit the drop in output voltage. A sudden load demand causes a rising slope at MFIO pin. Once the voltage $V_{\text{MFIO}}$ exceeds the threshold $V_{\text{MFIOBMEX}}$ , the IC exits the burst mode immediately. Once burst mode is exit, the two-point regulation is terminated and the next pulse is determined by the fixed peak current setting $V_{\text{CSBMEX}}$ . The further consecutive pulses are determined by the frequency law (see Chapter 4.2.8) with the voltage $V_{\text{MFIO}}$ controlling the switching cycles. ## 4.2.12 Forced frequency resonant (FFR) mode operation XDPS21071 provides a special forced frequency resonant (FFR) mode to reduce significantly switching losses during operation in discontinuous conduction mode (DCM). Furthermore conducted EMI in the high frequency spectrum > 10MHz and especially radiated EMI can be greatly reduced, which supports the usage of high speed optimized super junction MOSFETs. The idea is to turn on the main power MOSFET only at a controlled lowest drain voltage level in a self-generated oscillation period after demagnetization phase of the flyback transformer has been finished. This self-generated oscillation period is derived from an additional gate driver pulse that introduces to the flyback transformer at a self-determined time a defined negative magnetization. The level of negative magnetization current can be configured (see Chapter 5) Compared to the so called quasi-resonant (QR) operation, which is focusing on turning on the main power MOSFET only in the valleys after transformer demagnetization, the FFR provides full control on the switching frequency and the drain voltage swing down level for turning on the MOSFET. Higher frequency design approaches can now be exploited for low line without compromising on efficiency and EMI for the high line operation. When reducing the load, frequency foldback to lowest frequency levels can be supported with avoiding any hard switching cycle (see Chapter 4.2.8.1). Figure 28 shows the required signals in the application for FFR mode operation. The second gate driver GD1 drives Q1 for initiating the self-controlled zero voltage switching (ZVS) cycle. The HV pin provides the $V_{\text{Bulk}}$ voltage measurement to adapt the timings for the ZVS pulse. Figure 28 Required signals for forced frequency resonant (FFR) mode operation #### **Functional Description** The ZCD pin provides the zero crossing detection to enable main gate generation. The ZVS gate can be enabled based on configurable line voltage with 20Vdc hysteresis. Figure 29 shows the FFR mode signal wave forms and associated timings. The FFR mode is caused by introducing a ZVS pulse via the gate driver GD1 during the time frame t1-t2 and subsequent dead-time $t_{\text{ZVSdead}}$ from t2-t3 until gate driver GD0 turns on the main power MOSFET. The dead-time $t_{\text{ZVSdead}}$ should be dimensioned in such a manner that the turn-on of GD0 takes place at the minimum drain voltage oscillation magnitude, which correlates to a transformer magnetization close to zero. The forced frequency operation of GD0 is achieved by directly controlling the switching period $t_{\text{SWperiod}}$ of GD0. GD1 is prematurely turned on after the delay time $t_{\text{ZVSdelay}}$ , when a zero crossing has been detected. Figure 29 Signal overview for forced frequency resonant mode operation The length of the ZVS pulse and the charged voltage of the ZVS capacitor determine the amount of introduced negative transformer magnetization. A higher level of introduced negative magnetization leads to a lower drain voltage swing down, which could further optimize the switching losses and high frequency EMI behavior of the main power MOSFET. However, as this comes along with the expense of increased power losses associated with the additional ZVS pulse generation, a trade off needs to be found to maximize the potential increase in efficiency and reduction in EMI. Depending on the chosen main power MOSFET different drain voltage levels might be adapted for turning on the main power MOSFET. This is mainly depending on the output capacitor characteristic of the power MOSFET, which is highly nonlinear increasing, when going for low drain voltages. The amount of necessary negative magnetization current increases with the size of the output capacitor of the power MOSFET and parastics coupling capacitor of transformer. Therefore the dimensioning for the ZVS pulse generation is significantly depending on the system dimensioning. The default parameter set is optimized for a 45 W USB PD adapter. #### **Functional Description** The required ZVS pulse length $t_{\rm GD1on}$ is depending on $V_{\rm Bulk}$ . The GD1 on-time $t_{\rm GD1on}$ needs to increase with increasing $V_{\rm Bulk}$ to ensure the same low drain voltage level for turning on the main power MOSFET for the whole VAC input range. Whereas the ZVS dead-time is fixed at $t_{\rm ZVSdead}$ = 220 ns (see Chapter 5.2). The default configured relationship between $t_{\rm GD1on}$ and $V_{\rm Bulk}$ and determined by following implemented equation: $$t_{GD1on} = \left(BULK\_VOLTAGE(V) \cdot \frac{K_{zvsonfactor}}{65536} \frac{ns}{V}\right) * 15.15ns + 31.6 ns$$ (10) The parameter BULK\_VOLTAGE(V) is calculated based on the measured current at HV pin $I_{HV}$ via the external resistor $R_{HV} = 102 \text{k}\Omega$ . Figure 30 shows the default configured relationship between the controlled ZVS pulse length $t_{GD1on}$ and $V_{Bulk}$ based on default $K_{ZVSOnfactor} = 3200$ . Figure 30 $V_{\text{Bulk}}$ depended adaptive ZVS pulse length $t_{\text{GD1on}}$ ## 4.2.13 UART function at GPIO pin GPIO pin provides a digital IO interface for UART communication. Configuration of defined parameters and HW setups are supported (see Chapter 5.2). The UART function at GPIO pin is normally enabled till the VCC brown-in is reached (see Chapter 4.1.2). After VCC brown-in, the UART function is disabled. On the other hand, the UART function can be kept enabled during normal operation by sending a corresponding soft command before VCC brown-in. Then configuration "on the fly" is supported and change of parameters during normal operation is possible. #### 4.3 Protection features Table 6 shows the protection features and their corresponding reaction on malfunction. Two protection modes (auto-restart mode and latch mode) as well as a HW reset (IC reset by VCC under-voltage lockout) are implemented. Note: All protection features w/o UVOFF only apply during normal operation. During sleep phase (in burst or protection mode), neither pin measurement of pin voltage nor temperature sensor is active. **Table 6** Protection Features | Protection Feature | Symbol | Reaction | Description | |---------------------------|--------|---------------|---------------| | VCC Under-Voltage lockout | UVOFF | Deactivate IC | Chapter 4.3.3 | #### **Functional Description** | Brown-In Protection (when Brown-in conditions not met) | BIP | Block switching | Chapter 4.3.4 | |--------------------------------------------------------|---------|------------------------------|----------------| | Brown-Out Protection | ВОР | Stop switching | Chapter 4.3.5 | | Over-Current Protection level 1 | OCP1 | CbC limit | Chapter 4.3.6 | | Over-current protection level 2 | OCP2 | Auto-restart | Chapter 4.3.7 | | High input at CS pin (> 200 μs) | CShigh | Auto-restart | Chapter 4.3.8 | | MFIO pin High | MFIOH | Auto-restart | Chapter 4.3.9 | | Internal Over-Temperature Protection | IntOTP | Auto-restart | Chapter 4.3.10 | | Primary side output Over-Voltage Protection | VoutOVP | Auto-restart /<br>Latch mode | Chapter 4.3.11 | | Over load protection | OLP | Auto-restart | Chapter 4.3.12 | | CS pin short protection | CSP | Auto-restart | Chapter 4.3.13 | ## 4.3.1 Auto-Restart Mode (ARM) Once the auto-restart mode is entered, the IC stops the gate driver switching at GD0 pin and enters stand-by mode with reduced current consumption of $I_{VCCquAR}$ = 160 $\mu$ A. After the auto-restart off-time $t_{AR}$ = 3 s, the control IC resumes its operation with soft-start after the VCC capacitor is charged up and the VCC voltage reaches its turn-on threshold. During the auto-restart off-phase, the HV startup-cell is operating in the bang-bang mode (see Chapter 4.1.5.2) to keep the VCC voltage at a high level to have enough energy stored in the VCC capacitor for the system startup. ## 4.3.2 Latch Mode (LM) When latch mode is entered, the gate driver switching at GD0 pin is stopped and the control IC enters stand-by mode where the current consumption is reduced to $I_{VCCquLM}$ = 150 $\mu$ A. During the latch mode the HV startup-cell is operating in the bangbang mode to keep the IC alive and staying in latch mode. Here the voltage $V_{VCC}$ is varying in a wider range compared to the bang-bang mode operation in auto-restart mode (see Chapter 4.1.5.1). # 4.3.3 VCC Under-Voltage lockout (UVOFF) The implemented VCC under-voltage lockout (UVLO) ensures a defined activation and deactivation of the IC operation depending on the supply voltage $V_{\text{VCCon}} = 20.5 \,\text{V}$ for activating the IC. For deactivating the IC, two thresholds are defined. They are: - $V_{\text{VCCoff}} = 7.2 \text{ V during normal operation} / \text{during auto-restart break time}$ - $V_{VCCoffBO} = 9.6 \text{ V}$ after brown-out detected The higher $V_{\text{VCCoffBO}}$ threshold leads to earlier deactivation of the IC and earlier charge-up of the VCC capacitor and supports a new system startup earlier. Both VCC on- and off-thresholds contain a spike blanking $t_{\text{VCCon}}$ and $t_{\text{VCCoff}}$ . # 4.3.4 Brown-In Protection (BIP) At initial power-up or auto-restart, the brown-in condition at the HV pin and at the VCC pin must be fulfilled for starting the soft-start procedure. The controller measures the current at HV pin through the internal shunt resistor $R_{\rm M}$ (see Figure 3). The input brown-in is fulfilled if the current $I_{\rm HV}$ exceeds the threshold $I_{\rm HVBI}$ = 1.15 mA. The VCC brown-in is fulfilled if the voltage $V_{\rm VCC}$ is above the threshold $V_{\rm VCCBI}$ = 15 V. No blanking time applies for brown-in detection. If one of the brown-in conditions is not fulfilled, the IC stays active, but without gate switching. The voltage at VCC pin drops then. Once it falls below the #### **Functional Description** threshold $V_{\text{VCCoff}} = 7.2 \text{ V}$ , the control IC is deactivated, and the startup cell is turned on automatically to charge up the VCC capacitor. ## 4.3.5 Brown-Out Protection (BOP) The brown-out protection for bulk voltage prevents the IC from operating with a too low line voltage, which could lead to high RMS current stress in the application. Brown-out detection is also performed via the HV pin as for brown-in detection. Here an under-voltage detection of the bulk voltage $V_{\text{Bulk}}$ is provided to support brown-out protection. The measured current $I_{\text{HV}}$ is compared with the bulk under-voltage detection threshold $I_{\text{HVBO}} = 0.443$ mA. The brown-out protection applies if bulk under-voltage is detected for certain blanking time. This blanking time is set to $t_{\text{HVBO}} = 1.09$ ms during normal operation and to $t_{\text{HVBOSS}} = 5.27$ ms during soft-start phase. Once brown-out protection is entered, the IC stops switching, but it is still active and the VCC turn-off threshold is increased to $V_{\text{VCCoffBO}} = 9.6\text{V}$ . Once VCC falls below $V_{\text{VCCoffBO}}$ , the HV startup cell turns on to charge up the VCC capacitor (see Chapter 4.1.3). ## 4.3.6 Over-Current Protection level 1 (OCP1) The over-current protection level 1 (OCP1) is performed by means of the cycle-by-cycle peak current control via the comparator OCP1 (see Figure 3). A leading edge blanking (see Chapter 4.2.5) prevents the IC from false switching-off the power MOSFET due to the leading edge spike. The maximum peak setting for $V_{CS}$ is compensated by the propagation delay compensation (see Chapter 4.2.3), to provide an input voltage level independent current limitation. The highest peak setting for $V_{CS}$ of $V_{CSMaxlll}$ (max) = 594 mV occurs at low-line and defines the maximal saturation current of the flyback transformer. ## 4.3.7 Over-Current Protection level 2 (OCP2) The over-current protection level 2 (OCP2) protects the flyback converter under critical fault conditions such as shorted transformer windings or shorted secondary side rectifier diode. In this case, the repeating cycle-by-cycle over-current protection level OCP1 cannot properly limit the inductor current due to the very steep slope of the current ramp and the propagation delay in the peak current control. With the over-current protection OCP2, once the threshold $V_{\text{CSOCP2}} = 0.8 \text{ V}$ is exceeded for longer than $t_{\text{CSOCP2BL}} = 616.2 \text{ ns}$ during normal operation or $t_{\text{CSOCP2BL}} = 1.001 \,\mu\text{s}$ during startup operation, autorestart mode (see Chapter 4.3.1) is entered. In this way, over-heating of the flyback converter is avoided. # 4.3.8 High input at CS pin (CShigh) The CS pin can also be used in a combined manner for a high input signal like external over-temperature which is having a temperature detection circuit together with a reference voltage, to trigger auto-restart mode (see Chapter 4.3.1). The auto-restart mode is triggered by pushing up the CS pin for 10ms. The trigger threshold for CShigh is $0.5V \sim 0.8V$ . In case of transformer short winding, $V_{CS}$ voltage goes quickly above $V_{CSOCP2}$ ; IC will stop the gate and goes to auto-restart mode after OCP2 blanking time $t_{CSOCP2BL}$ . # 4.3.9 MFIO pin high (MFIOH) There are several phenomena that causes MFIO pin high; feedback loop open, overload, etc. The feedback open-loop protection is implemented by means of a digital comparator C2 (see Figure 3). When the voltage at MFIO pin exceeds the threshold $V_{\text{MFIOH}} = 2.41 \text{ V}$ , a timer is triggered. Auto-restart mode (see Chapter 4.3.1) is entered if the timer exceeds the period of $t_{\text{MFIOH}} = 31.3 \text{ ms}$ . This is mainly for open loop and startup protection, during startup, since the output voltage hasn't reach the setpoint, MFIO pin voltage is always high. # 4.3.10 Internal over-temperature detection (IntOTP) An internal over-temperature protection is implemented in this control IC. Once the internal temperature exceeds the threshold of $T_{\text{JOTP}}$ = 130 °C for longer than the blanking time $t_{\text{JOTP}}$ = 10.5 ms, internal over-temperature is detected and the #### **Functional Description** control IC enters auto-restart mode (see Chapter 4.3.1). The normal operation will be resumed if the internal temperature is dropped by 20 °C from $T_{\text{JOTP}}$ . ## 4.3.11 Primary side output Over-Voltage Protection (VoutOVP) The IC provides primary side output over-voltage detection via the ZCD pin. Here the reflected output voltage from the flyback transformer is sampled at ZCD pin during the demagnetization phase (see Chapter 4.2.1.1). In each switching cycle, the XDPS21071 compares the measured output voltage $V_{\text{ZCDVO}}$ with the output over-voltage threshold $V_{\text{ZCDOVP}} = 2.75\text{V}$ . That comparison can refer to - the demagnetization phase of the same switching cycle or - the demagnetization phase of an earlier switching cycle. A blanking filter is implemented to avoid erroneous output over-voltage detection. This filter consists of a symmetrical counter. Each comparison where $V_{ZCDOVP}$ , will decrement the counter (but not below zero) while each comparison where $V_{ZCDOVP}$ will increment the counter. If the counter is increased to $N_{ZCDOVP}+1$ , auto-restart mode (see Chapter 4.3.1) is entered. This protection mode is a configurable parameter. It can be changed to latch mode (see Chapter 4.3.2) by .dp Vision. ## 4.3.12 Over load power protection The IC provides protection against over load by means of the integrated maximum peak current limitation combined with an over-load timer (OLPT). Once OLP is detected, the control IC enters auto-restart mode (see Chapter 4.3.1). XDPS21071 uses current mode control, so the OCP1 Look-Up-Table (LUT) values are designed by considering the propagation delay at different line voltages and operation modes. Once the OCP1 LUT value is hit, the OLP timer will start to count up. The counter will reduce the count if OCP1 LUT value is not hit in the cause of OCP1 protection. Finally the IC will enter AR if protection timer reaches the pre-definite time. This protection can distinguish with open loop protection by setting different OLP timer. E.g during power up, Vmfio is always high before voltage rise up, so with different timer, it can separately control the open loop protection and over load protection. Table 7 Power protection parameters | Protection | Parameter Name | Protection level | Digital value | Blanking time | |------------|------------------|------------------------------------------------------------------------------|-------------------------------------------------------|---------------| | OLP | L <sub>OLP</sub> | $0.594 \text{ V} @ 80 \text{ V}_{DC}$ $0.392 \text{ V} @ 376 \text{ V}_{DC}$ | 255 @ 80 V <sub>DC</sub><br>202 @ 376 V <sub>DC</sub> | 31.3ms | # 4.3.13 CS pin short protection During fisrt power up, IC will check three pulses continuously, if the pulses length are longer than 1.5 $\mu s$ , IC will go to auto restart mode. #### Configuration # **5** Configuration This chapter contains an overview about the parameters and functions that can be configured via the UART interface at GPIO pin. Furthermore the configuration procedure is described. Mapping overviews show the correlation between the data sheet parameters and the correlated firmware symbols. Furthermore the equations are listed to provide the specific correlation between the configured FW parameter and the system parameter. The chapter "configuration" is grouped in following sections: - Overview of configuration parameters using .dp Vision (Chapter 5.1) - Overview of configurable parameters and functions (Chapter 5.2) The following shown default parameter settings correlate to the firmware version REV 1.4. # 5.1 Overview of configurable parameters using .dp Vision The Infineon graphic user interface (GUI) .dp Vision connects to XDPS21071 via the isolated USB interface board called .dp Interface Gen2. The .dp interface Gen2 provides power via VCC to XDPS21071 and connects via UART interface at pin GPIO/UART. The common UART interface enables communication with the IC even without the interactive GUI tool. This allows easy configuration during mass production. For project development, a graphic user interface called .dp Vision guides the designer through the configuration of parameters. More detailed information on .dp Vision can be found in the .dp Vision User Manual prepared by Infineon. # 5.2 Overview of configurable parameters and functions There are 2 types of parameters; configurable and fixed. The configurable parameters are allowed to change. On the other hands, the fixed parameters are not recommended to change. The list of parameters shown is default value and has been verified in the 45W HD adapter demonstrator. The parameters are typical values. Please refer to the corresponding electrical characteristics in Chapter 6.5 for the min/max tolerances. # 5.2.1 Configurable parameters and functions The following table shows the default value of the configurable parameters. If necessary, the parameters can be changed. Table 8 List of configurable Parameters | Feature | Parameter | Default | Description | Chapter/Table | | |---------------------------------------------------------------------|----------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------|--| | Propagation<br>delay<br>compensation for<br>peak current<br>control | PDC_FACTOR | 13000d | Propagation Delay Compensation factor | | | | | PDC_OFFSET | 0d | Propagation Delay Compensation offset | Chapter 4.2.3, | | | Leading edge<br>blanking (LEB) | t <sub>CSLEB</sub> | 269 ns | Blanking filter at CS pin to avoid erroneous turn-<br>off of GD0 due to leading edge spike at GD0 turn-<br>on | Chapter 4.2.5 | | | ZVS dead-time | $t_{\scriptscriptstyle ZVSdead}$ | 220 ns | Dead-time between end of ZVS pulse at GD1 and start of GD0 | Chapter 4.2.11 | | | ZVS pulse length factor | <b>K</b> <sub>ZVSonfactor</sub> | 3200 | ZVS pulse length factor | | | | Gate driver capability | I_GD0_drive | 31mA | Sourcing current of Gate driver 0 | Chapter 4.2.7 | | | Protections T <sub>JOTP</sub> 130 °C Inte | | Internal Over-temperature detection level | Chapter 4.3.10 | | | # Configuration | | | I | | T | |--------------------------|--------------------------------------------------------------|-------------|---------------------------------------------------------------------|-----------------| | | t <sub>ocp2</sub> 600ns Blanking time for OCP2 of Vcs signal | | | | | | t <sub>peakpower</sub> | 30ms | Blanking time for overload protection | | | | En_OLP | | | | | | Response_OVP | Autorestart | Protection mode for OVP, configurable for AR or Latch | Chapter 4.1.5 | | Burst mode<br>parameters | Vcs_bst | 0.128V | Burst mode current limit | Chapter 4.2.10 | | | Freq_bst | 50.0 kHz | Burst mode frequency | | | | V_bst_pause | 1.35V | Pause threshold at MFIO pin during on-phase in burst mode operation | | | | V_bst_exit | 2.00V | Burst mode exit voltage at MFIO pin | | | | T_reentry_bst | 5ms | minimum time to re-entry the burst mode | | | Frequency law settings | $F_{sw\_A}$ | 140kHz | Frequency settings for point A | Chapter 4.2.8 | | | $V_{mfio\_C}$ | 1.00V | MFIO pin corner point C voltage | | | | $V_{mifo\_B}$ | 1.80V | MFIO pin corner point B voltage | | | | V <sub>cs_BC</sub> | 0.45V | Current sense limit between point B and C | | | | $f_{clamp}$ | 105kHz | Frequency clamp when Vin>200 V, Vzcd<1.28 V | | | Adaptive Vcs<br>offset | K_V <sub>cs_offset</sub> | 28000 | Gradient for compensation curve | | | | $V_{cs\_offset\_}V_{zcdzeropoi}$ | 79 | ZCD voltage level( digital value) without Vcs offset | Chapter 4.2.1.3 | | | En_V <sub>cs_offset</sub> | Enabled | To enable or disable V <sub>cs_offset compensation</sub> | | #### **Electrical Characteristics** ## **6** Electrical Characteristics All signals are measured with respect to ground GND pin. The voltage levels are valid if other ratings are not violated. Attention: Limits are subject to change according to test engineering results #### 6.1 Definitions Figure 31 illustrates the definition for the voltage and current parameters used in this data sheet. Figure 31 Voltage and Current Definitions Values indicated under "absolute maximum ratings" must not be exceeded. Values indicated under "operating conditions" can be exceeded if a corresponding explicit "absolute maximum rating" is given for this parameter, but the related function of the device is not ensured. # 6.2 Absolute Maximum Ratings Stresses above the values listed below may cause permanent damage to the device. Exposure to absolute maximum rating conditions for given periods may affect device reliability. Maximum ratings are absolute ratings; exceeding anyone of these values may cause irreversible damage to the device. Table 9 Absolute Maximum Ratings | Parameter | Symbol | Limit Values | | Unit | Remarks | |--------------------------------------------------|-----------------------------------|--------------|-----------------------|------|-----------------------------------------------| | | | min | max | | | | Voltage at VCC pin | $V_{ m vcc}$ | -0.5 | 26 | V | 3) | | Voltage at GD0 pin | $V_{ extsf{GD0}}$ | -0.5 | V <sub>vcc</sub> +0.3 | V | Internally clamped to $V_{ extsf{GDOH}}$ | | Average current at GD0 pin | I <sub>GD0</sub> <sub>AVG</sub> | _ | 20 | mA | <sup>1)</sup> , absolute average over<br>1 ms | | RMS Current at GD0 pin | $I_{GDORMS}$ | _ | 100 | mA | <sup>2)</sup> , RMS over 20 μs | | Voltage at GD1 pin | $V_{ t GD1}$ | -0.5 | V <sub>vcc</sub> +0.3 | V | Internally clamped to $V_{\mathtt{GD1H}}$ | | Voltage at HV pin | $V_{\scriptscriptstyle{HV}}$ | -0.5 | 600 | V | 3) | | Current at HV pin | I <sub>HV</sub> | _ | 10 | mA | | | Voltage at ZCD pin | $V_{ZCD}$ | -0.5 | 3.6 | V | 3) | | Maximum negative transient input voltage for ZCD | -V <sub>ZCD_TR</sub> | _ | 2.0 | V | 4) < 500ns | | Voltage at CS pin | V <sub>CS</sub> | -0.5 | 3.6 | V | 3) | ## **Electrical Characteristics** | Maximum negative transient input voltage for CS | -V <sub>CS_TR</sub> | _ | 3 | V | 4)<500ns | |---------------------------------------------------------|--------------------------|------|------|----|-------------------------------------------------------------------------------------| | Maximum transient input clamping current for ZCD and CS | -I <sub>CLN_TR</sub> | _ | 6 | mA | 4)<500ns | | Maximum permanent input clamping current for ZCD | -I <sub>CLN_DC_ZCD</sub> | _ | 3.5 | mA | | | Maximum permanent input clamping current for CS | -I <sub>cln_DC_CS</sub> | _ | 2.5 | mA | | | Voltage at MFIO pin | $V_{MFIO}$ | -0.5 | 3.6 | V | 3) | | Voltage at GPIO pin | $V_{ ext{GPIO}}$ | -0.5 | 3.6 | V | 3) | | Junction temperature | T <sub>J</sub> | -40 | 125 | °C | | | Storage temperature | T <sub>s</sub> | -55 | 150 | °C | | | Maximum power dissipation | Ртот | _ | 0.46 | W | $T_{A} = 60 \text{ °C}$<br>$T_{J} = 125 \text{ °C}$<br>$R_{thJA} = 141 \text{ K/W}$ | | Soldering temperature | $T_{Sold}$ | _ | 260 | °C | <sup>5)</sup> , wave soldering | | ESD capability | $V_{HBM}$ | | 2 | kV | <sup>6)</sup> , human body model | | | $V_{CDM}$ | | 500 | V | <sup>7)</sup> , charged device model | | Latch-up capability | I <sub>LU</sub> | _ | 150 | mA | 8) | <sup>&</sup>lt;sup>1)</sup> Relevant w.r.t. electromigration. ## **6.3** Package Characteristics **Table 10** Thermal Characteristics | Parameter | Symbol | Limit Values | | Unit | Remarks | |------------------------------------------------------|-----------------|--------------|-----|------|----------------------------| | | | min | max | | | | Thermal resistance from junction to ambient | $R_{thJA1}$ | _ | 141 | K/W | <sup>1)</sup> , JEDEC 1s0p | | | $R_{thJA2}$ | _ | 81 | K/W | <sup>1)</sup> , JEDEC 2s2p | | Creepage distance between HV vs.<br>GND-related pins | D <sub>CR</sub> | 3.3 | _ | mm | | <sup>1)</sup> IC footprint and PCB trace with 35 $\mu$ m Cu, $T_A$ = 85 °C, 180 mW power dissipation $<sup>^{\</sup>rm 2)}$ Relevant w.r.t. thermal heating at small duty cycles. <sup>&</sup>lt;sup>3)</sup> Permanently applied as DC value. <sup>&</sup>lt;sup>4)</sup> Negative range must fulfill clamping current limits <sup>&</sup>lt;sup>5)</sup> According to JESD22-A111A <sup>&</sup>lt;sup>6)</sup> According to ANSI/ESDA/JEDEC JS-001-2012 <sup>7)</sup> According to JESD22-C101F <sup>8)</sup> According to JESD78D, 85 °C (Class II) temperature ## **Electrical Characteristics** # **6.4** Operating Range Table 11 shows the operating range, in which the electrical characteristics shown in Chapter 6.5 are valid. Table 11 Operating Range | Parameter | Symbol | Limit \ | alues | Unit | Remarks | |---------------------------------------------|----------------------------|-----------------|-----------------------|------|---------------------------------------------------------------------------------------------------| | | | min | max | | | | Junction Temperature | T <sub>J</sub> | -25 | 125 | °C | | | Voltage at VCC pin | V <sub>vcc</sub> | $V_{ m VCCoff}$ | V <sub>VCCon</sub> | V | 4) | | Voltage at HV pin | $V_{\scriptscriptstyleHV}$ | -0.3 | 600 | V | | | Current into HV pin | I <sub>HV</sub> | _ | 5 | mA | Limited by external R <sub>HV</sub> | | Voltage at ZCD pin | $V_{ZCD}$ | -0.3 | 3.3 | V | An applied voltage lower than 0V needs to respect the negative maximum clamping current $I_{ZCD}$ | | Current into ZCD pin | I <sub>ZCD</sub> | -1.5 | _ | mA | | | Voltage at CS pin | <b>V</b> <sub>cs</sub> | -0.3 | 3.3 | V | | | Current into CS pin | I <sub>cs</sub> | -10 | 0.1 | mA | | | Voltage at MFIO pin | $V_{MFIO}$ | -0.3 | 3.3 | V | | | Voltage at GPIO pin | $V_{GPIO}$ | -0.3 | 3.3 | V | | | Voltage at GD0 pin | $V_{ extsf{GD0}}$ | -0.3 | V <sub>vcc</sub> +0.3 | V | Internally clamped at $V_{ extsf{GD0H}}$ | | Voltage at GD1 pin | $V_{GD1}$ | -0.3 | V <sub>vcc</sub> +0.3 | V | Internally clamped at $V_{ t GD1H}$ | | Minimum required capacitive load at GDx pin | $C_{GDxload}$ | 1.5 | _ | nF | <sup>1), 2)</sup> , $R_{\text{GDxload}} = 10 \Omega \text{ in}$<br>series to $C_{\text{GDxload}}$ | | Low state output reverse current at GDx pin | -I <sub>GDxLREV</sub> | _ | 100 | mA | $^{3)}$ , applies if $V_{\rm GDx}$ < 0 V and driver at low state | <sup>1)</sup> Not tested in production test. $<sup>^{2)}</sup>$ See figure in Chapter 8.1 <sup>&</sup>lt;sup>3)</sup> Assured by design. $<sup>^{4)}</sup>$ In practical application design, the applied Vcc voltage nees to be less than 19V ( min. value of $V_{VCCon}$ ) #### **Electrical Characteristics** ## 6.5 Characteristics The electrical characteristics involve the spread of values given within the specified supply voltage and junction temperature range $T_J$ from -25 °C to 125 °C. Typical values represent the median values related to $T_J$ = 25°C. All voltages refer to GND and the assumed supply voltage is $V_{VCC}$ = 14 V, if not otherwise mentioned. The following characteristics are specified - Power Supply at VCC pin (Table 12) - HV pin (Table 13) - ZCD pin(Table 14) - MFIO pin (Table 15) - GPIO pin (Table 16) - CS pin (Table 17) - GDx pin (Table 18) - IC Control Features (Table 19) - IC Protection Features (Table 20) Table 12 Electrical Characteristics of the Power Supply at VCC pin | Parameter | Symbol | | Value | S | Unit | Note/Test Condition | |--------------------------------------------------------------------------------|-----------------------|-------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | VCC UVOFF current | Ivccuvoff | _ | 30 | 50 | μΑ | $V_{\text{VCC}} < V_{\text{VCCon}}(\text{min}) - 0.3 \text{ V}$ | | VCC operating current | I <sub>VCCop1</sub> | _ | 7.5 | 8.7 | mA | <sup>1)</sup> , normal operation<br>with gate driver GDx<br>output low, GPIO pin<br>open, <i>I</i> <sub>MFIO</sub> -=280 μA | | | $I_{VCCop2}$ | _ | _ | 8.4 | mA | $^{1)}$ , as for $I_{VCCop1}$ , but $T_{J} = 110 ^{\circ}\text{C}$ | | | I <sub>VCCop3</sub> | _ | _ | 8.2 | mA | <sup>1)</sup> , as for $I_{VCCop1}$ , but $T_J = 100 ^{\circ}\text{C}$ | | | $I_{VCCop4}$ | _ | _ | 8.0 | mA | <sup>1)</sup> , as for $I_{VCCop1}$ , but $T_J = 85 ^{\circ}\text{C}$ | | | I <sub>vcCop5</sub> | _ | 11 | _ | mA | <sup>1)</sup> , $C_{load} = 2 \text{ nF}$ ,<br>$f_{SWGDx} = 83 \text{ kHz}$ ,<br>$I_{MFIO} = -280 \mu A$ , $T_{J} = 25 \degree \text{ C}$ | | VCC average quiescent current in latched mode | $I_{VCCquLM}$ | 0.080 | 0.150 | 0.300 | mA | $V_{\text{VCC}}$ =8 V, latch mode, MFIO, GPIO open | | VCC average quiescent<br>current during sleep<br>phase in auto-restart<br>mode | $I_{ m VCCquAR}$ | _ | 0.160 | 0.310 | mA | V <sub>VCC</sub> =7 V, sleep phase<br>in auto-restart mode,<br>MFIO, GPIO open | | VCC quiescent current<br>during sleep phase in<br>quiet burst mode | I <sub>VCCquBM1</sub> | _ | 0.18 | 1.2 | mA | Burst mode entered,<br>MFIO, GPIO pin open | | | I <sub>VCCquBM2</sub> | _ | 0.46 | 1.5 | mA | 1), 2), burst mode<br>entered, I <sub>MFIO</sub> =-280<br>μΑ,<br>GPIO pin open | | | $I_{ m VCCquBM3}$ | _ | _ | 1.2 | mA | $^{1)}$ , as for $I_{VCCquBM2}$ , $T_J=110^{\circ}$ C | |------------------------------------------------------------------------------|--------------------------|------|------|-------|----|-------------------------------------------------------------------------| | | $I_{\text{VCCquBM4}}$ | _ | _ | 1.0 | mA | <sup>1)</sup> , as for $I_{VCCquBM2}$ ,<br>$T_J=100$ ° C | | - | $I_{ m VCCquBM5}$ | _ | _ | 0.8 | mA | <sup>1)</sup> , as for $I_{VCCquBM2}$ , $T_J=85^{\circ}C$ | | VCC turn-on threshold | $V_{ m vccon}$ | 19 | 20.5 | 21.5 | V | $dV_{\text{vcc}}/dt$ =0.2 V/ms | | VCC turn-off threshold | $V_{ m vccoff}$ | 6.84 | 7.2 | 7.56 | V | During normal operation, IC latched and auto-restart break time | | | $V_{ m VCCoffBO}$ | 9.12 | 9.6 | 10.08 | V | After brown-out detected | | VCC turn-on/off<br>hysteresis during normal<br>operation | $V_{ m VCChysOP}$ | _ | 13.3 | _ | V | 1) | | VCC turn-off blanking time | $t_{ extsf{VCCoff}}$ | 550 | _ | _ | ns | 1), 1 V overdrive | | VCC turn-on delay | $t_{ m VCCon}$ | _ | _ | 2 | μs | 1) | | VCC threshold for turning<br>on HV startup cell in<br>protection mode | V <sub>VCCBBon</sub> | 8.5 | 9 | 9.5 | V | <sup>1)</sup> , bang-bang mode<br>during auto-restart<br>and latch mode | | Blanking time for turning on HV startup cell in auto-restart and latch mode | tvccbbon | 0.6 | _ | 2.2 | μs | <sup>1)</sup> , 1 V overdrive,<br>bang-bang mode | | VCC threshold for turning off HV startup cell in auto-restart and latch mode | $V_{ ext{VCCBBoff}}$ | 19 | 20.5 | 21.5 | V | | | Blanking time for turning off HV startup cell in auto-restart and latch mode | $t_{ ext{ iny CCBBoff}}$ | 0.7 | _ | 2.4 | μs | <sup>1)</sup> , 1 V overdrive,<br>bang-bang mode | | VCC brown-in threshold | $V_{\text{VCCBI}}$ | 8.4 | 9.1 | 9.7 | V | 1), 3) | <sup>1)</sup> Not tested in production test. Table 13 Electrical Characteristics of HV pin | Parameter | Symbol | Values | | | Unit | Note/Test Condition | |-----------|--------|--------|------|------|------|---------------------| | | | Min. | Тур. | Max. | | | $<sup>^{2)}</sup>$ Current value is based on the sum of external sink current $I_{MFIO}$ and IC quiescent current $I_{VCCquBM1}$ . <sup>3)</sup> See configuration Chapter5 | Brown-in threshold | I <sub>HVBI</sub> | 1.10 | 1.156 | 1.21 | mA | <sup>1)</sup> , <sup>2)</sup> , no blanking | |----------------------------------------------------|--------------------------|-------|-------|-------|----|-----------------------------------------------------------------| | Brown-out threshold | I <sub>HVBO</sub> | 0.420 | 0.443 | 0.465 | mA | with blanking t <sub>HVBO</sub> | | Brown-out blanking time during normal load | $t_{ ext{ t hVBO}}$ | 0.99 | 1.09 | 1.21 | ms | 1), 2), 3) | | Brown-out blanking time during soft-start | $t_{HVBOSS}$ | 4.95 | 5.27 | 5.59 | ms | 1), 2) | | HV peak VCC charge current capability | I <sub>HVchargeVCC</sub> | 2.4 | 5 | 10 | mA | <sup>4)</sup> , V <sub>VCC</sub> =1 V,<br>V <sub>HV</sub> =30 V | | Leakage current at HV pin | I <sub>HVLK</sub> | _ | _ | 10 | μΑ | V <sub>HV</sub> =600 V,<br>HV startup cell<br>disabled | | Bulk voltage threshold for special frequency clamp | V <sub>bulk_high</sub> | | 200 | | V | 1) | <sup>1)</sup> Not tested in production test. Table 14 Electrical Characteristics of ZCD pin | Parameter | Symbol | | Values | i | Unit | Note/Test Condition | |----------------------------------------------------------------------------------------------------|-----------------------------------|------|--------|------|------|------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input leakage current, no pull | IZCDLK | -10 | _ | 10 | μΑ | $V_{ZCD}$ =0 V/3 V | | device | | -1 | _ | 1 | μΑ | $^{1)}$ , $T_{J}$ =85 ° C $V_{ZCD}$ =0 V/3 V | | ZCD voltage threshold | $V_{\sf ZCDTHR}$ | 20 | 35 | 55 | mV | | | ZCD voltage threshold debouncing time | $t_{zcdpw}$ | 150 | _ | _ | ns | <sup>1)</sup> , shorter pulses are ignored | | ZCD zero crossing comparator propagation delay | $t_{\scriptscriptstyle \sf ZCDP}$ | 20 | 40 | 60 | ns | 1) | | ZCD ringing suppression time | $t_{ extsf{zcdrs}}$ | 1.80 | 1.91 | 2.03 | μs | 1), 2) | | ZCD clamping of neg. voltages | -V <sub>ZCDclp</sub> | 150 | 180 | 220 | mV | | | Minimum time from GD0<br>turn off to first zero-<br>crossing to ensure settling<br>of ZCD sampling | t <sub>GD0offZCMin</sub> | _ | _ | 3.33 | μs | 1) | | ZCD output over-voltage threshold in HV mode | $V_{\sf ZCDOVP}$ | 2.72 | 2.75 | 2.79 | V | $^{1)}, ^{2)}t_{GD00ffZC}{\geqslant}t_{GD00ffZCMin}$ | <sup>&</sup>lt;sup>2)</sup> See configuration Chapter 5. $<sup>^{3)}</sup>$ Min. and max. values are based on master clock period $t_{MCLK}$ limits (see Table 20). <sup>&</sup>lt;sup>4)</sup> Max. peak charge current will be limited in the application by an external resistor connected to HV pin. | ZCD debouncing counter threshold for output overvoltage detection | N <sub>ZCDOVP</sub> | _ | 2 | _ | | $t_{\text{GD00ffZCMin}}^{1)}$ | |-------------------------------------------------------------------|---------------------|-------|-------|-------|---|-------------------------------| | ZCD threshold voltage for special clamp of switching frequency | $V_{zcd\_low}$ | 1.272 | 1.296 | 1.320 | V | 1) | | ZCD threshold voltage hysteresis | | - | 0.177 | - | V | 1) | <sup>1)</sup> Not tested in production test. Table 15 Electrical Characteristics of MFIO pin | Parameter | Symbol | | Value | S | Unit | Note/Test Condition | |---------------------------------------------------|---------------------------|-------|-------|-------|------|------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input leakage current without | I <sub>MFIOLK</sub> | -10 | _ | 10 | μΑ | V <sub>MFIO</sub> =0 V/3 V | | pull device activated | | -1 | _ | 1 | μΑ | <sup>1)</sup> , $T_J$ =85 ° C<br>$V_{MFIO}$ =0 V/3 V | | Open circuit output | $V_{MFIOOC}$ | 3.0 | 3.3 | 3.6 | V | Normal mode | | voltage | | 3.0 | 3.2 | 3.4 | V | <sup>1)</sup> , <sup>2)</sup> , sleep mode | | Open-loop detection<br>threshold | $V_{MFIOH}$ | 2.35 | 2.41 | 2.47 | V | 1),3) | | Maximum control range | $V_{ ext{MFIOmax}}$ | _ | 2.42 | _ | V | 1), 3) | | Setpoint B of the frequency law | $V_{MFIOB}$ | 1.773 | 1.821 | 1.869 | V | 1),3) | | Setpoint C of the frequency law | <b>V</b> <sub>MFIOC</sub> | 0.965 | 1.01 | 1.046 | V | 1),3) | | Setpoint D of the frequency law | V <sub>MFIOD</sub> | 0.372 | 0.408 | 0.443 | V | 1),3) | | Burst mode entry | V <sub>MFIOBMEN1</sub> | 0.570 | 0.607 | 0.644 | V | <sup>1)</sup> , <sup>3)</sup> Vzcd<1.723V | | threshold | V <sub>MFIOBMEN2</sub> | 0.419 | 0.455 | 0.491 | V | 1) 3)<br>1.723V= <vzcd<2.152v< td=""></vzcd<2.152v<> | | | V <sub>MFIOBMEN3</sub> | 0.372 | 0.408 | 0.443 | V | <sup>1)</sup> , <sup>3)</sup> Vzcd>=2.152V | | Internal pull-up resistor | R <sub>MFIOPU</sub> | 8.8 | 11 | 13.2 | kΩ | 3) | | Burst wake-up threshold<br>during burst-off phase | $V_{MFIOBMWK}$ | 1.47 | 1.60 | 1.73 | V | 1), 3) | | Minimum input pulse<br>width for burst wake-up | t <sub>MFIOBMWKPW</sub> | 300 | _ | _ | ns | <sup>1)</sup> , shorter pulses will<br>be suppressed | <sup>&</sup>lt;sup>2)</sup> See configuration Chapter 5. ## **Electrical Characteristics** | Time between burst wake-up and the first burst sequence pulse | <i>t</i> <sub>мғювмwк</sub> | _ | 26.6 | 32 | μs | $dV_{MFIO}/dt = 100 \text{ mV/}\mu\text{s}$ | |---------------------------------------------------------------|-----------------------------|-------|-------|-------|----|---------------------------------------------| | Burst-off entering<br>threshold during burst-<br>on phase | $V_{ ext{MFIOBMPA}}$ | 1.322 | 1.366 | 1.410 | V | 1), 3) | | BM exit threshold | $V_{MFIOBMEX}$ | 1.970 | 2.020 | 2.070 | V | 1), 3) | Not tested in production test. During burst mode, auto restart and latch mode operation. See configuration Chapter 5. Table 16 Electrical Characteristics of GPIO pin | Parameter | Symbol | | Values | | Unit | Note/Test Condition | |--------------------------------------|-------------------------|------|--------|------|------|------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input leakage current without | I <sub>GPIOLK</sub> | -10 | _ | 10 | μΑ | V <sub>GPIO</sub> =0 V/3 V | | pull device activated | | -1 | _ | 1 | μΑ | <sup>1)</sup> , $T_J$ =85 ° C<br>$V_{GPIO}$ =0 V/3 V | | Open circuit output voltage | $V_{\sf GPIOOC}$ | 3.0 | 3.3 | 3.6 | V | | | Input capacitance | $C_{GPIOIN}$ | _ | _ | 10 | pF | 1 | | Threshold for logic "0" | $V_{ ext{GPIOIL}}$ | _ | _ | 1.0 | V | | | Threshold for logic "1" | $V_{GPIOIH}$ | 2.0 | _ | _ | V | | | Low input pull-up current | -I <sub>GPIOLPU</sub> | 30 | _ | 90 | μА | <sup>2)</sup> at V <sub>GPIOIL</sub> (max) | | Output sink current | I <sub>GPIOSNKOL</sub> | _ | _ | 2 | mA | | | Output source current | -I <sub>GPIOSRCOH</sub> | _ | _ | 2 | mA | | | Output rise time $(0 \rightarrow 1)$ | t <sub>GPIORISE</sub> | _ | _ | 50 | ns | 20 pF load, push/pull output | | Output fall time (1 → 0) | t <sub>GPIOFALL</sub> | _ | _ | 50 | ns | 20 pF load, push/pull output | <sup>1)</sup> Not tested in production test. Table 17 Electrical Characteristics of CS pin | Parameter | er Symbol Values | | s | Unit | Note/Test Condition | | |-------------------------------|-------------------|------|------|------|---------------------|----------------------------------------------------| | | | Min. | Тур. | Мах. | | | | Input leakage current without | I <sub>CSLK</sub> | -10 | _ | 10 | μΑ | V <sub>cs</sub> =0 V/3 V | | pull device activated | | -1 | _ | 1 | μΑ | <sup>1)</sup> , $T_J$ =85 ° C<br>$V_{CS}$ =0 V/3 V | $<sup>^{2)}</sup>$ Currents flowing out of the device (DUT) are marked with a negative sign in the 'Symbol' column $\,$ | CS OCP2 threshold | $V_{\rm CSOCP2}$ | 0.76 | 0.80 | 0.84 | V | | |-----------------------------------------------------------------------------|--------------------------------|--------------|---------------|---------------|----------|------------------------------------------------------| | CS OCP2 propagation delay<br>until GD0 turn-off at<br>J <sub>GD0</sub> >2mA | t <sub>CSGD00CP2</sub> | 125 | 155 | 190 | ns | <sup>1)</sup> dV <sub>cs</sub> /dt=100 V/μs | | CS OCP2 blanking time for auto-restart | $t_{ exttt{CSOCP2BL}}$ | 498.8<br>810 | 616.2<br>1001 | 733.6<br>1192 | ns<br>ns | Normal operation During startup 1), 2), 3) | | CS OCP1 comparator<br>minimum pulse width | t <sub>CSOCP1PW</sub> | _ | 35 | _ | ns | <sup>1)</sup> , shorter pulses will<br>be suppressed | | CS OCP1 propagation delay | t <sub>CSOCP1PDLL</sub> | 180 | 260 | 345 | ns | 1), low line use case | | until GD0 turn-off at<br><sub>GD0</sub> > 2 mA | t <sub>CSOCP1PDHL</sub> | 120 | 185 | 250 | ns | 1), high line use case | | GD0 2 | t <sub>CSOCP1PD</sub> | 100 | 130 | 165 | ns | $^{1)}$ , d $V_{CS}$ /dt=100 V/ $\mu$ s | | CS OCP1 threshold steps | $\Delta V_{\text{CSOCP1}}$ | _ | 2.371 | _ | mV | | | CS OCP1 threshold<br>accuracy | $\Delta V_{ exttt{CSOCP1THR}}$ | -25 | _ | 25 | mV | 1) | | Leading edge blanking time | $t_{ exttt{CSLEB}}$ | 255 | 269 | 284 | ns | 1),2),3) | | CS OCP1 maximum CS limit | $V_{CSmaxLL}$ | 560 | 594 | 631 | mV | <sup>1)</sup> , <sup>2)</sup> , low line use case | | | $V_{\sf CSmaxHL}$ | 325 | 392 | 456 | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | Tolerance for CS OCP1 | $\Delta V_{\sf CSFASTOPPLL}$ | -50 | _ | 50 | mV | 1),low line use case | | maximum CS FASTOPP limit | $\Delta V_{\sf CSFASTOPPHL}$ | -60 | _ | 60 | mV | <sup>1)</sup> , high line use case | | CS limit at setpoint B | V <sub>CSBLL</sub> | 408 | 443 | 479 | mV | <sup>1)</sup> , <sup>2)</sup> , low line use case | | | $V_{CSBHL}$ | 299 | 366 | 430 | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | CS limit at setpoint C | V <sub>CSCLL</sub> | 408 | 443 | 479 | mV | <sup>1)</sup> , <sup>2)</sup> ,low line use case | | | $V_{CSCHL}$ | 299 | 366 | 430 | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | Minimum CS limit at burst | $V_{CSminLL}$ | 57 | 92 | 128 | mV | <sup>1)</sup> , <sup>2)</sup> , low line use case | | node entry | $V_{CSminHL}$ | 0 | 15 | 79 | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | Burst sequence: | $V_{\text{CSBSP1LL}}$ | _ | 120 | _ | mV | <sup>1)</sup> , <sup>2)</sup> , low line use case | | Lst pulse CS limit | V <sub>CSBSP1HL</sub> | _ | 43 | | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | Burst sequence: | $V_{CSBSP2LL}$ | _ | 120 | _ | mV | <sup>1)</sup> , <sup>2)</sup> , low line use case | | 2nd pulse CS limit | $V_{CSBSP2HL}$ | | 43 | _ | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | Burst sequence: | $V_{CSBSP3LL}$ | _ | 120 | _ | mV | <sup>1)</sup> , <sup>2)</sup> ,low line use case | | Brd pulse CS limit | $V_{CSBSP3HL}$ | | 43 | _ | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | Maximum CS limit during burst mode operation | V <sub>CSBSP4LL</sub> | | 120 | | mV | 1), 2), low line use case<br>4th and consecutive | | | | | | | | pulses after start of burst sequence | |-----------------------------------------------|---------------------|----|-----|-----|----|----------------------------------------------------------------------------------------------| | | $V_{CSBSP4HL}$ | | 43 | | mV | 1), 2), high line use case<br>4th and consecutive<br>pulses after start of<br>burst sequence | | CS limit for 1st pulse | $V_{\sf CSBMEXLL}$ | | 92 | | mV | <sup>1)</sup> , <sup>2)</sup> , low line use case | | directly after BM exit | $V_{\sf CSBMEXHL}$ | | 15 | | mV | <sup>1)</sup> , <sup>2)</sup> , high line use case | | Initial soft-start CS limit | $V_{\text{CSSSLL}}$ | 45 | _ | 110 | mV | <sup>1)</sup> , <sup>2)</sup> , low line use case | | limitation without PDC | $V_{\text{CSSSHL}}$ | 70 | _ | 155 | mV | ¹),²),high line use case | | Soft-start step for cycle by cycle limitation | ΔV <sub>CSS</sub> | _ | 2.5 | _ | mV | ¹¹, ²¹,step every t <sub>™vcss</sub> | <sup>1)</sup> Not tested in production test. Table 18 Electrical Characteristics of GDx pin | Parameter | Symbol | | Value | S | Unit | Note/Test Condition | |----------------------------------------------------------------------------------------------|-------------------------|-----------------------|-------|--------------|------|---------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Low state sink peak current | $I_{GDxLPKSNK}$ | 500 | _ | _ | mA | <sup>1)</sup> , <i>V</i> <sub>GDx</sub> =4 V,<br><i>C</i> <sub>Load</sub> =2 nF | | Low state resistance | $R_{\sf GDxLSNK}$ | _ | _ | 6.5 | Ω | | | High state peak source current of GD <sub>1</sub> | -I <sub>GD1HPKSRC</sub> | 100 | 118 | 136 | mA | <sup>2)</sup> , <sup>3)</sup> , C <sub>Load</sub> =2 nF | | High state peak source current of GD <sub>0</sub> | -I <sub>GD0HPKSRC</sub> | 30 | 35 | 41 | mA | <sup>2)</sup> , <sup>3)</sup> , C <sub>Load</sub> =2 nF | | High state output voltage | $V_{\sf GDxH}$ | 9.97 | 10.5 | 11.03 | V | <sup>3)</sup> , I <sub>GDx</sub> =-1 mA | | High state rail-to-rail output voltage | $V_{\sf GDxHRR}$ | V <sub>vcc</sub> -0.5 | _ | $V_{ m vcc}$ | V | $V_{\text{VCC}} < V_{\text{GDxH}}$ | | APD low voltage (active pull down while device is not powered or gate driver is not enabled) | $V_{ extsf{GDXAPD}}$ | | | 1.6 | V | I <sub>GDx</sub> =5 mA | | Permanent pull-down resistor inside gate driver | $R_{ ext{GDxPPD}}$ | 450 | 600 | 750 | kΩ | | <sup>&</sup>lt;sup>1)</sup> Not tested in production test. Table 19 Electrical Characteristics of IC Control | Parameter | Symbol | Values | Unit | Note/Test Condition | |--------------|-------------------|--------|-------|------------------------| | i didilictei | <b>5</b> y 11150t | Values | 01116 | itote, i est condition | <sup>&</sup>lt;sup>2)</sup> See configuration Chapter 5. $<sup>^{3)}</sup>$ Min. and max. values are based on master clock period $t_{MCLK}$ limits (see Table 19). <sup>&</sup>lt;sup>2)</sup> Currents flowing out of the device (DUT) are marked with a negative sign in the 'Symbol' column. <sup>&</sup>lt;sup>3)</sup> See configuration Chapter 5. | | | Min. | Тур. | Max. | | | |---------------------------------------------------------------------|--------------------|-------|--------|--------|-----|---------------------------------------------| | VREF internal voltage reference | $V_{REF}$ | 2.397 | 2.428 | 2.459 | V | | | Time base 1 | t <sub>Base1</sub> | 49.50 | 52.1 | 54.78 | μs | 1) | | Time base 2 | t <sub>Base2</sub> | 99.0 | 104.28 | 109.56 | μs | 1) | | Master clock period | t <sub>MCLK</sub> | 15.0 | 15.8 | 16.6 | ns | 2) | | <br>Stand-by clock period | $t_{\sf STBCLK}$ | 9.09 | 10.0 | 11.11 | μs | 3) | | Maximum soft-start time | t <sub>SSmax</sub> | 6.64 | 7.0 | 7.36 | ms | 1) | | Boot sequence time when activating IC | $t_{ ext{BootIC}}$ | _ | 1.2 | _ | ms | 1),4), V <sub>VCC</sub> >V <sub>VCCon</sub> | | Maximum frequency operation | $f_{\sf SWmax}$ | 132.6 | 139.4 | 146.9 | kHz | 1) | | Switching frequency setting at minimum power operation point | $f_{\sf SWmin}$ | 23.6 | 24.9 | 26.3 | kHz | 1) | | Burst sequence:<br>1st pulse switching<br>frequency | $f_{SWBSP1}$ | _ | 50.2 | _ | kHz | 1) | | Burst sequence:<br>2nd pulse switching<br>frequency | $f_{SWBSP2}$ | _ | 50.2 | _ | kHz | 1) | | Burst sequence:<br>3rd pulse switching<br>frequency | $f_{SWBSP3}$ | _ | 50.2 | _ | kHz | 1) | | Burst sequence:<br>4th and consecutive pulse<br>switching frequency | $f_{SWBSP4}$ | _ | 50.2 | _ | kHz | 1) | | Switching frequency 1st pulse directly after BM exit | $f_{\sf SWBMEXHV}$ | 132.6 | 139.4 | 146.9 | kHz | 1) | <sup>1)</sup> Not tested in production test. **Table 20 Electrical Characteristics of IC Protection Features** | Parameter | Symbol | | Values | i | Unit | Note/Test Condition | |--------------------------------------|----------------------|------|--------|------|------|-----------------------------------------------| | | | Min. | Тур. | Max. | | | | Auto-restart bang-bang mode off-time | t <sub>BBoffAR</sub> | 455 | 500 | 556 | ms | 1) 2) | | Auto-restart time | t <sub>AR</sub> | 2.73 | 3 | _ | s | 1),2) | | Blanking time of open-loop timer | t <sub>MFIOH</sub> | 29.7 | 31.3 | 33 | ms | 1),3) V <sub>MFIO</sub> >V <sub>MFIOOLP</sub> | <sup>&</sup>lt;sup>2)</sup> The master clock period is the base for all time measurements without stand-by. Relative tolerances of all performed time measurements are same as with $t_{MCLK}$ . <sup>&</sup>lt;sup>3)</sup> The stand-by clock is the base for all time related characteristics during stand-by operation. <sup>&</sup>lt;sup>4)</sup> Phase for loading the OTP content to the internal RAM | Over-temperature detection | $T_{JOTP}$ | 122 | 130 | - | °C | 1),4) | |--------------------------------|--------------------|------|-------|-------|----|-------| | Over-temperature blanking time | $t_{JOTP}$ | 9.90 | 10.50 | 11.10 | ms | 1) 3) | | Over-temperature<br>Hysteresis | $T_{ m JHYS\_OTP}$ | - | 20 | - | °C | 1) | <sup>1)</sup> Not tested in production test. $<sup>^{2)}</sup>$ Min. and max. values are based on stand-by clock period $t_{ m STBCLK}$ limits (see Table 20). <sup>&</sup>lt;sup>3)</sup> Min. and max. values are based on master clock period $t_{MCLK}$ (see Table 20). $<sup>^{4)}</sup>$ The recommended temp is below 125 $^{\circ}$ C , above this temperature, IC function cannot be guaranteed, Customer should guarantee the design will never exceed the 125 $^{\circ}$ C of IC die temperature. ## **Package Information** # 7 Package Information The package information contains the outline dimensions (see Chapter 7.1); footprint and packing overviews (see Chapter 7.2). #### Notes - 1. You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>. - 2. Dimensions in mm. ## 7.1 Outline dimensions Figure 32 PG-DSO-12-20 Package Outline ## **Package Information** ## 7.2 Footprint and packing Figure 33 Overview footprint Figure 34 Overview packing Marking # 8 Marking Figure 35 Marking of XDPS21071 #### **Appendix** ## 9 Appendix This appendix contains additional information on electrical characteristics and specific test conditions. ## 9.1 Minimum required capacitive load at GD0 and GD1 pin The output stage of GD0 and GD1 consist of a controlled current source (see 4.2.7). This current source charges up an external capacitive load until the voltage level $V_{\text{GDxH}}$ = 10.5 V is reached. The internal control loop for this source current requires a minimum load capacitance at GDx pin to avoid a turn-on ringing on the signal $V_{\text{GDx}}$ . The minimum required capacitive load is depending on the dimensioned serial gate resistor at GDx pin, which is meant for limiting the low state sink current. Furthermore, the required load is depending on the configured source current. The shown dependency in Figure 36 is based on the typical source current of $-I_{GDxHPKSRC}$ =118mA. Lower configured values for the source current requires also smaller capactive loads. Figure 36 Minimum required capacitive load at GDx pin in correlation with serial gate resistor ## References ## 10 References The following list shows the reference documents that are used as base for this data sheet. [1] Development firmware version: REV 1.0 **Revision history** # **Revision history** ## Major changes since the last revision | Page or Reference | Description of change | |-------------------|-----------------------| | 16/Aug/2019 | Draft 0.9 release | #### **Trademarks of Infineon Technologies AG** AURIX<sup>™</sup>, C166<sup>™</sup>, Canpak<sup>™</sup>, Cipos<sup>™</sup>, Coolgan<sup>™</sup>, Coolmos<sup>™</sup>, Coolset<sup>™</sup>, Coolsic<sup>™</sup>, Corecontrol<sup>™</sup>, Crossave<sup>™</sup>, Dave<sup>™</sup>, Di-Pol<sup>™</sup>, DrBlade<sup>™</sup>, EasyPIM<sup>™</sup>, EconoBridge<sup>™</sup>, EconoDual<sup>™</sup>, EconoPack<sup>™</sup>, EconoPim<sup>™</sup>, Eicedriver<sup>™</sup>, eupec<sup>™</sup>, FCos<sup>™</sup>, Hitfet<sup>™</sup>, Hybridpack<sup>™</sup>, Infineon<sup>™</sup>, Isopace<sup>™</sup>, i-Wafer<sup>™</sup>, Mipaq<sup>™</sup>, Modstack<sup>™</sup>, my-d<sup>™</sup>, Novalithic<sup>™</sup>, Omnitune<sup>™</sup>, Optiga<sup>™</sup>, Optimos<sup>™</sup>, Origa<sup>™</sup>, Powercode<sup>™</sup>, PrimeStack<sup>™</sup>, Profet<sup>™</sup>, Profet<sup>™</sup>, Rasic<sup>™</sup>, Real3<sup>™</sup>, Reversave<sup>™</sup>, Satric<sup>™</sup>, Sieget<sup>™</sup>, Sipmos<sup>™</sup>, Smartlewis<sup>™</sup>, Solid Flash<sup>™</sup>, Spoc<sup>™</sup>, Tempfet<sup>™</sup>, thinq!<sup>™</sup>, Trenchstop<sup>™</sup>, Tricore<sup>™</sup>. Trademarks updated August 2015 #### **Other Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2019-10-30 **Published by Infineon Technologies AG** 81726 München, Germany © 2019 Infineon Technologies AG. All Rights Reserved. Do you have a question about this document? Email: erratum@infineon.com **Document reference** #### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office. Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor authorized representatives of Infineor Technologies, Infineon Technologies products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.