# **TCP-3182H**

# 8.2 pF Passive Tunable Integrated Circuits (PTIC)

## Introduction

ON Semiconductor's PTICs have excellent RF performance and power consumption, making them suitable for any mobile handset or radio application. The fundamental building block of our PTIC product line is a tunable material called ParaScan™, based on Barium Strontium Titanate (BST). PTICs have the ability to change their capacitance from a supplied bias voltage generated by the Control IC. The 8.2 pF PTICs are available as wafer-level chip scale packages (WLCSP).

## **Key Features**

- High Tuning Range and Operation up to 20 V
- Usable Frequency Range: from 700 MHz to 2.7 GHz
- High Quality Factor (Q) for Low Loss
- High Power Handling Capability
- Compatible with PTIC Control IC TCC-10x, 20x
- WLCSP Package: 0.652 x 1.134 x 0.285 mm (12 bump)
- These devices are Pb-Free and RoHS Compliant

## **Typical Applications**

- Multi-band, Multi-standard, Advanced and Simple Mobile Phones
- Tunable Antenna Matching Networks
- Tunable RF Filters
- Active Antennas



## ON Semiconductor®

http://onsemi.com



WLCSP12 1.13x0.65 CASE 567KG

#### **MARKING DIAGRAM**



#### **FUNCTIONAL BLOCK DIAGRAM**



**PTIC Functional Block Diagram** 

### ORDERING INFORMATION

| Device       | Package              | Shipping <sup>†</sup>          |  |  |
|--------------|----------------------|--------------------------------|--|--|
| TCP-3182H-DT | WLCSP12<br>(Pb-Free) | 4000 Units /<br>7" Tape & Reel |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## TCP-3182H

## **TYPICAL SPECIFICATIONS**

## Representative Performance Data at 25°C

**Table 1. PERFORMANCE DATA** 

| Parameter                                                | Min   | Тур   | Max   | Units |
|----------------------------------------------------------|-------|-------|-------|-------|
| Operating Bias Voltage                                   | 2.0   |       | 20    | V     |
| Capacitance (V <sub>bias</sub> = 2 V)                    | 7.38  | 8.20  | 9.02  | pF    |
| Capacitance (V <sub>bias</sub> = 20 V)                   | 1.886 | 2.050 | 2.214 | pF    |
| Tuning Range (2 V - 20 V)                                | 3.60  | 4.00  | 4.50  |       |
| Leakage Current (WLCSP)                                  |       |       | 2.0   | μΑ    |
| Operating Frequency                                      | 700   |       | 2700  | MHz   |
| Quality Factor @ 700 MHz, 10 V                           |       | 100   |       |       |
| Quality Factor @ 2.4 GHz, 10 V                           |       | 70    |       |       |
| IP3 (V <sub>bias</sub> = 2 V) [1,3]                      |       | 70    |       | dBm   |
| IP3 (V <sub>bias</sub> = 20 V) [1,3]                     |       | 85    |       | dBm   |
| 2nd Harmonic (V <sub>bias</sub> = 2 V) [2,3]             |       | -75   |       | dBm   |
| 2nd Harmonic (V <sub>bias</sub> = 20 V) [2,3]            |       | -85   |       | dBm   |
| 3rd Harmonic (V <sub>bias</sub> = 2 V) <sup>[2,3]</sup>  |       | -40   |       | dBm   |
| 3rd Harmonic (V <sub>bias</sub> = 20 V) <sup>[2,3]</sup> |       | -70   |       | dBm   |
| Transition Time (Cmin → Cmax) [4]                        |       | 80    |       | μs    |
| Transition Time (Cmax → Cmin) [4]                        |       | 70    |       | μs    |

<sup>1.</sup>  $f_1$  = 850 MHz,  $f_2$  = 860 MHz, Pin 25 dBm/Tone 2. 850 MHz, Pin +34 dBm 3. IP3 and Harmonics are measured in the shunt configuration in a 50  $\Omega$  environment 4. RF<sub>IN</sub> and RF<sub>OUT</sub> are both connected to DC ground

## Representative performance data at 25°C for 8.2 pF WLCSP Package



Figure 1. Capacitance



Figure 2. Harmonic Power



Figure 3. IP3



Figure 4. Q

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Parameter                   | Rating                               | Units |
|-----------------------------|--------------------------------------|-------|
| Input Power                 | +40                                  | dBm   |
| Bias Voltage                | +25 (Note 5)                         | V     |
| Operating Temperature Range | -30 to +85                           | °C    |
| Storage Temperature Range   | −55 to +125                          | °C    |
| ESD - Human Body Model      | Class 1A JEDEC HBM Standard (Note 6) |       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 5. WLCSP: Recommended Bias Voltage not to exceed 20 V
  6. Class 1A defined as passing 250 V, but may fail after exposure to 500 V ESD pulse

#### ASSEMBLY CONSIDERATIONS AND REFLOW PROFILE

The following assembly considerations should be observed:

#### Cleanliness

These chips should be handled in a clean environment.

#### **Electro-static Sensitivity**

ON Semiconductor's PTICs are ESD Class 1A sensitive. The proper ESD handling procedures should be used.

#### Mounting

The WLCSP PTIC is fabricated for Flip Chip solder mounting. Connectivity to the RF and Bias terminations on the PTIC die is established through SAC305 solder balls with 65  $\mu$ m nominal height (45  $\mu$ m to 85  $\mu$ m height variation). The PTIC die is RoHS-compliant and compatible with lead-free soldering profile.

#### Molding

The PTIC die is compatible for over-molding or under-fill.



This reflow profile is a guideline for Pb-free solder materials. Adjustments to this profile are necessary based on specific process requirements and board size, thickness and density. Not to exceed 260° C for 5 seconds.

Figure 5. Reflow Profile

## ORIENTATION OF THE PTIC FOR OPTIMUM LOSSES

When configuring the PTIC in your specific circuit design, at least one of the RF terminals must be connected to DC ground. If minimum transition times are required, DC ground on both RF terminals is recommended. To minimize losses, the PTIC should be oriented such that RF2 is at the lower RF impedance of the two RF nodes. A shunt PTIC, for example, should have RF2 connected to RF ground.



Figure 6. PTIC Orientation Functional Block Diagram

# TCP-3182H

# PART NUMBER DEFINITION

Example: TCP-3182H-DT

| TCP               |                                                                              | - | 31                                           | 82                                                                                                                                  | Н                      | - | D                    | Т       |
|-------------------|------------------------------------------------------------------------------|---|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------|---|----------------------|---------|
| Product<br>Family | <u>Process Status</u>                                                        |   | Process<br>Generation                        | <u>Capacitor</u><br><u>Value</u>                                                                                                    | Tuning                 |   | Package /<br>Format  | Packing |
| ТСР               | "blank" = Production  X = Pilot Production  S = Special/Custom P = Prototype | - | 10 = Gen 1.0<br>30 = Gen 3.0<br>31 = Gen 3.1 | 12 = 1.2 pF<br>18 = 1.8 pF<br>27 = 2.7 pF<br>33 = 3.3 pF<br>39 = 3.9 pF<br>47 = 4.7 pF<br>56 = 5.6 pF<br>68 = 6.8 pF<br>82 = 8.2 pF | N = Normal<br>H = High | - | D = WLCSP<br>Q = QFN | T = T&R |

## **Table 3. PART NUMBERS**

|              | Сарас | itance |               |
|--------------|-------|--------|---------------|
| Part Number  | 2 V   | 20 V   | Package*      |
| TCP-3182H-DT | 8.20  | 2.05   | 12-bump WLCSP |

<sup>\*</sup>See PTIC package dimensions on following page.