









**TFP401, TFP401A** SLDS120H - MARCH 2000 - REVISED MARCH 2022

# TFP401x TI PanelBus™ Digital Receiver

#### 1 Features

- Supports pixel rates up to 165 MHz (including 1080p and WUXGA at 60 Hz)
- Digital visual interface (DVI) specification compliant 1
- True-color, 24-bit/pixel, 16.7M colors at 1 or 2 pixels per clock
- Laser trimmed internal termination resistors for optimum fixed impedance matching
- Skew tolerant up to one pixel-clock cycle
- 4× oversampling
- Reduced power consumption 1.8-V core operation with 3.3-V I/Os and supplies <sup>2</sup>
- Reduced ground bounce using time-staggered pixel outputs
- Low noise and good power dissipation using TI PowerPAD™ packaging
- Advanced technology using TI 0.18-µm EPIC-5 CMOS process
- TFP401A incorporates HSYNC jitter immunity <sup>3</sup>

## 2 Applications

- High-definition TV
- **HD PC monitors**
- Digital video
- **HD** projectors
- DVI/HDMI<sup>™</sup> receivers (HDMI video-only)

## 3 Description

The Texas Instruments TFP401 and TFP401A are TI PanelBus™ flat-panel display products, part of a comprehensive family of end-to-end DVI 1.0 compliant solutions. Targeted primarily at desktop LCD monitors and digital projectors, the TFP401/401A finds applications in any design requiring high-speed digital interface.

The TFP401 and TFP401A supports display resolutions up to 1080p and WUXGA in 24-bit truecolor pixel format. The TFP401 and TFP401A offers design flexibility to drive one or two pixels per clock, supports TFT or DSTN panels, and provides an option for time-staggered pixel outputs for reduced ground bounce.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE      | BODY SIZE (NOM)           |  |
|-------------|--------------|---------------------------|--|
| TFP401      | HTQFP (100)  | 14.00 mm × 14.00 mm       |  |
| TFP401A     | 111QFF (100) | 14.00 11111 × 14.00 11111 |  |

For all available packages, see the orderable addendum at the end of the data sheet.



**TFP401 Diagram** 

<sup>1</sup> The Digital Visual Interface Specification, DVI, is an industry standard developed by the Digital Display Working Group (DDWG) for high-speed digital connection to digital displays. The TPF401 and TFP401A are compliant with the DVI Specification Rev. 1.0.

The TFP401/401A has an internal voltage regulator that provides the 1.8-V core power supply from the external 3.3-V supplies. The TFP401A incorporates additional circuitry to create a stable HSYNC from DVI transmitters that introduce undesirable jitter on the transmitted HSYNC signal.



## Table of Contents

| 10                                                                       | able of        | Contents                                        |                 |
|--------------------------------------------------------------------------|----------------|-------------------------------------------------|-----------------|
| 1 Features                                                               | 1              | 9.3 Feature Description                         | 12              |
| 2 Applications                                                           | 1              | 9.4 Device Functional Modes                     | 15              |
| 3 Description                                                            |                | 10 Applications and Implementation              | 17              |
| 4 Revision History                                                       | <mark>2</mark> | 10.1 Application Information                    | 17              |
| 5 Description (continued)                                                | <mark>3</mark> | 10.2 Typical Application                        | 17              |
| 6 Pin Configuration and Functions                                        | 3              | 11 Power Supply Recommendations                 | 20              |
| 7 Specifications                                                         | 6              | 12 Layout                                       | 21              |
| 7.1 Absolute Maximum Ratings <sup>(1)</sup>                              | 6              | 12.1 Layout Guidelines                          | <mark>21</mark> |
| 7.2 ESD Ratings                                                          | <mark>6</mark> | 12.2 Layout Example                             | 22              |
| 7.3 Recommended Operating Conditions                                     | 6              | 12.3 TI PowerPAD 100-TQFP Package               |                 |
| 7.4 Thermal Information                                                  |                | 13 Device and Documentation Support             | 26              |
| 7.5 DC Digital I/O Electrical Characteristics                            | 7              | 13.1 Receiving Notification of Documentation Up | dates26         |
| 7.6 DC Electrical Characteristics                                        | 7              | 13.2 Support Resources                          |                 |
| 7.7 AC Electrical Characteristics                                        |                | 13.3 Trademarks                                 |                 |
| 7.8 Typical Characteristics                                              |                | 13.4 Electrostatic Discharge Caution            |                 |
| 8 Parameter Measurement Information                                      | 10             | 13.5 Glossary                                   | 26              |
| 9 Detailed Description                                                   | 12             | 14 Mechanical, Packaging, and Orderable         |                 |
| 9.1 Overview                                                             |                | Information                                     | 26              |
| 9.2 Functional Block Diagram                                             | 12             |                                                 |                 |
| <b>4 Revision History</b><br>NOTE: Page numbers for previous revisions m | ay differ f    | rom page numbers in the current version.        |                 |
| Changes from Revision G (May 2016) to Rev                                | /ision H (     | March 2022)                                     | Page            |
| <ul> <li>Updated the numbering format for tables, fig</li> </ul>         | gures, and     | d cross-references throughout the document      | 1               |
|                                                                          |                |                                                 |                 |
| •                                                                        | •              | mends soldering package thermal pad to PCB in   |                 |
| · · · · · · · · · · · · · · · · · · ·                                    |                |                                                 |                 |
| minimize suces on peripricial pills                                      |                | ***************************************         | 27              |

# Changes from Revision F (February 2015) to Revision G (May 2016)

Page .....

## Changes from Revision E (July 2013) to Revision F (February 2015)

Page

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device
Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout
section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information
section



# 5 Description (continued)

PowerPAD advanced packaging technology results in best-of-class power dissipation, footprint, and ultralow ground inductance.

The TFP401 and TFP401A combines *PanelBus* circuit innovation with TI's advanced 0.18-µm EPIC-5 CMOS process technology, along with TI PowerPAD package technology to achieve a reliable, low-powered, low-noise, high-speed digital interface solution.

## 6 Pin Configuration and Functions



Figure 6-1. PZP Package, 100-Pin HTQFP (Top View)

Table 6-1. Pin Functions

| PIN NAME NO. |                    | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |  |
|--------------|--------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                    |                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |  |
| AGND         | 79, 83, 87, 89, 92 | GND                 | Analog ground – Ground reference and current return for analog circuitry                                                                                                                                                                                                                                                    |  |
| $AV_{DD}$    | 82, 84, 88, 95     | V <sub>DD</sub>     | Analog V <sub>DD</sub> – Power supply for analog circuitry. Nominally 3.3 V                                                                                                                                                                                                                                                 |  |
| CTL[3:1]     | 42, 41, 40         | DO                  | General-purpose control signals – Used for user-defined control. CTL1 is not powered down via PDO.                                                                                                                                                                                                                          |  |
| DE           | 46                 | DO                  | Output data enable – Used to indicate time of active video display versus non-active display or blank time. During blank, only HSYNC, VSYNC, and CTL[3:1] are transmitted. During times of active display, or non-blank, only pixel data, QE[23:0], and QO[23:0] are transmitted. High: Active display time Low: Blank time |  |



## **Table 6-1. Pin Functions (continued)**

| PIN TYPE(1)      |                    | T)(D=(1)            | Table 6-1. Fill FullCuons (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|------------------|--------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | NO.                | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| DFO              | 1                  | DI                  | Output clock data format – Controls the output clock (ODCK) format for either TFT or DSTN panel support. For TFT support, the ODCK clock runs continuously. For DSTN support, ODCK only clocks when DE is high; otherwise, ODCK is held low when DE is low. High: DSTN support/ODCK held low when DE = low Low: TFT support/ODCK runs continuously.                                                                                                                                                           |  |  |
| DGND             | 5, 39, 68          | GND                 | Digital ground – Ground reference and current return for digital core                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| $DV_DD$          | 6, 38, 67          | V <sub>DD</sub>     | Digital V <sub>DD</sub> – Power supply for digital core. Nominally 3.3 V                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| EXT_RES          | 96                 | Al                  | Internal impedance matching – The TFP401/401A is internally optimized for impedance matching at 50 $\Omega$ . An external resistor tied to this pin has no effect on device performance.                                                                                                                                                                                                                                                                                                                      |  |  |
| HSYNC            | 48                 | DO                  | Horizontal sync output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| RSVD             | 99                 | DI                  | Reserved. Must be tied high for normal operation                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| OV <sub>DD</sub> | 18, 29, 43, 57, 78 | V <sub>DD</sub>     | Output driver V <sub>DD</sub> – Power supply for output drivers. Nominally 3.3 V                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ODCK             | 44                 | DO                  | Output data clock – Pixel clock. All pixel outputs QE[23:0] and QO[23:0] (if in 2-pixel/clock mode), along with DE, HSYNC, VSYNC and CTL[3:1], are synchronized to this clock.                                                                                                                                                                                                                                                                                                                                |  |  |
| OGND             | 19, 28, 45, 58, 76 | GND                 | Output driver ground – Ground reference and current return for digital output drivers                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| OCK_INV          | 100                | DI                  | ODCK polarity – Selects ODCK edge on which pixel data (QE[23:0] and QO[23:0]) and control signals (HSYNC, VSYNC, DE, CTL[3:1]) are latched.  Normal mode: High: Latches output data on rising ODCK edge Low: Latches output data on falling ODCK edge                                                                                                                                                                                                                                                         |  |  |
| PD               | 2                  | DI                  | Power down – An active-low signal that controls the TFP401/401A power-down state. During power down, all output buffers are switched to a high-impedance state. All analog circuits are powered down and all inputs are disabled, except for PD. If PD is left unconnected, an internal pullup defaults the TFP401/401A to normal operation. High: Normal operation Low: Power down                                                                                                                           |  |  |
| PDO              | 9                  | DI                  | Output drive power down – An active-low signal that controls the power-down state of the output drivers. During output drive power down, the output drivers (except SCDT and CTL1) are driven to a high-impedance state. When $\overline{PDO}$ is left unconnected, an internal pullup defaults the TFP401/401A to normal operation. High: Normal operation/output drivers on Low: Output drive power down                                                                                                    |  |  |
| PGND             | 98                 | GND                 | PLL GND – Ground reference and current return for internal PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| PIXS             | 4                  | DI                  | Pixel select – Selects between one- and two-pixels-per-clock output modes. During the 2-pixel/clock mode, both even pixels, QE[23:0], and odd pixels, QO[23:0], are output in tandem on a given clock cycle. During 1-pixel/clock, even and odd pixels are output sequentially, one at a time, with the even pixel first, on the even pixel bus, QE[23:0]. (The first pixel per line is pixel-0, the even pixel. The second pixel per line is pixel-1, the odd pixel). High: 2-pixel/clock Low: 1-pixel/clock |  |  |
| $PV_{DD}$        | 97                 | $V_{DD}$            | PLL V <sub>DD</sub> – Power supply for internal PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| QE[8:15]         | 20–27              | DO                  | Even green-pixel output – Output for even and odd green pixels when in 1-pixel/clock mode. Output for even-only green pixel when in 2-pixel/clock mode. Output data is synchronized to the output data clock, ODCK. LSB: QE8/pin 20 MSB: QE15/pin 27                                                                                                                                                                                                                                                          |  |  |
| QE[16:23]        | 30–37              | DO                  | Even red-pixel output – Output for even and odd red pixels when in 1-pixel/clock mode. Output for even-only red pixel when in 2-pixel/clock mode. Output data is synchronized to the output data clock, ODCK. LSB: QE16/pin 30 MSB: QE23/pin 37                                                                                                                                                                                                                                                               |  |  |
| QO[0:7]          | 49–56              | DO                  | Odd blue-pixel output – Output for odd-only blue pixel when in 2-pixel/clock mode. Not used, and held low, when in 1-pixel/clock mode. Output data is synchronized to the output data clock, ODCK. LSB: Q00/pin 49 MSB: Q07/pin 56                                                                                                                                                                                                                                                                            |  |  |

## Table 6-1. Pin Functions (continued)

|             | PIN       |                     | Table 6-1. Pin Functions (continued)                                                                                                                                                                                                                                                                                                             |
|-------------|-----------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.       | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                      |
| QO[8:15]    | 59–66     | DO                  | Odd green-pixel output – Output for odd-only green pixel when in 2-pixel/clock mode. Not used, and held low, when in 1-pixel/clock mode. Output data is synchronized to the output data clock, ODCK. LSB: QO8/pin 59 MSB: QO15/pin 66                                                                                                            |
| QO[16:23]   | 69–75, 77 | DO                  | Odd red-pixel output – Output for odd-only red pixel when in 2-pixel/clock mode. Not used, and held low, when in 1-pixel/clock mode. Output data is synchronized to the output data clock, ODCK. LSB: QO16/pin 69 MSB: QO23/pin 77                                                                                                               |
| QE[0:7]     | 10–17     | DO                  | Even blue-pixel output – Output for even and odd blue pixels when in 1-pixel/clock mode.  Output for even-only blue pixel when in 2-pixel per clock mode. Output data is synchronized to the output data clock, ODCK.  LSB: QE0/pin 10  MSB: QE7/pin 17                                                                                          |
| RxC+        | 93        | AI                  | Clock positive receiver input – Positive side of reference clock. TMDS low-voltage signal differential input pair                                                                                                                                                                                                                                |
| RxC-        | 94        | AI                  | Clock negative receiver input – Negative side of reference clock. TMDS low-voltage signal differential input pair                                                                                                                                                                                                                                |
| Rx0+        | 90        | AI                  | Channel-0 positive receiver input – Positive side of channel-0. TMDS low-voltage signal differential input pair. Channel-0 receives blue pixel data in active display and HSYNC, VSYNC control signals in blank.                                                                                                                                 |
| Rx0-        | 91        | AI                  | Channel-0 negative receiver input – Negative side of channel-0. TMDS low-voltage signal differential input pair                                                                                                                                                                                                                                  |
| Rx1+        | 85        | Al                  | Channel-1 positive receiver input – Positive side of channel-1 TMDS low-voltage signal differential input pair Channel-1 receives green-pixel data in active display and CTL1 control signals in blank.                                                                                                                                          |
| Rx1–        | 86        | AI                  | Channel-1 negative receiver input – Negative side of channel-1 TMDS low-voltage signal differential input pair                                                                                                                                                                                                                                   |
| Rx2+        | 80        | Al                  | Channel-2 positive receiver input – Positive side of channel-2 TMDS low-voltage signal differential input pair Channel-2 receives red-pixel data in active display and CTL2, CTL3 control signals in blank.                                                                                                                                      |
| Rx2–        | 81        | AI                  | Channel-2 negative receiver input – Negative side of channel-2 TMDS low-voltage signal differential input pair                                                                                                                                                                                                                                   |
| SCDT        | 8         | DO                  | Sync detect - Output to signal when the link is active or inactive. The link is considered to be active when DE is actively switching. The TFP401/401A monitors the state of DE to determine link activity. SCDT can be tied externally to PDO to power down the output drivers when the link is inactive.  High: Active link Low: Inactive link |
| ST          | 3         | DI                  | Output drive strength select – Selects output drive strength for high- or low-current drive. (See dc specifications for I <sub>OH</sub> and I <sub>OL</sub> vs ST state). High: High drive strength Low: Low drive strength                                                                                                                      |
| STAG        | 7         | DI                  | Staggered pixel select – An active-low signal used in the 2-pixel/clock pixel mode (PIXS = high). Time-staggers the even and odd pixel outputs to reduce ground bounce. Normal operation outputs the odd and even pixels simultaneously. High: Normal simultaneous even/odd pixel output Low: Time-staggered even/odd pixel output               |
| VSYNC       | 47        | DO                  | Vertical sync output                                                                                                                                                                                                                                                                                                                             |
| Thermal Pad |           | _                   | Thermal pad. Recommend soldering the package thermal pad to thermal pad on PCB. Soldering the thermal pad will help to release stress through the solder, otherwise the stress will be absorbed by the peripheral pins.                                                                                                                          |

<sup>(1)</sup> DI = Digital Input; DO = Digital Output; AI = Analog Input; AO = Analog Output



## 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                                              |                                           |                             | MIN  | MAX | UNIT |
|------------------------------------------------------------------------------|-------------------------------------------|-----------------------------|------|-----|------|
| DV <sub>DD</sub> , AV <sub>DD</sub> ,<br>OV <sub>DD</sub> , PV <sub>DD</sub> | Supply voltage                            |                             | -0.3 | 4   | V    |
| VI                                                                           | Input voltage range, logic/analog signals |                             | -0.3 | 4   | V    |
|                                                                              | Operating ambient temperature             | ng ambient temperature      |      | 70  | °C   |
|                                                                              | Package power dissipation/PowerPAD        | Soldered <sup>(2)</sup>     |      | 4.3 | W    |
|                                                                              | package                                   | Not soldered <sup>(3)</sup> |      | 2.7 | ] VV |
|                                                                              | JEDEC latchup (EIA/JESD78)                |                             |      | 100 | mA   |
| T <sub>stg</sub>                                                             | Storage temperature                       |                             | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 7.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

|                                                                                       |                                                  | MIN  | NOM | MAX | UNIT |
|---------------------------------------------------------------------------------------|--------------------------------------------------|------|-----|-----|------|
| $V_{DD}$ (DV <sub>DD</sub> , AV <sub>DD</sub> , PV <sub>DD</sub> , OV <sub>DD</sub> ) | Supply voltage                                   | 3    | 3.3 | 3.6 | V    |
| t <sub>pix</sub> <sup>(1)</sup>                                                       | Pixel time                                       | 6.06 |     | 40  | ns   |
| R <sub>t</sub>                                                                        | Single-ended analog-input termination resistance | 45   | 50  | 55  | Ω    |
| T <sub>A</sub>                                                                        | Operating free-air temperature                   | 0    | 25  | 70  | °C   |

t<sub>pix</sub> is the pixel time defined as the period of the RxC clock input. The period of the output clock, ODCK is equal to tpix when in 1-pixel/clock mode and 2t<sub>pix</sub> when in 2-pixel/clock mode.

#### 7.4 Thermal Information

|                       |                                              | TFP401, TFP401A |      |
|-----------------------|----------------------------------------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PZP (HTQFP)     | UNIT |
|                       |                                              | 100 PINS        |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 26              |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 12.3            |      |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 7.3             | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.3             | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 7.2             |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.6             |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Specified with PowerPAD bond pad on the backside of the package soldered to a 2-oz. (0.071-mm thick) Cu plate PCB thermal plane. Specified at maximum allowed operating temperature, 70°C.

<sup>(3)</sup> PowerPAD bond pad on the backside of the package is not soldered to a thermal plane. Specified at maximum allowed operating temperature, 70°C.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.5 DC Digital I/O Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                         | TEST CONDITIONS                    | MIN        | TYP | MAX     | UNIT |
|-----------------|---------------------------------------------------|------------------------------------|------------|-----|---------|------|
| V <sub>IH</sub> | High-level digital input voltage <sup>(1)</sup>   |                                    | 2          |     | $DV_DD$ | V    |
| V <sub>IL</sub> | Low-level digital input voltage <sup>(1)</sup>    |                                    | 0          |     | 0.8     | V    |
|                 | High level output drive current(2)                | ST = high, V <sub>OH</sub> = 2.4 V | 5          | 10  | 14      | mA   |
| I <sub>OH</sub> | OH High-level output drive current <sup>(2)</sup> | ST = low, V <sub>OH</sub> = 2.4 V  | 3          | 6   | 9       | ША   |
|                 | Low-level output drive current <sup>(2)</sup>     | ST = high, V <sub>OL</sub> = 0.8 V | 10         | 13  | 19      | mA   |
| I <sub>OL</sub> | Low-level output drive currenti-                  | ST = low, V <sub>OL</sub> = 0.8 V  | 5          | 7   | 11      | IIIA |
| I <sub>OZ</sub> | Hi-Z output leakage current                       | PD = low or PDO = low              | <b>–</b> 1 |     | 1       | μA   |

- (1) Digital inputs are labeled DI in I/O column of Terminal Functions table.
- (2) Digital outputs are labeled DO in I/O column of Terminal Functions table.

#### 7.6 DC Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                        | TEST CONDITIONS              | MIN                    | TYP MA               | X UNIT |
|-----------------------|--------------------------------------------------|------------------------------|------------------------|----------------------|--------|
| V <sub>ID</sub>       | Analog input differential voltage <sup>(1)</sup> |                              | 75                     | 120                  | 0 mV   |
| V <sub>IC</sub>       | Analog input common-mode voltage <sup>(1)</sup>  |                              | AV <sub>DD</sub> – 300 | AV <sub>DD</sub> – 3 | 7 mV   |
| V <sub>I(OC)</sub>    | Open-circuit analog input voltage                |                              | AV <sub>DD</sub> – 10  | AV <sub>DD</sub> +   | 0 mV   |
| I <sub>DD(2PIX)</sub> | Normal 2-pix/clock power supply current (2)      | ODCK = 82.5 MHz, 2-pix/clock |                        | 3                    | 0 mA   |
| I <sub>PD</sub>       | Power-down current (3)                           | PD = low                     |                        |                      | 0 mA   |
| I <sub>PDO</sub>      | Output drive power-down current <sup>(3)</sup>   | PDO = low                    |                        | 35                   | mA     |

- (1) Specified as dc characteristic with no overshoot or undershoot.
- Alternating 2-pixel black/2-pixel white pattern. ST = high,  $\overline{STAG}$  = high, QE[23:0] and QO[23:0] C<sub>L</sub> = 10 pF.
- (3) Analog inputs are open circuit (transmitter is disconnected from TFP401/401A).

## 7.7 AC Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                                               | TEST CONDITIONS                                           | MIN | TYP MAX | UNIT                 |
|--------------------|-------------------------------------------------------------------------|-----------------------------------------------------------|-----|---------|----------------------|
| V <sub>ID(2)</sub> | Differential input sensitivity <sup>(1)</sup>                           |                                                           | 150 | 1560    | mV <sub>p-p</sub>    |
| t <sub>ps</sub>    | Analog input intra-pair (+ to –) differential skew <sup>(8)</sup>       |                                                           |     | 0.4     | t <sub>bit</sub> (2) |
| t <sub>ccs</sub>   | Analog input inter-pair or channel-to-channel skew <sup>(8)</sup>       |                                                           |     | 1       | t <sub>pix</sub> (3) |
| t <sub>ijit</sub>  | Worst-case differential input clock jitter tolerance <sup>(8)</sup> (4) |                                                           | 50  |         | ps                   |
|                    | Fall time of data and control signals(5) (6)                            | ST = low, C <sub>L</sub> = 5 pF                           |     | 2.4     |                      |
| t <sub>f1</sub>    | Fall time of data and control signals <sup>(5)</sup> (6)                | ST = high, C <sub>L</sub> = 10 pF                         |     | 1.9     | ns                   |
|                    | Rise time of data and control signals <sup>(5)</sup> (6)                | ST = low, C <sub>L</sub> = 5 pF                           |     | 2.4     | ns                   |
| t <sub>r1</sub>    | Rise time of data and control signals (7)                               | ST = high, C <sub>L</sub> = 10 pF                         |     | 1.9     | 115                  |
|                    | Rise time of ODCK clock <sup>(5)</sup>                                  | ST = low, C <sub>L</sub> = 5 pF                           |     | 2.4     | no                   |
| t <sub>r2</sub>    | Rise time of ODCK clock(*)                                              | ST = high, C <sub>L</sub> = 10 pF                         |     | 1.9     | ns                   |
|                    | Fall time of ODCK clock <sup>(5)</sup>                                  | ST = low, C <sub>L</sub> = 5 pF                           |     | 2.4     |                      |
| t <sub>f2</sub>    | Fall time of ODCK Glock(*)                                              | ST = high, C <sub>L</sub> = 10 pF                         |     | 1.9     | ns                   |
|                    |                                                                         | 1 pixel/clock, PIXS = low, OCK_INV = low                  | 1.8 |         |                      |
| t <sub>su1</sub>   | Setup time, data and control signal to falling edge of ODCK             | 2 pixel/clock, PIXS = high,<br>STAG = high, OCK_INV = low | 3.8 |         | ns                   |
|                    |                                                                         | 2 pixel and STAG, PIXS = high, STAG = low, OCK_INV = low  | 0.7 |         |                      |

## 7.7 AC Electrical Characteristics (continued)

over recommended operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                         | TEST CONDITIONS                                              | MIN  | TYP  | MAX  | UNIT             |  |  |
|--------------------------|-------------------------------------------------------------------|--------------------------------------------------------------|------|------|------|------------------|--|--|
|                          |                                                                   | 1 pixel/clock, PIXS = low, OCK_INV = low                     | 0.6  |      |      |                  |  |  |
| t <sub>h1</sub>          | Hold time, data and control signal to falling edge of ODCK        | 2 pixel and STAG, PIXS = high,<br>STAG = low, OCK_INV = low  | 2.5  |      |      | ns               |  |  |
|                          |                                                                   | 2 pixel/clock, PIXS = high,<br>STAG = high, OCK_INV = low    | 2.9  |      |      |                  |  |  |
|                          |                                                                   | 1 pixel/clock, PIXS = low,<br>OCK_INV = high                 | 2.1  |      |      |                  |  |  |
| t <sub>su2</sub>         | Setup time, data and control signal to rising edge of ODCK        | 2 pixel/clock, PIXS = high,<br>STAG = high, OCK_INV = high   | 4    |      |      | ns               |  |  |
|                          |                                                                   | 2 pixel and STAG, PIXS = high,<br>STAG = low, OCK_INV = high | 1.5  |      |      |                  |  |  |
|                          | Hold time, data and control signal to rising edge of ODCK         | 1 pixel/clock, PIXS = low, OCK_INV = high                    | 0.5  |      |      |                  |  |  |
| t <sub>h2</sub>          |                                                                   | 2 pixel and STAG, PIXS = high,<br>STAG = low, OCK_INV = high | 2.4  |      |      | ns               |  |  |
|                          |                                                                   | 2 pixel/clock, PIXS = high,<br>STAG = high, OCK_INV = high   | 2.1  |      |      |                  |  |  |
| f                        | ODCK frequency                                                    | PIX = low (1-PIX/CLK)                                        | 25   |      | 165  | MHz              |  |  |
| f <sub>ODCK</sub>        | ODCK frequency                                                    | PIX = high (2-PIX/CLK)                                       | 12.5 |      | 82.5 | IVITZ            |  |  |
|                          | ODCK duty-cycle                                                   |                                                              | 40%  | 50%  | 60%  |                  |  |  |
| t <sub>pd(PDL)</sub>     | Propagation delay time from PD low to Hi-Z outputs                |                                                              |      |      | 9    | ns               |  |  |
| t <sub>pd(PDOL)</sub>    | Propagation delay time from PDO low to Hi-Z outputs               |                                                              |      |      | 9    | ns               |  |  |
| t <sub>t(HSC)</sub>      | Transition time between DE transition to SCDT low <sup>(7)</sup>  |                                                              |      | 1e6  |      | t <sub>pix</sub> |  |  |
| t <sub>t(FSC)</sub>      | Transition time between DE transition to SCDT high <sup>(7)</sup> |                                                              |      | 1600 |      | t <sub>pix</sub> |  |  |
| t <sub>d(st)</sub>       | Delay time, ODCK latching edge to QE[23:0] data output            | STAG = low, PIXS = high                                      |      | 0.25 |      | t <sub>pix</sub> |  |  |
| t <sub>WL(PDL_MIN)</sub> | Minimum time PD is asserted low                                   |                                                              | 9    |      |      | ns               |  |  |
| t <sub>DEL</sub>         | Minimum DE low                                                    |                                                              | 128  |      |      | Tpixel           |  |  |

- (1) Specified as ac parameter to include sensitivity to overshoot, undershoot and reflection.
- (2)  $t_{\text{bit}}$  is 1/10 the pixel time,  $t_{\text{pix}}$ .
- (3)  $t_{pix}$  is the pixel time defined as the period of the RxC input clock. The period of ODCK is equal to  $t_{pix}$  in 1-pixel/clock mode or  $2t_{pix}$  when in 2-pixel/clock mode.
- (4) Measured differentially at 50% crossing using ODCK output clock as trigger.
- (5) Rise and fall times measured as time between 20% and 80% of signal amplitude.
- (6) Data and control signals are QE[23:0], QO[23:0], DE, HSYNC, VSYNC. and CTL[3:1].
- (7) Link active or inactive is determined by amount of time detected between DE transitions. SCDT indicates link activity.
- (8) By characterization.



# 7.8 Typical Characteristics



Figure 7-1. Imax vs Input Frequency

## **8 Parameter Measurement Information**



Figure 8-1. Rise and Fall Times of Data and Control Signals



Figure 8-2. Rise and Fall Times of ODCK



Figure 8-3. ODCK Frequency



Figure 8-4. Data Setup and Hold Times to Rising and Falling Edges of ODCK



Figure 8-5. ODCK High to QE[23:0] Staggered Data Output



Figure 8-6. Analog Input Intra-Pair Differential Skew



Figure 8-7. Delay From PD Low to Hi-Z Outputs



Figure 8-8. Delay From PDO Low to Hi-Z Outputs



Figure 8-9. Delay From PD Low to High Before Inputs Are Active



Figure 8-10. Minimum Time PD Low





Figure 8-11. Analog Input Channel-to-Channel Skew



Figure 8-12. Time Between DE Transitions to SCDT Low and SCDT High



Figure 8-13. Minimum DE Low and Maximum DE High

## 9 Detailed Description

#### 9.1 Overview

The TFP401/401A is a digital visual interface (DVI)-compliant TMDS digital receiver that is used in digital flat panel display systems to receive and decode TMDS-encoded RGB pixel data streams. In a digital display system a host, usually a PC or workstation, contains a TMDS-compatible transmitter that receives 24-bit pixel data along with appropriate control signals and encodes them into a high-speed low-voltage differential serial bit stream fit for transmission over a twisted-pair cable to a display device. The display device, usually a flat-panel monitor, requires a TMDS-compatible receiver like the TI TFP401/401A to decode the serial bit stream back to the same 24-bit pixel data and control signals that originated at the host. This decoded data can then be applied directly to the flat-panel drive circuitry to produce an image on the display. Because the host and display can be separated by distances up to 5 meters or more, serial transmission of the pixel data is preferred. To support modern display resolutions up to UXGA, a high-bandwidth receiver with good jitter and skew tolerance is required.

#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 TMDS Pixel Data and Control Signal Encoding

TMDS stands for transition-minimized differential signaling. Only one of two possible TMDS characters for a given pixel is transmitted at a given time. The transmitter keeps a running count of the number of ones and zeros previously sent, and transmits the character that minimizes the number of transitions to approximate a dc balance of the transmission line.

Three TMDS channels are used to receive RGB pixel data during active display time, DE = high. The same three channels also receive control signals, HSYNC, VSYNC, and user-defined control signals CTL[3:1]. These control signals are received during inactive display or blanking-time. Blanking-time is when DE = low. Table 9-1 maps the received input data to the appropriate TMDS input channel in a DVI-compliant system.

Table 9-1. TMDS Pixel Data and Control Signal Encoding

| RECEIVED PIXEL DATA ACTIVE DISPLAY DE = HIGH | INPUT CHANNEL     | OUTPUT PINS<br>(VALID FOR DE = HIGH) |  |  |  |
|----------------------------------------------|-------------------|--------------------------------------|--|--|--|
| Red[7:0]                                     | Channel-2 (Rx2 ±) | QE[23:16] QO[23:16]                  |  |  |  |
| Green[7:0]                                   | Channel-1 (Rx1 ±) | QE[15:8] QO[15:8]                    |  |  |  |
| Blue[7:0]                                    | Channel-0 (Rx0 ±) | QE[7:0] QO[7:0]                      |  |  |  |
| RECEIVED CONTROL DATA<br>BLANKING DE = LOW   | INPUT CHANNEL     | OUTPUT PINS<br>(VALID FOR DE = LOW)  |  |  |  |
| CTL[3:2]                                     | Channel-2 (Rx2 ±) | CTL[3:2]                             |  |  |  |
| CTL[1: 0] (1)                                | Channel-1 (Rx1 ±) | CTL1                                 |  |  |  |
| HSYNC, VSYNC                                 | Channel-0 (Rx0 ±) | HSYNC, VSYNC                         |  |  |  |

<sup>(1)</sup> Some TMDS transmitters transmit a CTL0 signal. The TFP401/401A decodes and transfers CTL[3:1] and ignores CTL0 characters. CTL0 is not available as a TFP401/401A output.

The TFP401/401A discriminates between valid pixel TMDS characters and control TMDS characters to determine the state of active display versus blanking (for example, the state of DE).

#### 9.3.2 TFP401/401A Clocking and Data Synchronization

The TFP401/401A receives a clock reference from the DVI transmitter that has a period equal to the pixel time,  $t_{pix}$ . The frequency of this clock is also referred to as the pixel rate. Because the TMDS encoded data on Rx[2:0] contains 10 bits per 8-bit pixel, it follows that the Rx[2:0] serial bit rate is 10 times the pixel rate. For example, the required pixel rate to support a UXGA resolution with 60-Hz refresh rate is 165 MHz. The TMDS serial bit rate is 10× the pixel rate, or 1.65 Gb/s. Due to the transmission of this high-speed digital bit stream, on three separate channels (or twisted-pair wires) of long distances (3–5 meters), phase synchronization between the data steams and the input reference clock is not assured. In addition, skew between the three data channels is common. The TFP401/401A uses a 4× oversampling scheme of the input data streams to achieve reliable synchronization with up to 1- $t_{pix}$  channel-to-channel skew tolerance. Accumulated jitter on the clock and data lines due to reflections and external noise sources is also typical of high-speed serial data transmission; hence, the TFP401/401A design for high jitter tolerance.

The input clock to the TFP401/401A is conditioned by a phase-locked loop (PLL) to remove high-frequency jitter from the clock. The PLL provides four  $10\times$  clock outputs of different phase to locate and sync the TMDS data streams (4× oversampling). During active display, the pixel data is encoded to be transition-minimized, whereas in blank, the control data is encoded to be transition-maximized. A DVI-compliant transmitter is required to transmit in blank for a minimum period of time,  $128\ t_{pix}$ , to ensure sufficient time for data synchronization when the receiver sees a transition-maximized code. Synchronization during blank, when the data is transition-maximized, ensures reliable data-bit boundary detection. Phase synchronization to the data streams is unique for each of the three input channels and is maintained as long as the link remains active.

#### 9.3.3 TFP401/401A TMDS Input Levels and Input Impedance Matching

The TMDS inputs to the TFP401/401A receiver have a fixed single-ended termination to  $AV_{DD}$ . The TFP401/401A is internally optimized using a laser trim process to precisely fix the impedance at 50  $\Omega$ . The device functions normally with or without a resistor on the EXT\_RES pin, so it remains drop-in compatible with current sockets. The fixed impedance eliminates the need for an external resistor while providing optimum impedance matching to standard 50- $\Omega$  DVI cables.

Figure 9-1 shows a conceptual schematic of a DVI transmitter and TFP401/401A receiver connection. A transmitter drives the twisted-pair cable via a current source, usually achieved with an open-drain type output driver. The internal resistor, which is matched to the cable impedance at the TFP401/401A input, provides a pullup to  $AV_{DD}$ . Naturally, when the transmitter is disconnected and the TFP401/401A DVI inputs are left unconnected, the TFP401/401A receiver inputs pull up to  $AV_{DD}$ . The single-ended differential signal and full-differential signal is shown in Figure 9-2. The TFP401/401A is designed to respond to differential signal swings ranging from 150 mV to 1.56 V with common-mode voltages ranging from ( $AV_{DD} - 300 \text{ mV}$ ) to ( $AV_{DD} - 37 \text{ mV}$ ).

Copyright © 2022 Texas Instruments Incorporated





Figure 9-1. TMDS Differential Input and Transmitter Connection



Figure 9-2. TMDS Inputs

#### 9.3.4 TFP401A Incorporates HSYNC Jitter Immunity

Several DVI transmitters available in the market introduce jitter on the transmitted HSYNC and VSYNC signals during the TMDS encryption process. The HSYNC signal can shift by one pixel position (one clock) from nominal in either direction, resulting in up to two cycles of HSYNC shift. This jitter carries through to the DVI receiver, and if the position of HSYNC shifts continuously, the receiver can lose track of the input timing, causing pixel noise to occur on the display. For this reason, a DVI-compliant receiver with HSYNC jitter immunity should be used in all displays that could be connected to host PCs with transmitters that have this HSYNC jitter problem.

The TFP401A integrates HSYNC regeneration circuitry that provides a seamless interface to these noncompliant transmitters. The position of the data enable (DE) signal is always fixed in relation to data, irrespective of the location of HSYNC. The TFP401A receiver uses the DE and clock signals to recreate stable vertical and horizontal sync signals. The circuit filters the HSYNC output of the receiver, and HSYNC is shifted to the nearest eighth bit boundary, producing a stable output with respect to data, as shown in Figure 9-3. This ensures accurate data synchronization at the input of the display timing controller.

This HSYNC regeneration circuit is transparent to the monitor and need not be removed even if the transmitted HSYNC is stable. For example, the PanelBus line of DVI 1.0 compliant transmitters, such as the TFP6422 and TFP420, do not have the HSYNC jitter problem. The TFP401A operates correctly with either compliant or noncompliant transmitters. In contrast, the TFP401 is ideal for customers who have control over the transmit portion of the design, such as bundled system manufacturers and for internal monitor use (the DVI connection between monitor and panel modules).



Figure 9-3. HSYNC Regeneration Timing Diagram

#### 9.4 Device Functional Modes

#### 9.4.1 TFP401/401A Modes of Operation

The TFP401/401A provides system design flexibility and value by providing the system designer with configurable options or modes of operation to support varying system architectures. Table 9-2 outlines the various panel modes that can be supported, along with appropriate external control pin settings.

|                    | 14510 0 21 11 | i to irto ir modes of t | poración  |     |      |         |
|--------------------|---------------|-------------------------|-----------|-----|------|---------|
| PANEL              | PIXEL RATE    | ODCK LATCH EDGE         | ODCK      | DFO | PIXS | OCK_INV |
| TFT or 16-bit DSTN | 1 pix/clock   | Falling                 | Free run  | 0   | 0    | 0       |
| TFT or 16-bit DSTN | 1 pix/clock   | Rising                  | Free run  | 0   | 0    | 1       |
| TFT                | 2 pix/clock   | Falling                 | Free run  | 0   | 1    | 0       |
| TFT                | 2 pix/clock   | Rising                  | Free run  | 0   | 1    | 1       |
| 24-bit DSTN        | 1 pix/clock   | Falling                 | Gated low | 1   | 0    | 0       |
| NONE               | 1 pix/clock   | Rising                  | Gated low | 1   | 0    | 1       |
| 24-bit DSTN        | 2 pix/clock   | Falling                 | Gated low | 1   | 1    | 0       |
| 24-bit DSTN        | 2 pix/clock   | Rising                  | Gated low | 1   | 1    | 1       |

Table 9-2. TFP401/401A Modes of Operation

#### 9.4.2 TFP401/401A Output Driver Configurations

The TFP401/401A provides flexibility by offering various output driver features that can be used to optimize power consumption, ground bounce, and power-supply noise. The following sections outline the output driver features and their effects.

#### 9.4.2.1 Output Driver Power Down

( $\overline{PDO}$  = low); pulling  $\overline{PDO}$  low places all the output drivers, except CTL1 and SCDT, into a high-impedance state. The SCDT output, which indicates link-disabled or link-inactive, can be tied directly to the  $\overline{PDO}$  input to disable the output drivers when the link is inactive or when the cable is disconnected. An internal pullup on the  $\overline{PDO}$  pin defaults the TFP401/401A to the normal nonpower-down output drive mode if left unconnected.

#### 9.4.2.2 Drive Strength

(ST = high for high drive strength, ST = low for low drive strength). The TFP401/401A allows for selectable output drive strength on the data, control, and ODCK outputs. See the *DC Electrical Characteristics* table for the values of  $I_{OH}$  and  $I_{OL}$  current drives for a given ST state. The high output drive strength offers approximately two times the drive as the low-output drive strength.

#### 9.4.2.3 Time-Staggered Pixel Output

This option works only in conjunction with the 2-pixel/clock mode (PIXS = high). Setting  $\overline{STAG}$  = low time-staggers the even- and odd-pixel outputs so as to reduce the amount of instantaneous current surge from the power supply. Depending on the PCB layout and design, this can help reduce the amount of system ground bounce and power-supply noise. The time stagger is such that in 2-pixel/clock mode, the even pixel is delayed from the latching edge of ODCK by 0.25  $t_{cip}$ . ( $t_{cip}$  is the period of ODCK. The ODCK period is 2  $t_{pix}$  when in 2-pixel/clock mode).

Depending on system constraints of output load, pixel rate, panel input architecture, and board cost, the TFP401/401A drive-strength and staggered-pixel options allow flexibility to reduce system power-supply noise, ground bounce, and EMI.

#### 9.4.2.4 Power Management

The TFP401/401A offers several system power-management features.

The output driver power down (PDO = low) is an intermediate mode which offers several uses. During this mode, all output drivers except SCDT and CTL1 are driven to a high-impedance state while the rest of the device circuitry remains active.

The TFP401/401A power down ( $\overline{PD}$  = low) is a complete power down in that it powers down the digital core, the analog circuitry, and output drivers. All output drivers are placed into a Hi-Z state. All inputs are disabled except for the  $\overline{PD}$  input. The TFP401/401A does not respond to any digital or analog inputs until  $\overline{PD}$  is pulled high.

Both  $\overline{PDO}$  and  $\overline{PD}$  have internal pullups, so if left unconnected they default the TFP401/401A to normal operating modes.

#### 9.4.2.5 Sync Detect

The TFP401/401A offers an output, SCDT, to indicate link activity. The TFP401/401A monitors activity on DE to determine if the link is active. When 1 million (1e6) pixel clock periods pass without a transition on DE, the TFP401/401A considers the link inactive, and SCDT is driven low. While SCDT is low, if two DE transitions are detected within 1600 pixel clock periods, the link is considered active, and SCDT is pulled high.

SCDT can be used to signal a system power management circuit to initiate a system power down when the link is considered inactive. The SCDT can also be tied directly to the TFP401/401A  $\overline{PDO}$  input to power down the output drivers when the link is inactive. It is not recommended to use SCDT to drive the  $\overline{PD}$  input, because once in complete power-down, the analog inputs are ignored and the SCDT state does not change. An external system power-management circuit to drive  $\overline{PD}$  is preferred.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## 10 Applications and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 10.1 Application Information

The TFP401 is a DVI (Digital Visual Interface) compliant digital receiver that is used in digital flat panel display systems to receive and decode TMDS encoded RGB pixel data streams. A digital display system a host, usually a PC or workstation, contains a DVI compliant transmitter that receives 24-bit pixel data along with appropriate control signals and encodes them into a high-speed low voltage differential serial bit stream fit for transmission over a twisted-pair cable to a display device. The display device, usually a flat-panel monitor, will require a DVI compliant receiver like the TI TFP401 to decode the serial bit stream back to the same 24-bit pixel data and control signals that originated at the host. This decoded data can then be applied directly to the flat panel drive circuitry to produce an image on the display. Since the host and display can be separated by distances up to 5 meters or more, serial transmission of the pixel data is preferred. The TFP401 will support resolutions up to UXGA.

## 10.2 Typical Application



Figure 10-1. Typical Application

#### 10.2.1 Design Requirements

For this design example, use the parameters listed in Table 10-1 as the input parameters.

Table 10-1. Design Parameters

| PARAMETER                       | VALUE            |  |  |  |  |  |
|---------------------------------|------------------|--|--|--|--|--|
| Power supply                    | 3.3 V-DC at 1 A  |  |  |  |  |  |
| Input clock                     | Single-ended     |  |  |  |  |  |
| Input clock frequency range     | 25 MHz – 165 MHz |  |  |  |  |  |
| Output format                   | 24 bits/pixel    |  |  |  |  |  |
| Input clock latching            | Rising edge      |  |  |  |  |  |
| I <sup>2</sup> C EEPROM support | No               |  |  |  |  |  |
| De-skew                         | No               |  |  |  |  |  |

## 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Data and Control Signals

The trace length of data and control signals out of the receiver should be kept as close to equal as possible. Trace separation should be ≈5X Height. As a general rule, traces also should be less than 2.8 inches if possible (longer traces can be acceptable).

Delay = 
$$85 \times SQRT ER$$
 (1)

#### where

- ER = 4.35
- Relative permittivity of 50% resin FR-4 at 1 GHz
- Delay = 177 pS/inch

#### where

- TR = 3 nS
- = 3000 ps ÷ 177 ps per inch
- = 16.9 inches

#### where

•  $16.9 \div 6 = 2.8$  inches



Figure 10-2. Data and Control Signals Design

## 10.2.2.2 Configuration Options

The TFP401 can be configured in several modes depending on the required output format, for example 1-byte/clock, 2-bytes/clock, falling/rising clock edge. You can leave place holders for future configuration changes.



Figure 10-3. Configuration Options Design

## 10.2.2.3 Power Supplies Decoupling

Digital, analog, and PLL supplies must be decoupled from each other to avoid electrical noise on the PLL and the core.



Figure 10-4. Power Supplies Decoupling Design

#### 10.2.3 Application Curve

Sometimes the panel does not support the same format as the graphics processor unit (GPU). In these cases the user must decide how to connect the unused bits. Figure 10-5 and Figure 10-6 plots show the mismatches between the 18-bit GPU and a 24-bit LCD where "x" and "y" represent the 2 LSB of the panel.



## 11 Power Supply Recommendations

Use solid ground planes and tie ground planes together with as many vias as is practical. This will provide a desirable return path for current. Each supply should be on separate split power planes, where each power plane should be as large an area as possible. Connect PanelBus receiver power and ground pins and all bypass caps to appropriate power or ground plane with via. Vias should be as fat and short as practical, the goal is to minimize the inductance.

- **DVDD:** Place one 0.01 μF capacitor as close as possible between each DVDD device pin (Pins 6, 38, and 67) and ground. A 22 μF tantalum capacitor should be placed between the supply and 0.01 μF capacitors. A ferrite bead should be used between the source and the 22 μF capacitor.
- OVDD: Place one 0.01 μF capacitor as close as possible between each OVDD device pin (Pins 18, 29, 43, 57, and 78) and ground. A 22 μF tantalum capacitor should be placed between the supply and 0.01 μF capacitors. A ferrite bead should be used between the source and the 22 μF capacitor.
- AVDD: Place one 0.01 μF capacitor as close as possible between each AVDD device pin (Pins 82, 84, 88, and 95) and ground. A 22 μF tantalum capacitor should be placed between the supply and 0.01 μF capacitors. A ferrite bead should be used between the source and the 22 μF capacitor.
- **PVCC:** Place three 0.01 μF capacitors in parallel as close as possible between the PVDD device pin (Pin 97) and ground. A 22 μF tantalum capacitor should be placed between the supply and 0.01 μF capacitors. A ferrite bead should be used between the source and the 22 μF capacitor.



#### 12 Layout

## 12.1 Layout Guidelines

#### 12.1.1 Layer Stack

The pinout of Texas Instruments' High Speed Interface (HSI) devices features differential signal pairs and the remaining signals comprise the supply rails, V<sub>CC</sub> and ground, and lower speed signals such as control pins. As an example, consider a device X which is a repeater/re-driver, so both its inputs and outputs are high-speed differential signals. These guidelines can be applied to other high-speed devices such as drivers, receivers, multiplexers, and so forth. A minimum of four layers is required to accomplish a low EMI PCB design. Layer stacking should be in the following order (top-to-bottom): high-speed differential signal layer, ground plane, power plane and control signal layer.



Figure 12-1. Layer Stack

## 12.1.2 Routing High-Speed Differential Signal Traces (RxC-, RxC+, Rx0-, Rx0+, Rx1-, Rx1+, Rx2-, Rx2+)

Trace impedance should be controlled for optimal performance. Each differential pair should be equal in length and symmetrical and should have equal impedance to ground with a trace separation of 2X to 4X Height. A differential trace separation of 4X Height yields about 6% cross-talk (6% effect on impedance). It is recommended that differential trace routing should be side by side, though it is not important that the differential traces be tightly coupled together because tight coupling is not achievable on PCB traces. Typical ratios on PCBs are only 20-50%, and 99.9% is the value of a well-balanced twisted pair cable.

Each differential trace should be as short as possible (<2" preferably) with no 90" angles. These high-speed transmission traces should be on Layer 1 (top layer). RxC-, RxC+, Rx0-, Rx0+, Rx1-, Rx1+, Rx2-, Rx2+ signals all route directly from the DVI connector pins to the device, no external components are needed.

#### 12.1.3 DVI Connector

Clear-out holes for connector pins should leave space between pins to allow continuous ground through the pin field. Allow enough spacing in ground plane around signal pins vias however, keep enough copper between vias to allow for ground current to flow between the vias. Avoid creating a large ground plane slot around the entire connector, minimizing the via capacitance is the goal.

# 12.2 Layout Example

DVI connector trace matching:



Figure 12-2. DVI Connector Routing

Keep data lines as far as possible from each other.



Figure 12-3. Data Lines Routing

Connect the thermal pad to ground.



Figure 12-4. Ground Routing

#### 12.3 TI PowerPAD 100-TQFP Package

The TFP401/401A is packaged in TI's thermally enhanced PowerPAD 100-TQFP packaging. The PowerPAD package is a 14-mm × 14-mm × 1-mm TQFP outline with 0.5-mm lead pitch. The PowerPAD package has a specially designed die mount pad that offers improved thermal capability over typical TQFP packages of the same outline. The TI 100-TQFP PowerPAD package offers a back-side solder plane that connects directly to the die mount pad for enhanced thermal conduction. Soldering the back side of the TFP401/401A to the application board is not required thermally, because the device power dissipation is well within the package capability when not soldered. However, to minimize stress on peripheral pins, it is highly recommended to solder the thermal pad to PCB.

Soldering the back side of the device to the PCB ground plane is recommended for electrical considerations. Because the die pad is electrically connected to the chip substrate and hence to chip ground, connection of the PowerPAD's back side to a PCB ground plane helps to improve EMI, ground bounce, and power-supply noise performance. To minimize stress on peripheral pins, however, it is highly recommended to solder the thermal pad to PCB.

Table 12-1 outlines the thermal properties of the TI 100-TQFP PowerPAD package. The 100-TQFP non-PowerPAD package is included only for reference.

Table 12-1. TI 100-TQFP (14 mm × 14 mm × 1 mm) / 0.5-mm Lead Pitch

| PARAMETER                                        | WITHOUT<br>PowerPAD™<br>Package | PowerPAD™ Package,<br>NOT CONNECTED TO PCB<br>THERMAL PLANE | PowerPAD™ Package,<br>CONNECTED TO PCB<br>THERMAL PLANE <sup>(1)</sup> |
|--------------------------------------------------|---------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|
| Theta-JA <sup>(1)</sup> (2)                      | 45°C/W                          | 27.3°C/W                                                    | 17.3°C/W                                                               |
| Theta-JC <sup>(1)</sup> (2)                      | 3.11°C/W                        | 0.12°C/W                                                    | 0.12°C/W                                                               |
| Maximum power dissipation <sup>(1) (2) (3)</sup> | 1.6 W                           | 2.7 W                                                       | 4.3 W                                                                  |

- (1) Specified with 2-oz. (0.071 mm thick) Cu PCB plating
- (2) Airflow is at 0 LFM (0 m/s) (no airflow)
- (3) Measured at ambient temperature, T<sub>A</sub> = 70°C

## 13 Device and Documentation Support

## 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.3 Trademarks

PanelBus<sup>™</sup> and PowerPAD<sup>™</sup> are trademarks of Texas Instruments.

HDMI<sup>™</sup> is a trademark of HDMI Licensing Administrator, Inc.

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 15-Mar-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TFP401APZP       | ACTIVE     | HTQFP        | PZP                | 100  | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 70      | TFP401APZP           | Samples |
| TFP401APZPG4     | ACTIVE     | HTQFP        | PZP                | 100  | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 70      | TFP401APZP           | Samples |
| TFP401APZPR      | ACTIVE     | HTQFP        | PZP                | 100  | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 70      | TFP401APZP           | Samples |
| TFP401PZP        | ACTIVE     | HTQFP        | PZP                | 100  | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 70      | TFP401PZP            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

## **PACKAGE OPTION ADDENDUM**

www.ti.com 15-Mar-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TFP401A:

Automotive : TFP401A-Q1

● Enhanced Product : TFP401A-EP

NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Oct-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | U     | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TFP401APZPR | HTQFP | PZP                | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Oct-2022



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TFP401APZPR | HTQFP        | PZP             | 100  | 1000 | 350.0       | 350.0      | 43.0        |



www.ti.com 5-Oct-2022

## **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device       | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|--------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| TFP401APZP   | PZP             | HTQFP           | 100  | 90  | 6 X 15               | 150                        | 315    | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |
| TFP401APZPG4 | PZP             | HTQFP           | 100  | 90  | 6 X 15               | 150                        | 315    | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |
| TFP401PZP    | PZP             | HTQFP           | 100  | 90  | 6 X 15               | 150                        | 315    | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |

PZP (S-PQFP-G100)

PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



PZP (S-PQFP-G100)

PowerPAD™ PLASTIC QUAD FLATPACK

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B Tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# PZP (S-PQFP-G100)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated