# Single 2-Input NOR Gate/ CMOS Logic Level Shifter ## **LSTTL-Compatible Inputs** The MC74VHC1GT02 is a single gate 2–input NOR fabricated with silicon gate CMOS technology. The internal circuit is composed of multiple stages, including a buffer output which provides high noise immunity and stable output. The device input is compatible with TTL-type input thresholds and the output has a full 5 V CMOS level output swing. The input protection circuitry on this device allows overvoltage tolerance on the input, allowing the device to be used as a logic-level translator from 3 V CMOS logic to 5 V CMOS Logic or from 1.8 V CMOS logic to 3 V CMOS Logic while operating at the high-voltage power supply. The MC74VHC1GT02 input structure provides protection when voltages up to 7 V are applied, regardless of the supply voltage. This allows the MC74VHC1GT02 to be used to interface 5 V circuits to 3 V circuits. The output structures also provide protection when $V_{CC} = 0$ V. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc. #### **Features** - High Speed: $t_{PD} = 4.7 \text{ ns (Typ)}$ at $V_{CC} = 5 \text{ V}$ - Low Power Dissipation: $I_{CC} = 1 \mu A \text{ (Max)}$ at $T_A = 25^{\circ}\text{C}$ - TTL-Compatible Inputs: $V_{IL} = 0.8 \text{ V}$ ; $V_{IH} = 2 \text{ V}$ - $\bullet$ CMOS–Compatible Outputs: $V_{OH} > 0.8~V_{CC};~V_{OL} < 0.1~V_{CC}$ @Load - Power Down Protection Provided on Inputs and Outputs - Balanced Propagation Delays - Pin and Function Compatible with Other Standard Logic Families - Chip Complexity: FETs = 65 - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant Figure 1. Pinout Figure 2. Logic Symbol ## ON Semiconductor® #### www.onsemi.com #### MARKING DIAGRAMS SC-88A/SC70-5/SOT-353 DF SUFFIX CASE 419A TSOP-5/SOT23-5/SC59-5 DT SUFFIX CASE 483 VJ = Device Code M = Date Code\* ■ = Pb-Free Package (Note: Microdot may be in either location) \*Date Code orientation and/or position may vary depending upon manufacturing location. | PIN ASSIGNMENT | | | | | |----------------|-----------------|--|--|--| | 1 | IN B | | | | | 2 | IN A | | | | | 3 | GND | | | | | 4 | OUT Y | | | | | 5 | V <sub>CC</sub> | | | | #### **FUNCTION TABLE** | Inp | uts | Output | |-----|-----|--------| | Α | В | Y | | L | L | Н | | L | Н | L | | Н | L | L | | Н | Н | L | #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. #### **MAXIMUM RATINGS** | Symbol | Ch | aracteristics | Value | Unit | |----------------------|--------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | $V_{CC} = 0$<br>High or Low State | -0.5 to 7.0<br>-0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input Diode Current | | -20 | mA | | I <sub>OK</sub> | Output Diode Current | V <sub>OUT</sub> < GND; V <sub>OUT</sub> > V <sub>CC</sub> | +20 | mA | | I <sub>OUT</sub> | DC Output Current, per Pin | | +25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND | | +50 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case | for 10 Seconds | 260 | °C | | TJ | Junction Temperature Under Bias | | + 150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance | SC70-5/SC-88A/SOT-353 (Note 1)<br>SOT23-5/TSOP-5/SC59-5 | 350<br>230 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 85°C | SC70-5/SC-88A/SOT-353<br>SOT23-5/TSOP-5/SC59-5 | 150<br>200 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | >2000<br>>200<br>N/A | V | | I <sub>LATCHUP</sub> | Latchup Performance | Above V <sub>CC</sub> and Below GND at 125°C (Note 5) | ±500 | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Measured with minimum pad spacing on an FR4 board, using 10 mm-by-1 inch, 2-ounce copper trace with no air flow. - 2. Tested to EIA/JESD22-A114-A. - Tested to EIA/JESD22-A115-A. 3. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Characteristic | Min | Max | Unit | | |---------------------------------|-----------------------------|------------------------------------------------------------------------------------------|------------|------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | 3.0 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage | | 0.0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage | $V_{CC} = 0$<br>High or Low State | 0.0<br>0.0 | 5.5<br>V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range | | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | 0<br>0 | 100<br>20 | ns/V | #### **DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES** | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 3. Failure Rate vs. Time Junction Temperature ## DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | Т | A = 25° | С | <b>T</b> <sub>A</sub> ≤ | 85°C | -55 ≤ T <sub>A</sub> | ≤ 125°C | | |------------------|--------------------------------------|------------------------------------------------------------------------------|-------------------|-------------------|------------|--------------------|-------------------------|--------------------|----------------------|--------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level<br>Input Voltage | | 3.0<br>4.5<br>5.5 | 1.4<br>2.0<br>2.0 | | | 1.4<br>2.0<br>2.0 | | 1.4<br>2.0<br>2.0 | | V | | V <sub>IL</sub> | Maximum Low-Level<br>Input Voltage | | 3.0<br>4.5<br>5.5 | | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | V | | V <sub>OH</sub> | Minimum High–Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -50 \mu A$ | 3.0<br>4.5 | 2.9<br>4.4 | 3.0<br>4.5 | | 2.9<br>4.4 | | 2.9<br>4.4 | | V | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = -4$ mA<br>$I_{OH} = -8$ mA | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | V | | V <sub>OL</sub> | Maximum Low–Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50 \mu\text{A}$ | 3.0<br>4.5 | | 0.0<br>0.0 | 0.1<br>0.1 | | 0.1<br>0.1 | | 0.1<br>0.1 | V | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OL} = 4$ mA<br>$I_{OL} = 8$ mA | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | V | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to<br>5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 1.0 | | 20 | | 40 | μΑ | | I <sub>CCT</sub> | Quiescent Supply<br>Current | Per Input: V <sub>IN</sub> = 3.4 V<br>Other Input: V <sub>CC</sub> or<br>GND | 5.5 | | | 1.35 | | 1.50 | | 1.65 | mA | | l <sub>OFF</sub> | Power Off Output<br>Leakage Current | V <sub>OUT</sub> = 5.5 V | 0.0 | | | 0.5 | | 5.0 | | 10 | μΑ | ## AC ELECTRICAL CHARACTERISTICS Input $t_f = t_f = 3.0 \text{ ns}$ | | | | | Т | A = 25° | С | $T_A \le$ | 85°C | -55 ≤ T <sub>A</sub> | ≤ 125°C | | |----------------------------------------|-------------------------------------------------|----------------------------------|--------------------------------------------------|-----|------------|--------------|-----------|--------------|----------------------|--------------|------| | Symbol | Parameter | Test Condit | ions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation<br>Delay, Input A or B to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 4.5<br>5.8 | 10.0<br>13.5 | | 11.0<br>15.0 | | 13.0<br>17.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | $C_L = 15 \text{ pF}$<br>$C_L = 50 \text{ pF}$ | | 3.0<br>3.8 | 6.7<br>7.7 | | 7.5<br>8.5 | | 8.5<br>9.5 | | | C <sub>IN</sub> | Maximum Input<br>Capacitance | | | | 5.5 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|----------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 6) | 11 | pF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC} \cdot C_{PD}$ is used to determine the no–load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . Figure 4. Switching Waveforms \*Includes all probe and jig capacitance Figure 5. Test Circuit ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------------|------------------------------------|-----------------------| | M74VHC1GT02DFT1G | | | | M74VHC1GT02DFT2G | SC70-5/SC-88A/SOT-353<br>(Pb-Free) | | | NLVVHC1GT02DFT2G* | <u> </u> | 3000 / Tape & Reel | | M74VHC1GT02DTT1G | SOT23-5/TSOP-5/SC59-5 | | | NLV74VHC1GT02DTT1G* | (Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. ## **PACKAGE DIMENSIONS** SC-88A, SOT-353, SC-70 CASE 419A-02 ISSUE L - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. 419A-01 OBSOLETE. NEW STANDARD 419A-02. 4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. | | INC | HES | MILLIN | ETERS | |-----|-----------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.071 | 0.087 | 1.80 | 2.20 | | В | 0.045 | 0.053 | 1.15 | 1.35 | | С | 0.031 | 0.043 | 0.80 | 1.10 | | D | 0.004 | 0.012 | 0.10 | 0.30 | | G | 0.026 | BSC | 0.65 | BSC | | Н | | 0.004 | | 0.10 | | Ĺ | 0.004 | 0.010 | 0.10 | 0.25 | | K | 0.004 | 0.012 | 0.10 | 0.30 | | N | 0.008 REF | | 0.20 | REF | | S | 0.079 | 0.087 | 2.00 | 2.20 | ## **SOLDER FOOTPRINT** #### PACKAGE DIMENSIONS #### TSOP-5 CASE 483-02 **ISSUE L** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH - THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. - MINIMUM I HICKNESS OF BASE MATERIAL. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A. - OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 3.00 | BSC | | | | | В | 1.50 | BSC | | | | | С | 0.90 | 1.10 | | | | | D | 0.25 | 0.50 | | | | | G | 0.95 | BSC | | | | | Н | 0.01 | 0.10 | | | | | J | 0.10 | 0.26 | | | | | K | 0.20 | 0.60 | | | | | M | 0 ° | 10° | | | | | S | 2.50 | 3.00 | | | | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative