# 9-Mbit (256K x 32) Pipelined DCD Sync SRAM #### **Features** - · Registered inputs and outputs for pipelined operation - Optimal for performance (Double-Cycle deselect) - Depth expansion without wait state - 256K × 32-bit common I/O architecture - 3.3V core power supply (V<sub>DD</sub>) - 2.5V/3.3V I/O power supply (V<sub>DDQ</sub>) - Fast clock-to-output times - 2.8 ns (for 250-MHz device) - Provide high-performance 3-1-1-1 access rate - User-selectable burst counter supporting Intel<sup>®</sup> Pentium<sup>®</sup> interleaved or linear burst sequences - Multiple chip enables for depth expansion: Three chip enables for A package version and Two chip enables for AJ package version - Separate processor and controller address strobes - Synchronous self-timed writes - Asynchronous Output Enable - Available in JEDEC-standard lead-free 100-Pin TQFP package - "ZZ" Sleep Mode option # Functional Description[1] The CY7C1368C SRAM integrates 256K x 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE<sub>1</sub>), depth-expansion Chip Enables (CE<sub>2</sub> and CE<sub>3</sub><sup>[2]</sup>), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable ( $\overline{OE}$ ) and the ZZ pin. Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV). Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle. This part supports Byte Write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to four bytes wide as controlled by the byte write control inputs. GW active LOW causes all bytes to be written. This device incorporates an additional pipelined enable register which delays turning off the output buffers an additional cycle when a deselect is executed. This feature allows depth expansion without penal izing system performance. The CY7C1368C operates from a +3.3V core power supply while all outputs may operate with either a +2.5 or +3.3V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible. #### Selection Guide | | 250 MHz | 200 MHz | 166 MHz | Unit | |------------------------------|---------|---------|---------|------| | Maximum Access Time | 2.8 | 3.0 | 3.5 | ns | | Maximum Operating Current | 250 | 220 | 180 | mA | | Maximum CMOS Standby Current | 40 | 40 | 40 | mA | #### Notes: 1. For best-practice recommendations, please refer to the Cypress application note System Design Guidelines on http://www.cypress.com. 2. $\overline{\text{CE}}_3$ is for A version (3 Chip enable option) only. # **Pin Configurations** # 100-Pin TQFP Pinout (2-Chip Enable) (AJ version) Top View # Pin Configurations (continued) # 100-Pin TQFP Pinout (3-Chip Enable) (A version) Top View # **Pin Descriptions** | Pin | TQFP | Туре | Description | |---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> , A <sub>1</sub> , A | 37, 36, 32, 33,<br>34, 35, 44, 45,<br>46, 47, 48, 49,<br>50, 80, 81, 82,<br>99, 100, 92<br>(AJC), 43 (AC) | Input-<br>Synchronous | Address Inputs used to select one of the 256K address locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and $CE_1$ , $CE_2$ , and $CE_3^{[2]}$ are sampled active. $A_{[1:0]}$ are fed to the two-bit counter. | | $\overline{\frac{BW}{BW}}_{A}, \overline{\frac{BW}{BW}}_{B},$ | 93, 94 | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | GW | 88 | Input-<br>Synchronous | <b>Global Write Enable Input, active LOW</b> . When asserted LOW on the rising edge of $\underline{CLK}$ , a global <u>write</u> is conducted (ALL bytes are written, regardless of the values on $\overline{BW}_{[A:D]}$ and $\overline{BWE}$ ). | | BWE | 87 | Input-<br>Synchronous | <b>Byte Write Enable Input, active LOW</b> . Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | CLK | 89 | Input-<br>Clock | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | CE <sub>1</sub> | 98 | Input-<br>Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. ADSP is ignored if $\overline{CE}_1$ is HIGH. $\overline{CE}_1$ is sampled only when a new external address is loaded. | | CE <sub>2</sub> | 97 | Input-<br>Synchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. $\overline{\text{CE}}_2$ is sampled only when a new external address is loaded. | | CE <sub>3</sub> <sup>[2]</sup> | 92 | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select/deselect the device. Not available for $\overline{\text{AJ}}$ package version. $\overline{\text{CE}}_3^{[2]}$ is assumed active throughout this document for BGA. $\overline{\text{CE}}_3$ is sampled only when a new external address is loaded. | | ŌĒ | 86 | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. | | ADV | 83 | Input-<br>Synchronous | Advance Input signal, sampled on the rising edge of CLK, active LOW. When asserted, it automatically increments the address in a burst cycle. | | ADSP | 84 | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A $_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when CE $_1$ is deasserted HIGH. | | ADSC | 85 | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | ZZ | 64 | Input-<br>Asynchronous | <b>ZZ</b> "sleep" Input, active HIGH. When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. | | DQs | 2, 3, 6, 7, 8, 9,<br>12, 13, 18, 19,<br>22, 23, 24, 25,<br>28, 29, 52, 53,<br>56, 57, 58, 59,<br>62, 63, 68, 69,<br>72, 73, 74, 75,<br>78, 79 | I/O-<br>Synchronous | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs are placed in a tri-state condition. | | $V_{DD}$ | 15, 41, 65, 91 | Power Supply | Power supply inputs to the core of the device. | | V <sub>SS</sub> | 17, 40, 67, 90 | Ground | Ground for the core of the device. | ### Pin Descriptions (continued) | Pin | TQFP | Туре | Description | |------------------|-----------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DDQ}$ | 4, 11, 20, 27,<br>54, 61, 70, 77 | I/O Power<br>Supply | Power supply for the I/O circuitry. | | V <sub>SSQ</sub> | 5, 10, 21, 26,<br>55, 60, 71, 76 | I/O Ground | Ground for the I/O circuitry. | | MODE | 31 | Input-<br>Static | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. | | NC | 1, 16, 30, 38,<br>39, 42,<br>43(AJC), 51,<br>66, 80 | | No Connects. Not internally connected to the die. NC/(18M,36M, 72M, 144M, 288M, 576M, 1G) These pins are not connected. They will be used for expansion to the 18M, 36M, 72M, 144M, 288M, 576M and 1G densities. | #### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The CY7C1368C supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486™ processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW $_{[A:D]}$ ) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Synchronous Chip Selects $\overline{\underline{CE}}_1$ , $CE_2$ , $\overline{CE}_3$ and an asynchronous Output Enable (OE) <u>provide</u> for easy <u>bank</u> selection and output tri-state control. ADSP is ignored if $\overline{CE}_1$ is HIGH. ### **Single Read Accesses** This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) chip selects are all asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE<sub>1</sub> is HIGH. The address presented to the address inputs is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within $t_{co}$ if $\overline{\text{OE}}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always tri-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. The CY7C1368C is a double-cycle deselect part. Once the <a href="SRAM">SRAM</a> is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will tri-state immediately after the next clock rise. ### Single Write Accesses Initiated by ADSP This access is initiated when <u>both</u> of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) chip select is asserted active. The address presented is loaded into the address register and the address advancement logic <u>while being delivered</u> to the <u>memory core</u>. The write signals (GW, $\overline{BWE}$ , and $\overline{BW}_{[A:D]}$ ) and $\overline{ADV}$ inputs are ignored during this first cycle. ADSP triggered write accesses require two clock cycles to complete. If GW is asserted LOW on the second clock rise, the data presented to the DQx inputs is written into the corresponding address location in the memory core. If GW is HIGH, then the write operation is controlled by BWE and $BW_{[A:D]}$ signals. The CY7C1368C provides byte write capability that is described in the Write Cycle Description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1368C is a common I/O device, the Output Enable (OE) must be deasserted HIGH before presenting data to the DQ inputs. Doing so will tri-state the output drivers. As a safety precaution, DQs are automatically tri-stated whenever a write cycle is detected, regardless of the state of OE. # Single Write Accesses Initiated by ADSC $\overline{\text{ADSC}}$ write accesses $\overline{\text{are init}}$ initiated when the following conditions are satisfied: (1) $\overline{\text{ADSC}}$ is asserted LOW, (2) $\overline{\text{ADSP}}$ is deasserted HIGH, (3) chip select is asserted active, and (4) the appropriate combination of the write inputs ( $\overline{\text{GW}}$ , $\overline{\text{BWE}}$ , and $\overline{\text{BW}}_{[A:D]}$ ) are asserted active to conduct a write to the desired byte(s). $\overline{\text{ADSC}}$ triggered write accesses require a single clock cycle to complete. The address presented is loaded into the address register and the address advancement logic while being delivered to the memory core. The $\overline{\text{ADV}}$ input is ignored during this cycle. If a global write is conducted, the data presented to the $\overline{\text{DQ}}_\chi$ is written into the corresponding address location in the memory core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1368C is a common I/O device, the Output Enable (OE) must be deasserted HIGH before presenting data to the DQ<sub>X</sub> inputs. Doing so will tri-state the output drivers. As a safety precaution, DQ<sub>X</sub> are automatically tri-stated whenever a write cycle is detected, regardless of the state of # **Burst Sequences** The CY7C1368C provides a two-bit wraparound counter, fed by A<sub>[1:0]</sub>, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Both read and write burst operations are supported Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of t<sub>77RFC</sub> after the ZZ input returns LOW. # **Interleaved Burst Address Table** (MODE = Floating or $V_{DD}$ ) | First<br>Address<br>A1, A0 | Second<br>Address<br>A1, A0 | Third<br>Address<br>A1, A0 | Fourth<br>Address<br>A1, A0 | |----------------------------|-----------------------------|----------------------------|-----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | # Linear Burst Address Table (MODE = GND) | First<br>Address<br>A1, A0 | Second<br>Address<br>A1, A0 | Third<br>Address<br>A1, A0 | Fourth<br>Address<br>A1, A0 | |----------------------------|-----------------------------|----------------------------|-----------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | # **Truth Table**<sup>[3, 4, 5, 6, 7]</sup> | Operation | Address<br>Used | CE <sub>1</sub> | CE <sub>3</sub> | CE <sub>2</sub> | ZZ | ADSP | ADSC | ADV | WRITE | ŌĒ | CLK | DQ | |------------------------------|-----------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------| | Deselected Cycle, Power-down | None | Н | Χ | Χ | L | Х | L | Х | Х | Χ | L-H | Tri-state | | Deselected Cycle, Power-down | None | L | Χ | L | L | L | Х | Х | Х | Χ | L-H | Tri-state | | Deselected Cycle, Power-down | None | L | Н | Χ | L | L | Х | Х | Х | Χ | L-H | Tri-state | | Deselected Cycle, Power-down | None | L | Χ | L | L | Н | L | Х | Х | Х | L-H | Tri-state | | Deselected Cycle, Power-down | None | L | Н | Χ | L | Н | L | Х | Х | Χ | L-H | Tri-state | | ZZ Mode, Power-down | None | Х | Χ | Χ | Н | Χ | Х | Х | Х | Χ | Х | Tri-state | | Read Cycle, Begin Burst | External | L | L | Н | L | L | Х | Х | Х | L | L-H | Q | | Read Cycle, Begin Burst | External | L | L | Н | L | L | Х | Х | Х | Н | L-H | Tri-state | | Write Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | L | Χ | L-H | D | | Read Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | Н | L | L-H | Q | | Read Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | Н | Н | L-H | Tri-state | | Read Cycle, Continue Burst | Next | Х | Χ | Х | L | Н | Н | L | Н | L | L-H | Q | 3. X = "Don't Care." H = Logic HIGH, L =Logic LOW. WRITE = L when any one or more Byte Write enable signals (BWA, BWB, BWC, BWD) and BWE = L or GW = L. WRITE = H when all Byte write enable signals $(\overline{BW}_A, \overline{BW}_B, \overline{BW}_C, \overline{BW}_D), \overline{BWE}, \overline{GW}_{=H}.$ <sup>5.</sup> The DQ pins are controlled by the current cycle and the $\overline{\text{OE}}$ signal. $\overline{\text{OE}}$ is asynchronous and is not sampled with the clock. 6. The SRAM always initiates a read cycle when $\overline{\text{ADSP}}$ is asserted, regardless of the state of $\overline{\text{GW}}$ , $\overline{\text{BWE}}$ , or $\overline{\text{BW}}_{[A:D]}$ . Writes may occur only on subsequent clocks after the $\overline{\text{ADSP}}$ or with the assertion of $\overline{\text{ADSC}}$ . As a result, $\overline{\text{OE}}$ must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. $\overline{\text{OE}}$ is a don't care for the remainder of the write cycle. <sup>7.</sup> $\overline{OE}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are Tri-State when $\overline{OE}$ is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW). # **Truth Table**<sup>[3, 4, 5, 6, 7]</sup> (continued) | Operation | Address<br>Used | CE <sub>1</sub> | CE <sub>3</sub> | CE <sub>2</sub> | zz | ADSP | ADSC | ADV | WRITE | ŌĒ | CLK | DQ | |-----------------------------|-----------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------| | Read Cycle, Continue Burst | Next | Х | Х | Χ | L | Н | Н | L | Н | Н | L-H | Tri-state | | Read Cycle, Continue Burst | Next | Н | Χ | Χ | L | Х | Н | L | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Н | Χ | Χ | L | Х | Н | L | Н | Н | L-H | Tri-state | | Write Cycle, Continue Burst | Next | Х | Χ | Χ | L | Н | Н | L | L | Χ | L-H | D | | Write Cycle, Continue Burst | Next | Н | Χ | Χ | L | Х | Н | L | L | Χ | L-H | D | | Read Cycle, Suspend Burst | Current | Х | Χ | Χ | L | Н | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Х | Χ | Χ | L | Н | Н | Н | Н | Н | L-H | Tri-state | | Read Cycle, Suspend Burst | Current | Н | Χ | Χ | L | Χ | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Н | Χ | Χ | L | Х | Н | Н | Н | Н | L-H | Tri-state | | Write Cycle, Suspend Burst | Current | Х | Χ | Χ | L | Н | Н | Н | L | Χ | L-H | D | | Write Cycle, Suspend Burst | Current | Н | Χ | Х | L | Χ | Н | Н | L | Х | L-H | D | # Truth Table for Read/Write[3, 4] | Function | GW | BWE | BW <sub>A</sub> | BW <sub>B</sub> | BW <sub>C</sub> | BW <sub>D</sub> | |--------------------------------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Н | X | Х | X | Х | | Read | Н | L | Н | Н | Н | Н | | Write byte A - (DQ <sub>A</sub> and DQP <sub>A</sub> ) | Н | L | L | Н | Н | Н | | Write byte B - (DQ <sub>B</sub> and DQP <sub>B</sub> ) | Н | L | Н | L | Н | Н | | Write byte C - (DQ <sub>C</sub> and DQP <sub>C</sub> ) | Н | L | Н | Н | L | Н | | Write byte D - (DQ <sub>D</sub> and DQP <sub>D</sub> ) | Н | L | Н | Н | Н | L | | Write all bytes | Н | L | L | L | L | L | | Write all bytes | L | X | Х | Х | X | Х | # **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min. | Max. | Unit | |--------------------|-----------------------------------|---------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | sleep mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 50 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ <u>&lt;</u> 0.2V | 2t <sub>CYC</sub> | | ns | | t <sub>ZZI</sub> | ZZ recovery time | This parameter is sampled | | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ inactive to exit sleep current | This parameter is sampled | 0 | | ns | Document #: 38-05686 Rev. \*F # **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150° Ambient Temperature with Power Applied......55°C to +125°C Supply Voltage on $V_{DD}$ Relative to GND...... -0.5V to +4.6VSupply Voltage on $V_{DDQ}$ Relative to GND ..... –0.5V to + $V_{DD}$ DC Voltage Applied to Outputs in Tri-State ...... –0.5V to V<sub>DDQ</sub> +0.5V | DC Input Voltage | 0.5V to V <sub>DD</sub> +0.5V | |-------------------------------|-------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage | >2001V | | (per MIL-STD-883,Method 3015) | | | Latch-up Current | >200 mA | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|------------------------|-----------------|--------------------| | Commercial | 0°C to +70°C | 3.3V – | 2.5V - 5% | | Industrial | -40°C to +85°C | 5%/+10% | to V <sub>DD</sub> | # Electrical Characteristics Over the Operating Range<sup>[8, 9]</sup> | Parameter | Description | Test Condition | ns | Min. | Max. | Unit | |------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|------------|------------------------|------| | V <sub>DD</sub> | Power Supply Voltage | | | 3.135 | 3.6 | V | | $V_{DDQ}$ | I/O Supply Voltage | for 3.3V I/O | | 3.135 | V <sub>DD</sub> | V | | | | for 2.5V I/O | 2.375 | 2.625 | V | | | V <sub>OH</sub> | Output HIGH Voltage | for 3.3V I/O, I <sub>OH</sub> = -4.0 mA | | 2.4 | | V | | | | for 2.5V I/O, I <sub>OH</sub> = -1.0 mA | | 2.0 | | V | | V <sub>OL</sub> | Output LOW Voltage | for 3.3V I/O, I <sub>OL</sub> = 8.0 mA | | | 0.4 | V | | | | for 2.5V I/O, I <sub>OL</sub> = 1.0 mA | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage[8] | for 3.3V I/O | | 2.0 | V <sub>DD</sub> + 0.3V | V | | | | for 2.5V I/O | | 1.7 | V <sub>DD</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[8]</sup> | for 3.3V I/O | | -0.3 | 0.8 | V | | | | for 2.5V I/O | | -0.3 | 0.7 | V | | Input Leakage Current except ZZ and MODE | | $GND \le V_1 \le V_{DDQ}$ | <b>-</b> 5 | 5 | μΑ | | | | Input Current of MODE | Input = V <sub>SS</sub> | | -30 | | μΑ | | Input Current of ZZ | Input = $V_{DD}$ | | | | 5 | μА | | | Input Current of ZZ | Input = V <sub>SS</sub> | <b>-</b> 5 | | μΑ | | | | | Input = $V_{DD}$ | | | 30 | μΑ | | l <sub>OZ</sub> | Output Leakage Current | $GND \le V_1 \le V_{DDQ}$ , Output Disabled | | <b>–</b> 5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply Current | | 4-ns cycle, 250 MHz | | 250 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 5-ns cycle, 200 MHz | | 220 | mA | | | | | 6-ns cycle,166 MHz | | 180 | mA | | I <sub>SB1</sub> | Automatic CE | V <sub>DD</sub> = Max., Device Deselected, | 4-ns cycle, 250 MHz | | 130 | mA | | | Power-down Current—TTL Inputs | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX} = 1/t_{CYC}$ | 5-ns cycle, 200 MHz | | 120 | | | | Carroni 112 inpate | I - IMAX - 1/1CYC | 6-ns cycle,166 MHz | | 110 | | | I <sub>SB2</sub> | Automatic CE<br>Power-down<br>Current—CMOS Inputs | $V_{DD}$ = Max., Device Deselected,<br>$V_{IN} \le 0.3 \text{V or } V_{IN} \ge V_{DDQ} - 0.3 \text{V},$<br>f = 0 | All speeds | | 40 | mA | | I <sub>SB3</sub> | Automatic CE | V <sub>DD</sub> = Max., Device Deselected, | 4-ns cycle, 250 MHz | | 120 | mA | | | Power-down Current—CMOS Inputs | or $V_{IN} \le 0.3V$ or $V_{IN} \le V_{IN} = 0.3V$ | 5-ns cycle, 200 MHz | | 110 | | | | Current—CiviOS iriputs | $V_{IN} \ge V_{DDQ} - 0.3V$ ,<br>$f = f_{MAX} = 1/t_{CYC}$ | 6-ns cycle,166 MHz | | 100 | | | I <sub>SB4</sub> | Automatic CE Power-down Current—TTL Inputs | $V_{DD}$ = Max., Device Deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , f = 0 | All speeds | | 40 | mA | <sup>8.</sup> Overshoot: $V_{IH}(AC) < V_{DD} + 1.5V(Pulse width less than t_{CYC}/2)$ , undershoot: $V_{IL}(AC) > -2V(Pulse width less than t_{CYC}/2)$ . 9. Power-up: Assumes a linear ramp from 0V to $V_{DD}(min.)$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . # Capacitance<sup>[10]</sup> | Parameter | Description | Test Conditions | 100 TQFP<br>Max. | Unit | | |------------------|--------------------------|-------------------------------------------------------------|------------------|------|--| | C <sub>IN</sub> | Input Capacitance | $T_A = 25$ °C, $f = 1$ MHz, | | pF | | | C <sub>CLK</sub> | Clock Input Capacitance | Clock Input Capacitance $V_{DD} = 3.3V$<br>$V_{DDQ} = 2.5V$ | | | | | C <sub>I/O</sub> | Input/Output Capacitance | ν <sub>DDQ</sub> – 2.5 ν | 4 | pF | | # Thermal Characteristics<sup>[10]</sup> | Parameter | Description | Test Conditions | 100 TQFP Package | Unit | |-------------------|---------------------------------------|---------------------------------------------------------------------------|------------------|------| | $\Theta_{JA}$ | , | Test conditions follow standard test methods and procedures for measuring | 29.41 | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to case) | thermal impedance, per EIA/JESD51 | 6.13 | °C/W | # **AC Test Loads and Waveforms** #### Note: <sup>10.</sup> Tested initially and after any design or process change that may affect these parameters # Switching Characteristics Over the Operating Range [15, 16] | | | -250 | | -200 | | -166 | | | |---------------------------------------------------------------------|-------------------------------------------------------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | POWER V <sub>DD</sub> (Typical) to the first Access <sup>[11]</sup> | | 1 | | 1 | | 1 | | ms | | Clock | | | • | • | • | • | • | • | | t <sub>CYC</sub> | Clock Cycle Time | 4.0 | | 5.0 | | 6.0 | | ns | | t <sub>CH</sub> | <u> </u> | | | 2.0 | | 2.4 | | ns | | t <sub>CL</sub> | Clock LOW | | | 2.0 | | 2.4 | | ns | | Output Times | | | • | • | • | • | • | • | | t <sub>CO</sub> | Data Output Valid After CLK Rise | | 2.8 | | 3.0 | | 3.5 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 1.25 | | 1.25 | | 1.25 | | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[12, 13, 14]</sup> | 1.25 | | 1.25 | | 1.25 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[12, 13, 14]</sup> | 1.25 | 2.8 | 1.25 | 3.0 | 1.25 | 3.5 | ns | | t <sub>OEV</sub> | OE LOW to Output Valid | | 2.8 | | 3.0 | | 3.5 | ns | | t <sub>OELZ</sub> | OE LOW to Output Low-Z <sup>[12, 13, 14]</sup> | | | 0 | | 0 | | ns | | t <sub>OEHZ</sub> | OE HIGH to Output High-Z <sup>[12, 13, 14]</sup> | | 2.8 | | 3.0 | | 3.5 | ns | | Set-up Times | | | • | • | • | • | • | • | | t <sub>AS</sub> | Address Set-up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | ns | | t <sub>ADS</sub> | ADSC, ADSP Set-up Before CLK<br>Rise | | | 1.5 | | 1.5 | | ns | | t <sub>ADVS</sub> | ADV Set-up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | ns | | t <sub>WES</sub> | GW, OE, BW <sub>[A:D]</sub> Set-up Before CLK<br>Rise | 1.4 | | 1.5 | | 1.5 | | ns | | t <sub>DS</sub> | Data Input Set-up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | ns | | t <sub>CES</sub> | Chip Enable Set-up Before CLK<br>Rise | 1.4 | | 1.5 | | 1.5 | | ns | | Hold Times | | | • | • | • | • | • | • | | t <sub>AH</sub> | Address Hold After CLK Rise | | | 0.5 | | 0.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | | | 0.5 | | 0.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | ns | | $t_{WEH}$ | GW, BWE, BW <sub>[A:D]</sub> Hold After CLK<br>Rise | 0.4 | | 0.5 | | 0.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | ns | | t <sub>CEH</sub> | Chip Enable Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | ns | #### Notes: <sup>11.</sup> This part has a voltage regulator internally; tpower is the time that the power needs to be supplied above V<sub>DD</sub> minimum initially before a read or write operation <sup>12.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>CLZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 13. At any given voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions. <sup>14.</sup> This parameter is sampled and not 100% tested. <sup>15.</sup> Timing reference level is 1.5V when $V_{\rm DDQ}$ = 3.3V and is 1.25 V when $V_{\rm DDQ}$ = 2.5 V. 16. Test conditions shown in (a) of AC Test Loads unless otherwise noted. # **Switching Waveforms** # Read Timing<sup>[17]</sup> Note: 17. On this diagram, when $\overline{CE}$ is LOW, $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH, $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. # Switching Waveforms (continued) Write Timing<sup>[17, 18]</sup> 18. Full width write can be initiated by either $\overline{\text{GW}}$ LOW; or by $\overline{\text{GW}}$ HIGH, $\overline{\text{BWE}}$ LOW and $\overline{\text{BW}}_{[A:D]}$ LOW. # Switching Waveforms (continued) Read/Write Timing<sup>[17, 19, 20]</sup> 19. The data bus (Q) remains in tri-state following a WRITE cycle unless a new read access is initiated by ADSP or ADSC. 20. GW is HIGH. # Switching Waveforms (continued) **ZZ** Mode Timing [21, 22.] Notes: 21.Device must be deselected when entering ZZ mode. See truth table for all possible signal conditions to deselect the device. 22.DQs are in tri-state when exiting ZZ sleep mode. # **Ordering Information** Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered. | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Part and Package Type | Operating<br>Range | |----------------|-------------------|--------------------|--------------------------------------------------------------------------|--------------------| | 166 | CY7C1368C-166AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (3 Chip enable) | Commercial | | | CY7C1368C-166AJXC | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (2 Chip enable) | | | | CY7C1368C-166AXI | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (3 Chip enable) | Industrial | | | CY7C1368C-166AJXI | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (2 Chip enable) | | | 200 | CY7C1368C-200AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (3 Chip enable) | Commercial | | | CY7C1368C-200AJXC | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (2 Chip enable) | | | | CY7C1368C-200AXI | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (3 Chip enable) | Industrial | | | CY7C1368C-200AJXI | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (2 Chip enable) | | | 250 | CY7C1368C-250AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (3 Chip enable) | Commercial | | | CY7C1368C-250AJXC | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (2 Chip enable) | | | | CY7C1368C-250AXI | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (3 Chip enable) | Industrial | | | CY7C1368C-250AJXI | | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free (2 Chip enable) | | # **Package Diagram** #### 100-Pin TQFP (14 x 20 x 1.4 mm) (51-85050) Intel and Pentium are registered trademarks, and i486 is a trademark, of Intel Corporation. PowerPC is a registered trademark of IBM. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | |------|---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 286269 | See ECN | PCI | New data sheet | | *A | 323636 | See ECN | PCI | Changed frequency of 225 MHz to 250 MHz Added $t_{CYC}$ to 4.0 ns for 250 MHz Changed $\Theta_{JA}$ and $\Theta_{JC}$ for TQFP Package from 25 and 9 °C/W to 29.41 and 6.13 °C/W respectively Added Industrial temperature range Replaced Snooze with Sleep in the ZZ Mode Electrical Characteristics Added 3 chip enable and 2 chip enable for AX and AJX packages in the ordering information table | | *B | 332879 | See ECN | PCI | Shaded 250 MHz speed bin in the AC/DC Table and Selection Guide Added Address Expansion pins in the Pin Definition Table Modified $V_{OL}$ , $V_{OH}$ test conditions Corrected $V_{DDQ}$ from (2.5V – 5% to $V_{DD}$ ) to (3.3V –5%/+10%) on page# 9 Updated Ordering Information Table | | *C | 377095 | See ECN | PCI | Changed $I_{SB2}$ from 30 to 40 mA Modified test condition in note# 9 from $V_{IH} \le V_{DD}$ to $V_{IH} < V_{DD}$ | | *D | 408725 | See ECN | RXU | Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Converted from Preliminary to Final Replaced Package Name column with Package Diagram in the Ordering Information table Updated the ordering information | | *E | 429278 | See ECN | NXR | Added 2.5VI/O option<br>Updated Ordering Information Table | | *F | 501828 | See ECN | VKN | Added the Maximum Rating for Supply Voltage on V <sub>DDQ</sub> Relative to GND Updated the Ordering Information table. |