SIM card interface level translator and supply voltage LDORev. 2.1 — 7 November 2022Product data sheet

## **1** General description

The NVT4555 device is built for interfacing a SIM card with a single low-voltage host side interface. The NVT4555 contains an LDO that can deliver two different voltages, 1.8 V or 2.95 V from typical mobile phone battery voltages up to 5.25 V and three level translators to convert the data, RSTn and CLKn signals between a SIM card and a host microcontroller.

The NVT4555 contains one voltage select pin (CTRL) to select either 1.8 V or 2.95 V for SIM card power supply and one active HIGH enable pin (EN) to enable normal operation. The NVT4555 is compliant with all ETSI, IMT-2000 and ISO-7816 SIM/Smart card interface requirements.

## 2 Features and benefits

- Support SIM card supply voltages 1.8 V and 2.95 V
- Input voltage range to LDO: 2.5 V to 5.25 V
- Host microcontroller operating voltage range: 1.1 V to 3.6 V
- Automatic level translation of I/O, RSTn and CLKn between SIM card and host side interface with capacitance isolation
- Low current shutdown (EN = 0) mode < 1 μA</li>
- Supports clock speed beyond 5 MHz clock
- Incorporates shutdown feature for the SIM card signals according to ISO-7816-3
- ±8 kV IEC61000-4-2 ESD protected on all SIM card contact pins
- Pb-free, Restriction of Hazardous Substances (RoHS) compliant and free of halogen and antimony (Dark Green compliant)
- Available in 12-pin WLCSP package (1.19 mm × 1.62 mm × 0.56 mm (nominal), 0.4 mm pitch)

## 3 Applications

- NVT4555 can be used with a range of SIM card attached devices including:
  - Mobile and personal phones
  - Wireless modems
  - SIM card terminals



# 4 Ordering information

| Table 1. Ordering information |      |         |                                                                     |            |  |  |
|-------------------------------|------|---------|---------------------------------------------------------------------|------------|--|--|
| Type number Topside mark      |      | Package | je                                                                  |            |  |  |
|                               |      | Name    | ame Description                                                     |            |  |  |
| NVT4555UK                     | 4555 |         | wafer level chip-size package; 12 bumps; body 1.19 × 1.62 × 0.56 mm | SOT1390-12 |  |  |

## 4.1 Ordering options

#### Table 2. Ordering options

| 21        | Orderable part<br>number | Package | U U                                     | Minimum order<br>quantity | Temperature                  |
|-----------|--------------------------|---------|-----------------------------------------|---------------------------|------------------------------|
| NVT4555UK | NVT4555UKZ               | WLCSP12 | Reel 7" Q1/T1 *special<br>mark chips DP | 3000                      | $T_{amb}$ = -40 °C to +85 °C |

# 5 Functional diagram



NVT4555 Product data sheet

#### SIM card interface level translator and supply voltage LDO

# 6 Pinning information



### 6.1 Pin description

#### Table 3. Pin description

| Symbol           | Pin | Туре  | Description                                                                                                                                                                                                                                             |
|------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN               | C2  | 1     | Host controller driven enable pin. This pin should be HIGH $(V_{CC})$ for normal operation, and LOW to activate a low current shutdown mode.                                                                                                            |
| CTRL             | B2  | I     | VSIM voltage select pin. A LOW level selects VSIM = 1.8 V, while driving this pin to $V_{CC}$ selects VSIM = 2.95 V.                                                                                                                                    |
| V <sub>CC</sub>  | A3  | power | Supply voltage for the host controller side input/output pins (CLK_HOST, RST_HOST, IO_HOST). When $V_{CC}$ is below the UVLO threshold, the VSIM supply is disabled. This pin should be bypassed with a 0.1 $\mu$ F ceramic capacitor close to the pin. |
| V <sub>BAT</sub> | B3  | power | Battery voltage supply for internal LDO. This input voltage ranges from 2.5 V to 5.25 V. This pin should be bypassed with a 1.0 $\mu F$ ceramic capacitor close to the pin.                                                                             |
| VSIM             | C3  | power | SIM card supply voltage from internal LDO. The voltage at this pin can be selected for either 1.8 V (CTRL = 0) or 2.95 V (CTRL = 1). This pin should be bypassed with a 4.7 $\mu$ F ceramic capacitor close to the pin.                                 |
| IO_SIM           | D3  | I/O   | SIM card bidirectional data input/output. The SIM card output must be on an open-drain driver.                                                                                                                                                          |
| RST_SIM          | D2  | 0     | Reset output pin for the SIM card.                                                                                                                                                                                                                      |

| Table 3. Pin descriptioncontinued |     |        |                                                                                                                      |  |  |
|-----------------------------------|-----|--------|----------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol                            | Pin | Туре   | Description                                                                                                          |  |  |
| GND                               | A2  | ground | Ground for the SIM card and host controller. Proper grounding and bypassing are required to meet ESD specifications. |  |  |
| CLK_SIM                           | D1  | 0      | Clock output pin for the SIM card.                                                                                   |  |  |
| CLK_HOST                          | C1  | I      | Clock input from host controller.                                                                                    |  |  |
| RST_HOST                          | B1  | I      | Reset input from host controller.                                                                                    |  |  |
| IO_HOST                           | A1  | I/O    | Host controller bidirectional data input/output. This output must be on an open-drain driver.                        |  |  |

## 7 Functional description

Refer to Figure 1.

### 7.1 Function table

**Table 4. Function selection**  $0 = GND; 1 = V_{CC}; X = don't care.$ 

| CTRL input | EN input | VSIM output voltage |
|------------|----------|---------------------|
| X          | 0        | 0 V                 |
| 0          | 1        | 1.8 V               |
| 1          | 1        | 2.95 V              |

### 7.2 Shutdown sequence of NVT4555

The ISO 7816-3 specification specifies the shutdown sequence for the SIM card signals to ensure that the card is properly disabled. Also during hot swap, the orderly shutdown of these signals helps to avoid any improper write and corruption of data.

When the enable, EN, is asserted LOW, the shutdown sequence is initiated by powering down the RST\_SIM channel. Once the RST\_SIM channel is powered down, CLK\_SIM, IO\_SIM and VSIM are powered down sequentially one-by-one. An internal pull-down resistor on the SIM pins is used to pull these channels LOW. The shutdown sequence is completed in a few microseconds. It is important that EN is pulled LOW before  $V_{BAT}$  and  $V_{CC}$  supplies go LOW to ensure that the shutdown sequence is properly initiated.

SIM card interface level translator and supply voltage LDO



#### Limiting values 8

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                   | Parameter                       | Conditions                                    |     | Min       | Max                       | Unit |
|--------------------------|---------------------------------|-----------------------------------------------|-----|-----------|---------------------------|------|
| V <sub>ESD</sub>         | electrostatic discharge voltage | SIM card side and VSIM pins;<br>IEC 61000-4-2 | [1] | -         | ±8                        | kV   |
|                          |                                 | all other pins; IEC 61000-4-2                 | [1] | -         | ±2                        | kV   |
|                          |                                 | all other pins; HBM                           | [2] | -         | ±2                        | kV   |
|                          |                                 | all other pins; CDM                           | [3] | -         | ±500                      | V    |
| V <sub>CC</sub>          | supply voltage                  |                                               |     | GND - 0.5 | 3.6                       | V    |
| V <sub>BAT</sub>         | battery supply voltage          |                                               |     | GND - 0.5 | 5.5                       | V    |
| V <sub>I(CLK_HOST)</sub> | input voltage on pin CLK_HOST   | input signal voltage, HOST side               |     | GND - 0.5 | V <sub>CC</sub> + 0.5     | V    |
| V <sub>I(RST_HOST)</sub> | input voltage on pin RST_HOST   | input signal voltage, HOST side               |     | GND - 0.5 | V <sub>CC</sub> + 0.5     | V    |
| V <sub>I(IO_HOST)</sub>  | input voltage on pin IO_HOST    | input signal voltage, HOST side               |     | GND - 0.5 | V <sub>CC</sub> + 0.5     | V    |
| V <sub>I(CLK_SIM)</sub>  | input voltage on pin CLK_SIM    | input signal voltage, SIM side                |     | GND - 0.5 | V <sub>O(reg)</sub> + 0.5 | V    |
| V <sub>I(RST_SIM)</sub>  | input voltage on pin RST_SIM    | input signal voltage, SIM side                |     | GND - 0.5 | V <sub>O(reg)</sub> + 0.5 | V    |
| V <sub>I(IO_SIM)</sub>   | input voltage on pin IO_SIM     | input signal voltage, SIM side                |     | GND - 0.5 | V <sub>O(reg)</sub> + 0.5 | V    |
| T <sub>stg</sub>         | storage temperature             |                                               |     | -55       | +125                      | °C   |
| T <sub>amb</sub>         | ambient temperature             |                                               |     | -40       | +85                       | °C   |

[1]

IEC 61000-4-2, level 4, contact discharge. Human Body Model (HBM) according to JESD22-A-A114. Charged-Device Model (CDM) according to JESD22-C101. [2] [3]

# 9 Characteristics

#### Table 6. Supplies

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; 1.1 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol                       | Parameter                                  | Conditions                                                               | Min | Typ <sup>[1]</sup> | Мах  | Unit |
|------------------------------|--------------------------------------------|--------------------------------------------------------------------------|-----|--------------------|------|------|
| V <sub>CC</sub>              | supply voltage                             |                                                                          | 1.1 | -                  | 3.6  | V    |
| I <sub>CC</sub>              | supply current                             | operating mode; f <sub>clk</sub> = 1 MHz                                 | -   | 5                  | 10   | μA   |
|                              |                                            | shutdown mode; EN = GND                                                  | -   | -                  | 1    | μA   |
| V <sub>BAT</sub>             | battery supply voltage                     |                                                                          | 2.5 | -                  | 5.25 | V    |
| I <sub>BAT</sub>             | battery supply current                     | operating mode; IO_HOST = V <sub>CC</sub> ;<br>CLK_HOST = RST_HOST = GND | -   | 20                 | 30   | μA   |
|                              |                                            | shutdown mode; EN = GND                                                  | -   | -                  | 1    | μA   |
| $V_{\text{th}(\text{UVLO})}$ | undervoltage lockout threshold voltage     | V <sub>CC</sub> rising; V <sub>BAT</sub> = 3.6 V                         | 0.7 | -                  | 1    | V    |
| V <sub>hys(UVLO)</sub>       | undervoltage lockout<br>hysteresis voltage |                                                                          | -   | 100                | -    | mV   |

[1] Typical values measured at 25 °C.

#### Table 7. Static characteristics

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; 1.1 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol                                         | Parameter                          | Conditions                                                                                                | Min                    | Typ <sup>[1]</sup> | Max                    | Unit |
|------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------|--------------------|------------------------|------|
| V <sub>IH</sub>                                | HIGH-level input                   | EN/CTRL pin threshold                                                                                     |                        | _                  | I                      |      |
|                                                | voltage                            | $1.8 \text{ V} \le \text{V}_{\text{CC}} \le 3.6 \text{ V}$                                                | 0.7 × V <sub>CC</sub>  | -                  | V <sub>CC</sub> + 0.2  | V    |
|                                                |                                    | 1.1 V ≤ V <sub>CC</sub> < 1.8 V                                                                           | 0.85 × V <sub>CC</sub> | -                  | V <sub>CC</sub> + 0.2  | V    |
| V <sub>IL</sub>                                | LOW-level input voltage            | EN/CTRL pin threshold                                                                                     | -0.15                  | -                  | 0.15 × V <sub>CC</sub> | V    |
| LDO                                            |                                    | · · · ·                                                                                                   |                        |                    | L.                     |      |
| V <sub>O(reg)</sub> regulator outpu<br>voltage | regulator output<br>voltage        |                                                                                                           | 2.85                   | 2.95               | 3.1                    | V    |
|                                                |                                    | VSIM pin; CTRL = 0 V; EN = $V_{CC}$ ;<br>2.5 V $\leq V_{BAT} \leq$ 5.25 V; 0 mA $\leq I_{SIM} \leq$ 50 mA | 1.7                    | 1.8                | 1.9                    | V    |
| V <sub>do</sub>                                | dropout voltage                    | I <sub>O</sub> = 50 mA; V <sub>BAT</sub> = 2.90 V                                                         | -                      | 100                | 150                    | mV   |
| I <sub>O(sc)</sub>                             | short-circuit output current       | VSIM shorted to GND                                                                                       | 90                     | 135                | 170                    | mA   |
| t <sub>startup</sub>                           | start-up time                      | VSIM = 1.8 V or 2.95 V; $I_0 = 50$ mA; $C_0 = 1 \ \mu F$                                                  | -                      | -                  | 400                    | μs   |
| T <sub>j(sd)</sub>                             | shutdown junction temperature      |                                                                                                           | -                      | 160                | -                      | °C   |
| T <sub>sd(hys)</sub>                           | hysteresis of shutdown temperature |                                                                                                           | -                      | 20                 | -                      | °К   |

#### Table 7. Static characteristics...continued

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; 1.1 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol          | Parameter                    | Conditions                                                                    |     | Min                       | Typ <sup>[1]</sup>        | Max                        | Unit |
|-----------------|------------------------------|-------------------------------------------------------------------------------|-----|---------------------------|---------------------------|----------------------------|------|
| R <sub>pd</sub> | pull-down resistance         | VSIM discharge; EN = GND; $V_{BAT}$<br>= 3.6 V; $V_{CC}$ = 1.2 V              |     | -                         | 100                       | -                          | Ω    |
| PSRR            | power supply rejection ratio | V <sub>BAT</sub> = 3.6 V; I <sub>SIM</sub> = 20 mA; VSIM<br>= 1.8 V or 2.95 V |     |                           |                           |                            |      |
|                 |                              | f = 1 kHz                                                                     |     | -                         | 60                        | -                          | dB   |
|                 |                              | f = 10 kHz                                                                    |     | -                         | 50                        | -                          | dB   |
| Level sh        | lifter                       |                                                                               |     | 1                         | I                         | 1                          |      |
| V <sub>IH</sub> | HIGH-level input<br>voltage  | IO_HOST, RST_HOST, CLK_<br>HOST                                               |     |                           |                           |                            |      |
|                 |                              | 1.8 V ≤ V <sub>CC</sub> < 3.6 V                                               | [2] | 0.7 × V <sub>CC</sub>     | -                         | V <sub>CC</sub> + 0.2      | V    |
|                 |                              | 1.1 V ≤ V <sub>CC</sub> < 1.8 V                                               | [2] | 0.85 × V <sub>CC</sub>    | -                         | V <sub>CC</sub> + 0.2      | V    |
|                 |                              | IO_SIM                                                                        | [2] | 0.7 × V <sub>O(reg)</sub> | -                         | V <sub>O(reg)</sub> + 0.2  | V    |
| V <sub>IL</sub> | LOW-level input<br>voltage   | IO_HOST, RST_HOST, CLK_<br>HOST                                               | [2] | -0.15                     | -                         | 0.15 × V <sub>CC</sub>     | V    |
|                 |                              | IO_SIM                                                                        | [2] | -0.15                     | -                         | 0.15 × V <sub>O(reg)</sub> | V    |
| R <sub>PU</sub> | pull-up resistance           | IO_SIM connected to VSIM                                                      | [3] | 4                         | 6                         | 8                          | kΩ   |
|                 |                              | IO_HOST connected to V <sub>CC</sub>                                          | [3] | 3.5                       | 5                         | 6.5                        | kΩ   |
| V <sub>OH</sub> | HIGH-level output            | RST_SIM, CLK_SIM; I <sub>OH</sub> = -1 mA                                     | [2] | -                         | 0.7 × V <sub>O(reg)</sub> | V <sub>O(reg)</sub>        | V    |
|                 | voltage                      | IO_SIM; I <sub>OH</sub> = -10 μA                                              | [2] | -                         | 0.7 × V <sub>O(reg)</sub> | V <sub>O(reg)</sub>        | V    |
|                 |                              | IO_HOST; I <sub>OH</sub> = -10 μA                                             | [2] | -                         | 0.7 × V <sub>CC</sub>     | V <sub>CC</sub>            | V    |
| V <sub>OL</sub> | LOW-level output             | RST_SIM, CLK_SIM; I <sub>OL</sub> = 1 mA                                      | [2] | -                         | 100                       | 300                        | mV   |
|                 | voltage                      | IO_SIM; I <sub>OL</sub> = 1 mA                                                | [2] | -                         | 100                       | 300                        | mV   |
|                 |                              | IO_HOST; I <sub>OL</sub> = 1 mA                                               | [2] | -                         | 100                       | 300                        | mV   |
| R <sub>pd</sub> | pull-down resistance         | CLK_HOST, RST_HOST; EN = 0                                                    |     | 70                        | 100                       | 130                        | kΩ   |
| EMI filte       | r                            |                                                                               |     |                           |                           |                            |      |
| Rs              | series resistance            | IO_SIM                                                                        | [2] | -                         | 200                       | -                          | Ω    |
|                 |                              | RST_SIM                                                                       |     | -                         | 200                       | -                          | Ω    |
|                 |                              | CLK_SIM                                                                       | [2] | -                         | 200                       | -                          | Ω    |
| C <sub>io</sub> | input/output                 | IO_SIM                                                                        | [2] | -                         | 45                        | -                          | pF   |
|                 | capacitance                  | RST_SIM                                                                       |     | -                         | 45                        | -                          | pF   |
|                 |                              | CLK_SIM                                                                       | [2] | -                         | 45                        | -                          | pF   |

Typical values measured at 25 °C. [1] [2] [3]

 $V_{LL}$  ,  $V_{H}$  depend on the individual supply voltage per interface. See Figure 8 for details.

#### Table 8. Dynamic characteristics

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V;  $f_{clk} = f_{io} = 1$  MHz;  $T_{amb} = -40$  °C to +85 °C; unless otherwise specified. Refer to <u>Figure 5</u>.

| Symbol                | Parameter                           | Conditions                                                              |     | Min | Тур | Мах | Unit |
|-----------------------|-------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-----|------|
| V <sub>CC</sub> = 1.8 | V; CTRL = V <sub>CC</sub> (VSIM = 2 | .95 V); SIM card $C_L \le 30 \text{ pF}$ ; host $C_L \le 10 \text{ pF}$ |     |     |     | -   |      |
| t <sub>PD</sub>       | propagation delay                   | I/O channel; SIM card side to host side                                 | [1] | -   | 8   | 15  | ns   |
|                       |                                     | all channels; host side to SIM card side                                | [1] | -   | 8   | 15  | ns   |
| t <sub>t</sub>        | transition time                     |                                                                         | [1] | -   | -   | 10  | ns   |
| t <sub>sk(o)</sub>    | output skew time                    | between channels; IO_SIM and CLK_SIM                                    | [2] | -   | 2   | -   | ns   |
| V <sub>CC</sub> = 1.2 | V; CTRL = V <sub>CC</sub> (VSIM = 1 | .8 V); SIM card $C_L \le 30 \text{ pF}$ ; host $C_L \le 10 \text{ pF}$  |     |     |     | -   | _    |
| t <sub>PD</sub>       | propagation delay                   | I/O channel; SIM card side to host side                                 | [1] | -   | 15  | 25  | ns   |
|                       |                                     | all channels; host side to SIM card side                                | [1] | -   | 15  | 25  | ns   |
| t <sub>t</sub>        | transition time                     |                                                                         | [1] | -   | -   | 10  | ns   |
| t <sub>sk(o)</sub>    | output skew time                    | between channels; IO_SIM and CLK_SIM                                    | [2] | -   | 2   | -   | ns   |
| f <sub>clk</sub>      | clock frequency                     | CLK_SIM                                                                 |     | -   | -   | 5   | MHz  |

[1] All dynamic measurements are done with a 50 pF load. Rise times are determined by internal pull-up resistors.

[2] Skew between any two outputs of the same package switching in the same direction with the same CL.

## 9.1 Waveforms



# **10** Application information

The application circuit for the NVT4555, which shows the typical interface with a SIM card, is shown in Figure 6. The Low-DropOut (LDO) regulator, internal to the NVT4555, is designed to supply the SIM card power with a high Power Supply Rejection Ratio (PSRR) at a very low drop-out voltage ( $V_{BAT} - V_{O(reg)}$ ). The LDO regulator provides two levels of fixed voltage regulation at 1.8 V or 2.95 V, which are selected with the CTRL pin of the NVT4555.



# 10.1 Input/output capacitor considerations

It is recommended that a 1  $\mu$ F and 100 nF capacitors having low Equivalent Series Resistance (ESR) are used respectively at the battery (V<sub>BAT</sub>) and V<sub>CC</sub> input terminals of the NVT4555. X5R and X7R type multi-layer ceramic capacitors (MLCC) are preferred because they have minimal variation in value and ESR over temperature. The maximum ESR should be < 500 m $\Omega$  (50 m $\Omega$  typical).

Also, a 4.7  $\mu$ F capacitor is recommended at the Low Dropout regulator (LDO) output terminal to ensure stability. X5R and X7R type are recommended for their minimal variation over temperature and low ESR over frequency which avoids stability issues at high frequencies. The maximum ESR should be < 1.0  $\Omega$ . Furthermore, the decrease in capacitance with an increase in the bias voltage should be considered to optimize LDO stability. In addition, the trade-off in LDO stability versus the value and constraint in case size of the capacitor determined by the application must be considered. As output load capacitance decreases, the LDO stability becomes marginal. Given that a 4.7  $\mu$ F ceramic capacitor may drop by 80 % in capacitance depending on the effects of bias voltage and temperature, it is recommended to refer to the manufacturer's characterization of a capacitor based on case size, bias voltage and type. Figure 7 is an example of how a 4.7  $\mu$ F capacitor is affected by the above parameters.

#### SIM card interface level translator and supply voltage LDO



### 10.2 Layout consideration

The capacitors should be placed directly at the terminals and ground plane. Since the internal band gap regulator is the dominant noise source in a typical application, connections and routing of the ground is very important to improve and optimize noise performance, PSRR and transient response. It is recommended to design the PCB so that the V<sub>CC</sub>, V<sub>BAT</sub> and VSIM pins are bypassed with a capacitor with each ground returning to a common node at the GND pin of the NVT4555 such that ground loops are minimized.

### 10.3 Dropout voltage

The NVT4555 uses a PMOS pass transistor to achieve a very low dropout voltage. When  $V_{BAT}$  -  $V_{O(reg)}$  (VSIM pin) is less than the dropout voltage, the PMOS transistor operates in the linear region and the input-to-output resistance is  $R_{DSon}$  of the PMOS device. The dropout voltage,  $V_{do}$ , will scale with the output current since the PMOS device behaves like a resistor in the input-to-output path.

### 10.4 Level translator stage

The architecture of the NVT4555 I/O channel is shown in Figure 8. The device does not require an extra input signal to control the direction of data flow from host to SIM or from SIM to host. As a change of driving direction is just possible when both sides are in HIGH state, the control logic is recognizing the first falling edge granting it control about the other signal side. During a rising edge signal, the non-driving output is driven by a one-shot circuit to accelerate the rising edge. In case of a communication error or some other unforeseen incident that would drive both connected sides to be drivers at the same time, the internal logic automatically prevents stuck-at situation, so both I/Os will return to HIGH level once released from being driven LOW.

The channels RST and CLK just contain single direction drivers without the holding mechanism of the I/O channel, as these are just driven from the host to the card side.

SIM card interface level translator and supply voltage LDO



## 10.5 LDO block diagram

The LDO's block diagram is depicted in Figure 9. It contains a pull-down mechanism to avoid any uncontrolled voltage level at the VSIM pin in the disabled state. Furthermore, thermal protection as well as an overcurrent protection are integrated to disable the output in case of a permanent short that may result in excessive self-heating.



NVT4555 Product data sheet

#### SIM card interface level translator and supply voltage LDO

## 11 Package outline



NVT4555 Product data sheet

## 12 Soldering of WLCSP packages

#### 12.1 Introduction to soldering WLCSP packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note *AN10439 "Wafer Level Chip Scale Package"* and in application note *AN10365 "Surface mount reflow soldering description"*.

Wave soldering is not suitable for this package.

All NXP WLCSP packages are lead-free.

#### 12.2 Board mounting

Board mounting of a WLCSP requires several steps:

- 1. Solder paste printing on the PCB
- 2. Component placement with a pick and place machine
- 3. The reflow soldering itself

### 12.3 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 11) than a SnPb process, thus reducing the process window
- Solder paste printing issues, such as smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 9</u>.

| Package thickness (mm) | Package reflow temperature (°C) |              |         |  |  |
|------------------------|---------------------------------|--------------|---------|--|--|
|                        | Volume (mm <sup>3</sup> )       |              |         |  |  |
|                        | < 350                           | 350 to 2 000 | > 2 000 |  |  |
| < 1.6                  | 260                             | 260          | 260     |  |  |
| 1.6 to 2.5             | 260                             | 250          | 245     |  |  |
| > 2.5                  | 250                             | 245          | 245     |  |  |

 Table 9. Lead-free process (from J-STD-020D)

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 11</u>.

#### SIM card interface level translator and supply voltage LDO



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

## 12.4 Stand off

The stand off between the substrate and the chip is determined by:

- The amount of printed solder on the substrate
- The size of the solder land on the substrate
- The bump height on the chip

The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip.

## 12.5 Quality of solder joint

A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids.

### 12.6 Rework

In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again. Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The surface of the substrate should be carefully cleaned and

all solder and flux residues and/or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the solder lands. Apply flux on the bumps at the chip side as well as on the solder pads on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note *AN10365 "Surface mount reflow soldering description"*.

#### 12.7 Cleaning

Cleaning can be done after reflow soldering.

## **13 Abbreviations**

| Table 10. Abbreviations |                                            |  |  |  |
|-------------------------|--------------------------------------------|--|--|--|
| Acronym                 | Description                                |  |  |  |
| CDM                     | Charged-Device Model                       |  |  |  |
| DP                      | Dry Pack                                   |  |  |  |
| ESD                     | ElectroStatic Discharge                    |  |  |  |
| ESR                     | Equivalent Series Resistance               |  |  |  |
| HBM                     | Human Body Model                           |  |  |  |
| I/O                     | Input/Output                               |  |  |  |
| LDO                     | Low DropOut regulator                      |  |  |  |
| РСВ                     | Printed-Circuit Board                      |  |  |  |
| PMOS                    | Positive-channel Metal-Oxide Semiconductor |  |  |  |
| SIM                     | Subscriber Identification Module           |  |  |  |

## 14 Revision history

| Table 11. Revision history |                                                                                                                                                                    |                    |               |             |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------|
| Document ID                | Release date                                                                                                                                                       | Data sheet status  | Change notice | Supersedes  |
| NVT4555 v.2.1              | 20221107                                                                                                                                                           | Product data sheet | -             | NVT4555 v.2 |
| Modifications:             | <ul> <li>Package outline drawing NVT4555UK renamed to SOT1390-12; ball diameter updated from 260 μm to<br/>reflect actual 270 μm (no change in product)</li> </ul> |                    |               |             |
| NVT4555 v.2                | 20130524                                                                                                                                                           | Product data sheet | -             | NVT4555 v.1 |
| NVT4555 v.1                | 20130501                                                                                                                                                           | Product data sheet | -             | -           |

# 15 Legal information

#### 15.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

### 15.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

All information provided in this document is subject to legal disclaimers.

© 2022 NXP B.V. All rights reserved.

NVT4555

#### SIM card interface level translator and supply voltage LDO

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

## SIM card interface level translator and supply voltage LDO

## **Tables**

| Ordering information | 2                                                                                                                |
|----------------------|------------------------------------------------------------------------------------------------------------------|
| Ordering options     | 2                                                                                                                |
| Pin description      | 3                                                                                                                |
| Function selection   | 4                                                                                                                |
| Limiting values      | 5                                                                                                                |
| Supplies             | 6                                                                                                                |
|                      | Ordering information<br>Ordering options<br>Pin description<br>Function selection<br>Limiting values<br>Supplies |

| Tah 7               | Static characteristics6             |
|---------------------|-------------------------------------|
|                     | Dynamic characteristics             |
|                     |                                     |
|                     | ,                                   |
|                     |                                     |
| Tab. 9.<br>Tab. 10. | Lead-free process (from J-STD-020D) |

# **Figures**

| Functional diagram                           | .2                                                                                                             |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Bump configuration for WLCSP12               | 3                                                                                                              |
| Bump mapping for WLCSP12                     | . 3                                                                                                            |
| Shutdown sequence for RST_SIM, CLK_          |                                                                                                                |
| SIM, IO_SIM and VSIM of NVT4555 SIM          |                                                                                                                |
| card translator                              | 5                                                                                                              |
| Data input to data output propagation delay  |                                                                                                                |
| times                                        | .8                                                                                                             |
| NVT4555 application circuit interfacing with |                                                                                                                |
| typical SIM card                             | 9                                                                                                              |
|                                              | SIM, IO_SIM and VSIM of NVT4555 SIM<br>card translator<br>Data input to data output propagation delay<br>times |

| Fig. 7.  | Variation of capacitance for a 4.7 µF capacitor versus DC voltage, value, case |
|----------|--------------------------------------------------------------------------------|
|          | size and type10                                                                |
| Fig. 8.  | Automatic direction control level translator                                   |
|          | for HIGH-level direction change interfaces 11                                  |
| Fig. 9.  | LDO block diagram11                                                            |
| Fig. 10. | Package outline SOT1390-12 (WLCSP12) 12                                        |
| Fig. 11. | Temperature profiles for large and small                                       |
|          | components14                                                                   |
|          |                                                                                |

## SIM card interface level translator and supply voltage LDO

## Contents

| 1    | General description                      |    |
|------|------------------------------------------|----|
| 2    | Features and benefits                    | 1  |
| 3    | Applications                             | 1  |
| 4    | Ordering information                     | 2  |
| 4.1  | Ordering options                         | 2  |
| 5    | Functional diagram                       | 2  |
| 6    | Pinning information                      | 3  |
| 6.1  | Pin description                          | 3  |
| 7    | Functional description                   | 4  |
| 7.1  | Function table                           |    |
| 7.2  | Shutdown sequence of NVT4555             | 4  |
| 8    | Limiting values                          | 5  |
| 9    | Characteristics                          | 6  |
| 9.1  | Waveforms                                |    |
| 10   | Application information                  |    |
| 10.1 | Input/output capacitor considerations    | 9  |
| 10.2 | Layout consideration                     |    |
| 10.3 | Dropout voltage                          | 10 |
| 10.4 | Level translator stage                   | 10 |
| 10.5 | LDO block diagram                        | 11 |
| 11   | Package outline                          |    |
| 12   | Soldering of WLCSP packages              | 13 |
| 12.1 | Introduction to soldering WLCSP packages |    |
| 12.2 | Board mounting                           |    |
| 12.3 | Reflow soldering                         |    |
| 12.4 | Stand off                                |    |
| 12.5 | Quality of solder joint                  |    |
| 12.6 | Rework                                   |    |
| 12.7 | Cleaning                                 |    |
| 13   | Abbreviations                            | 15 |
| 14   | Revision history                         |    |
| 15   | Legal information                        | 16 |
|      |                                          |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2022 NXP B.V.

All rights reserved.

For more information, please visit: http://www.nxp.com

Date of release: 7 November 2022 Document identifier: NVT4555