#### Smart low-side power switch # infineon #### **Features** - Single channel device optimized for 24 V applications - Electrostatic discharge protection (ESD) - Overcurrent, active clamping and overtemperature protection - · Overtemperature latch shutdown - Supply pin undervoltage protection - · Dedicated status signal - · Slew-rate control to adjust switching speed - PWM switching capability of 20 KHz (duty cycle 10%-90%) - Green product (RoHS compliant) - AEC qualified #### **Potential applications** Suitable for resistive and inductive loads. #### **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100. #### **Description** BTT3050EJ is a 50 m $\Omega$ single channel smart low-side power switch within a PG-TDSO-8 package providing embedded protective functions. The power transistor is built by a N-channel vertical power MOSFET. BTT3050EJ is monolithically integrated, automotive qualified and optimized for 24 V automotive applications. #### Smart low-side power switch #### Table 1 Product summary | Parameter | Symbol | Values | |----------------------------|------------------------|---------------------| | Operating voltage range | V <sub>OUT</sub> | 0 36 V | | Maximum load voltage | V <sub>BAT(OUT)</sub> | 63 V | | ON-state resistance | R <sub>DS(ON)_25</sub> | $50~\text{m}\Omega$ | | Nominal load current | / <sub>L(NOM)</sub> | 4 A | | Minimum current limitation | I <sub>L(LIM)</sub> | 10 A | | Product type | Package | Marking | Ordering code | |--------------|-----------|---------|----------------| | BTT3050EJ | PG-TDSO-8 | T3050EJ | BTT3050EJXUMA1 | #### Smart low-side power switch ### **Table of contents** | | Features | 1 | |-------|----------------------------------------------------|------| | | Potential applications | 1 | | | Product validation | ] | | | Description | 1 | | | Table of contents | . 3 | | 1 | Block diagram | 5 | | 2 | Pin configuration | . 6 | | 3 | General product characteristics | . 7 | | 3.1 | Absolute maximum ratings | | | 3.2 | Functional range | | | 3.3 | Thermal resistance | | | 3.4 | Transient thermal impedance | . 10 | | 4 | Power stage | 11 | | 4.1 | Output on-state resistance | .11 | | 4.2 | Resistive load output timing | 12 | | 4.3 | Adjustable switching speed and slewrate | .12 | | 4.3.1 | Output clamping | .14 | | 4.3.2 | Maximum load inductance | . 15 | | 4.4 | Reverse current capability | . 16 | | 4.5 | Characteristics | 16 | | 5 | Diagnostics | . 17 | | 5.1 | Functional description of the STATUS pin | 17 | | 5.2 | Characteristics | 17 | | 6 | Supply and input stage | .18 | | 6.1 | Supply circuit | 18 | | 6.1.1 | Undervoltage shutdown | 18 | | 6.1.2 | Supply current consumption | . 18 | | 6.2 | Characteristics | 19 | | 7 | Protection functions | . 20 | | 7.1 | Overvoltage clamping on output | 20 | | 7.2 | Thermal protection | 20 | | 7.3 | Overcurrent limitation and short circuit behavior | 20 | | 7.4 | Reset latch condition | .20 | | 7.4.1 | Reset via STATUS pin | 20 | | 7.4.2 | Reset via STATUS pin and IN pin connected together | .21 | | 7.5 | Characteristics | 27 | #### Smart low-side power switch Table of contents | 8 | Electrical characteristics | 23 | |------|-------------------------------------------|----| | 8.1 | Power stage | 23 | | 8.2 | Protection | 24 | | 8.3 | Supply and input stage | 25 | | 8.4 | Diagnostics | 26 | | 9 | Characterization results | 28 | | 9.1 | Power stage | 28 | | 9.2 | Protection | 34 | | 9.3 | Supply and input stage | | | 10 | Application information | 42 | | 10.1 | Layout recommendations and considerations | 42 | | 10.2 | Application diagrams | 42 | | 11 | Package | 45 | | | Revision history | 46 | | | Dicelaimor | 47 | 1 Block diagram ### 1 Block diagram Figure 1 Block diagram of BTT3050EJ 2 Pin configuration ### 2 Pin configuration Figure 2 Pin configuration Table 2 Pin definitions and functions | Pin | Symbol | I/O | Function | |-------------|--------|-----|----------------------------------------------------------------| | 1 | IN | I | If IN logic is high, switches ON the power DMOS | | | | | If IN logic is low, switches OFF the power DMOS | | 2 | VDD | I | Logic supply voltage pin, 3.3 V to 5.5 V | | 3 | STATUS | I/O | RESET thermal latch function by microcontroller and pull-up | | | | | If STATUS logic is high, device is in normal operation | | | | | If STATUS logic is low, device is in overtemperature condition | | 4 | SRP | ı | Slew rate control with external resistor | | 5 | NC | _ | Pin internally not connected | | 6,7,8 | GND | I/O | GND; source of power DMOS and logic 1) | | Cooling Tab | OUT | I/O | Load connection, drain of power DMOS | #### 1) All GND pins must be connected together Figure 3 Naming definition of electrical parameters ### HITFET™ +24V BTT3050EJ #### **Smart low-side power switch** 3 General product characteristics ### **3** General product characteristics ### 3.1 Absolute maximum ratings #### Table 3 Absolute maximum ratings $^{1)}$ T = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |---------------------------------------------------------------|----------------------|----------|------|---------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Output voltages | | <u> </u> | 1 | | | | | | Output voltage | V <sub>OUT</sub> | -0.3 | _ | 63 | V | Internally clamped | PRQ-296 | | Battery voltage for short circuit protection (extended range) | V <sub>BAT(SC)</sub> | -0.3 | - | 36 | V | $V_{\text{IN}}$ = 5 V; $T_{\text{A}}$ = 25°C, 125°C (3 samp./temp.);<br>$R_{\text{ECU}}$ (pin OUT) = 20 m $\Omega$ ;<br>$R_{\text{CABLE}}$ (pin OUT) = 16 m $\Omega$ ;<br>$L_{\text{CABLE}}$ (pin OUT) = 1 $\mu$ H/m;<br>$L_{\text{SC}}$ (pin OUT) = 5 $\mu$ H + $L_{\text{cable}}$ ;<br>l = 40 m | PRQ-297 | | Power stage | | | 1 | | 1 | | | | Load current | I <sub>L</sub> | 0 | _ | I <sub>L(LIM)</sub> | А | - | PRQ-298 | | Logic pins | | <u> </u> | | | | | | | Input voltage | V <sub>IN</sub> | -0.3 | _ | 5.5 | V | _ | PRQ-299 | | Status voltage | V <sub>STATUS</sub> | -0.3 | _ | 5.5 | V | - | PRQ-300 | | SRP voltage | $V_{SRP}$ | -0.3 | _ | 5.5 | V | - | PRQ-301 | | Supply voltage | $V_{\mathrm{DD}}$ | -0.3 | _ | 6.5 | V | - | PRQ-302 | | Energy capability | | | | | | | | | Energy single pulse | E <sub>AS</sub> | - | - | 100 | mJ | $I_{L(0)} = I_{L(NOM)}$ ; $V_{BAT} = 28 \text{ V}$ ; $T_{J(0)} = 150$ °C | PRQ-303 | | Energy repetitive pulse 20 M cycles | E <sub>AR(20M)</sub> | - | _ | 50 | mJ | $I_{L(0)} = I_{L(NOM)}$ ; $V_{BAT} = 28 \text{ V}$ ; $T_{J(0)} = 105^{\circ}\text{C}$ | PRQ-306 | | Temperatures | | · | • | | | | | | Junction temperature | $T_{J}$ | -40 | _ | 150 | °C | - | PRQ-308 | | Storage temperature | $T_{STG}$ | -55 | _ | 150 | °C | - | PRQ-309 | | ESD susceptibility | | · | | | | | | | ESD susceptibility (all pins except OUT tab, to GND) | V <sub>ESD</sub> | -2 | _ | 2 | kV | 2)<br>HBM | PRQ-310 | | ESD susceptibility (OUT tab to GND) | V <sub>ESD_OUT</sub> | -4 | - | 4 | kV | 2)<br>HBM | PRQ-311 | ### HITFET™ +24V BTT3050EJ #### **Smart low-side power switch** 3 General product characteristics #### Table 3 (continued) Absolute maximum ratings $^{1)}$ T = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | | Note or condition | P-Number | |-------------------------|-----------------------|------|--------|------|---|-------------------|----------| | | | Min. | Тур. | Max. | | | | | ESD susceptibility (all | V <sub>ESD_CDMA</sub> | -500 | _ | 500 | V | 3) | PRQ-312 | | pins) | | | | | | CDM | | | ESD susceptibility | V <sub>ESD_CDMC</sub> | -750 | _ | 750 | ٧ | 3) | PRQ-313 | | (corner pins) | | | | | | CDM | | - 1) Not subject to production test, specified by design - 2) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 k $\Omega$ , 100 pF) - 3) ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101 #### Notes: - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as outside normal operating range. Protection functions are not designed for continuous repetitive operation. #### 3.2 Functional range #### Table 4 Functional range | Parameter | Symbol | | Values | ; | Unit | Note or condition | P-Number | |-----------------------------------------------------------|-----------------------|------|--------|------|------|-----------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Battery voltage range for nominal operation | V <sub>BAT(NOR)</sub> | 6 | _ | 36 | V | 1) | PRQ-314 | | Supply voltage range for nominal operation | V <sub>DD(NOR)</sub> | 3.3 | _ | 5.5 | V | 1) | PRQ-316 | | Supply voltage range for extended_1 operation | V <sub>DD(EXT1)</sub> | 3.0 | _ | 5.5 | V | Parameter deviations possible | PRQ-315 | | Supply voltage range for extended_2 operation | V <sub>DD(EXT2)</sub> | 5.5 | - | 6.5 | V | V <sub>BAT</sub> < 46 V;<br>Parameter deviations possible | PRQ-551 | | Junction temperature | $T_{J}$ | -40 | _ | 150 | °C | 1) | PRQ-318 | | External resistor range for adjustable slewrate operation | R <sub>SRP</sub> | 2.2 | _ | 160 | kΩ | 1) | PRQ-319 | 1) Not subject to production test, specified by design Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical characteristics table. #### **Smart low-side power switch** #### 3.3 Thermal resistance #### Table 5 Thermal resistance | Parameter | Symbol | | Values | | | Note or condition | P-Number | |----------------------------------------|-------------------------|------|--------|------|-----|-------------------|----------| | | | Min. | Тур. | Max. | | | | | Junction to case | R <sub>thJC</sub> | - | 3.0 | - | K/W | 1) 2) | PRQ-320 | | Junction to ambient 2s2p | R <sub>thJA(2s2p)</sub> | - | 35 | - | K/W | 1) 3) | PRQ-321 | | Junction to ambient (1s0p + 600 mm2Cu) | R <sub>thJA(1s0p)</sub> | - | 45 | - | K/W | 1) 4) | PRQ-322 | - 1) Not subject to production test, specified by design - Specified $R_{\text{thJC}}$ value is simulated at natural convection on a cold plate setup. Bottom of the package is fixed to ambient temperature. $T_{\text{AMB}} = 85^{\circ}\text{C}$ . Device loaded with 1 W power. - Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-2, -7 at natural convection of FR4 2s2p board; the product (chip + package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). $T_{\text{AMB}}$ = 85°C. Device loaded with 1 W power. - Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-2, -7 at natural convection on FR4 1s0p board; the product (chip + package) was simulated on a 76.2 × 114.3 × 1.5 mm board with additional heatspreading copper area of 600 m<sup>2</sup> and 70 µm thickness. $T_{\text{AMB}}$ = 85°C. Device loaded with 1 W power. Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. 3 General product characteristics ### 3.4 Transient thermal impedance Figure 4 ZthJA = f(tp) Typical transient thermal impedance $Z_{\text{thJA}} = f(t_p)$ , $T_A = 85^{\circ}\text{C}$ . In Figure 4 the value is according to Jedec JESD51-2, at natural convection on FR4 boards. Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. The device is dissipating 1 W power. 4 Power stage ### 4 Power stage #### 4.1 Output on-state resistance Figure 5 Typical on-state resistance $R_{DS(ON)} = f(T_J)$ ; $V_{DD} = V_{IN} = 5 \text{ V}$ , 3 V Figure to be updated. The on-state resistance depends on the supply voltage ( $V_{\rm DD}$ ) as well as on the junction temperature ( $T_{\rm J}$ ). Figure 5 shows these dependencies in terms of temperature and voltage for the typical on-state resistance $R_{\rm DS(ON)}$ . The behavior in reverse polarity is described in Reverse current capability. 4 Power stage ### 4.2 Resistive load output timing Figure 6 Definition of power output timing for resistive load Figure 6 shows the typical timing when switching a resistive load. Both $-(\Delta V/\Delta t)$ ON and $(\Delta V/\Delta t)$ OFF can be calculated using the following formulas: - Turn-on slew rate: $-(\Delta V/\Delta t)_{ON} = (0.6 \times V_{BAT}) / t_F$ - Turn-off slew rate: $(\Delta V/\Delta t)_{OFF} = (0.6 \times V_{BAT}) / t_{R}$ <u>NB:</u> the coefficient 0.6 is based on 20% to 80% of $V_{BAT}$ , this is how the measurement of $\Delta V$ is defined. As shown in Figure 6 $t_{ON}$ and $t_{OFF}$ can be calculated from delay time ( $t_{DON}$ , $t_{DOFF}$ ) and falling/rising time ( $t_{F}$ , $t_{R}$ ) using the following formulas: - <u>Turn-on time</u>: $t_{ON} = t_{DON} + t_{F}$ - Turn-off time: $t_{OFF} = t_{DOFF} + t_{R}$ ### 4.3 Adjustable switching speed and slewrate Figure 7 Simplified SRP circuit Figure 7 shows the slew rate control circuit of BTT3050EJ. The circuit includes an ESD protection mechanism via a zener structure. ### HITFET™ +24V BTT3050EJ #### **Smart low-side power switch** 4 Power stage In order to optimize the switching speed of the MOSFET to a specific application, an external resistor can be connected between SRP pin and GND to select the desired slew rate (see switching timings in Power stage). The adjustment of the slew rate also allows to balance between electromagnetic emissions and power dissipation. To reduce the number of external components, the SRP pin can be connected directly to GND. This sets the slew rate at its largest value enabling fast switching timings. It is not recommended to connect directly SRP pin to $V_{\rm DD}$ or to leave it floating (open). The accuracy of the switching speed is dependent on the accuracy of the external resistor used. It is recommended to use short connections between the SRP pin and either $R_{SRP}$ , GND bias. Figure 8 shows the typical relation between switching speed and the external SRP resistor ( $R_{SRP}$ ). Typical, simplified diagram representing the relation between $R_{\rm SRP}$ and $t_{\rm ON}, t_{\rm OFF}; V_{\rm DD}$ = 5 V; Figure 8 $R_{\text{Load}} = 6.8 \,\Omega, \, 10 \,\Omega$ 4 Power stage #### 4.3.1 Output clamping Figure 9 Output clamp circuitry Figure 10 Switching an inductive load When switching off inductive loads with low-side switches, the drain-source voltage $V_{\rm OUT}$ rises above the battery potential due to the inductance tendency to continue driving the current. To prevent unwanted high voltages the device has a voltage clamping mechanism to keep the voltage at $V_{\rm OUT(CLAMP)}$ . During this clamping operation mode the device heats up as it dissipates the energy from the inductance. Therefore the maximum allowed load inductance is limited. See Figure 9 and Figure 10 for more details. Note: Repetitive switching of an inductive load by V<sub>DD</sub> instead of using the input pin IN is a not recommended operation and may affect the device reliability and reduce the lifetime. 4 Power stage #### 4.3.2 Maximum load inductance During the demagnetization of inductive loads, energy has to be dissipated by the device. This energy can be calculated by (1): $$E = V_{OUT(CLAMP)} \times \left[ \frac{V_{BAT} - V_{OUT(CLAMP)}}{R_L} \times \ln \left( 1 - \frac{R_L \times I_L}{V_{BAT} - V_{OUT(CLAMP)}} \right) + I_L \right] \times \frac{L}{R_L}$$ (1) The (2) is simplified under the assumption of $R_L = 0$ : $$E = \frac{1}{2}LI_L^2 \times \left(1 - \frac{V_{BAT}}{V_{BAT} - V_{OUT(CLAMP)}}\right)$$ (2) Figure 11 shows the inductance for a given current that the device BTT3050EJ can withstand. For maximum single avalanche energy please refer to $E_{AS}$ parameter in Table 3. Figure 11 Maximum load inductance for single pulse: $L = f(I_L)$ ; $T_{J(0)} = 150$ °C; $V_{BAT} = 28 \text{ V}$ #### **Smart low-side power switch** 4 Power stage #### 4.4 Reverse current capability A reverse battery situation means that the device's drain is pulled below GND potential to $-V_{BAT}$ . In this situation the load is driven by a current through the intrinsic body diode of BTT3050EJ and all protections, such as current limitation, overtemperature or overvoltage clamping, are not active. In inverse or reverse operation via the reverse body diode, the device is dissipating a power loss which is defined by the driven current and the voltage drop on the body diode. #### 4.5 Characteristics Please see Power stage for Electrical characteristics tables. 5 Diagnostics #### 5 Diagnostics BTT3050EJ provides a latching digital fault feedback signal on the STATUS pin triggered by an overtemperature shutdown. Figure 12 Simplified diagnosis circuit Figure 12 shows the diagnosis circuit of BTT3050EJ. The circuit includes an ESD protection mechanism via a zener structure. Note that $R_{\text{STATUS(int)}} + R_{\text{DIAG(int)}} = R_{\text{STATUS(LATCH)}}$ . ### 5.1 Functional description of the STATUS pin BTT3050EJ provides digital status information via the STATUS pin to give feedback to a connected microcontroller. The readout of the diagnosis signal is only possible if the STATUS pin has a dedicated connection to the microcontroller and the appropriate pull-up resistor $R_{\text{STATUS}}$ is in place. See Figure 32 for recommended values of the external components. The device is able to operate via STATUS pin and IN pin connected together, however, this condition will inhibit the readout of the diagnosis signal. In normal operation (no thermal shutdown) the STATUS pin's logic is set "high". It is pulled up via an external resistor $(R_{STATUS})$ to $V_{DD}$ . Internally it is connected to an open drain MOSFET through an internal resistor. In case of a thermal shutdown (fault) the internal MOSFET, connected to the STATUS pin, pulls its voltage down to GND providing a "low" level signal to the microcontroller $V_{\text{STATUS}(\text{LATCH})}$ . Fault mode operation remains active independently from the INPUT pin state until it is reset. To reset the latch fault signal of BTT3050EJ, the STATUS pin has to be externally pulled up. This behavior is shown in Figure 15. For other configurations and how to reset the latch OFF of the DMOS, please see Reset latch condition. #### 5.2 Characteristics Please see Diagnostics for Electrical characteristics tables. 6 Supply and input stage #### 6 Supply and input stage Figure 13 Simplified supply and input circuit Figure 13 shows the supply and input circuit of BTT3050EJ. Both terminals include an ESD protection mechanism via a zener structure. #### 6.1 Supply circuit The device's supply is not internally regulated but provided by an external supply. Therefore a reverse polarity protected and buffered (3.3 V..5.5 V) voltage supply is required at $V_{\rm DD}$ pin. To achieve the best $R_{\rm DS(ON)}$ and the fastest switching speed a 5 V supply is required. #### 6.1.1 Undervoltage shutdown In order to ensure a stable device behavior under all allowed conditions the supply voltage $V_{\rm DD}$ is monitored. The output switches off if the supply voltage $V_{\rm DD}$ drops below the switch-off threshold $V_{\rm DD(TH)L}$ . If the supply voltage $V_{\text{DD}}$ drops below the supply voltage reset threshold $V_{\text{DD}(\text{RESET})}$ a reset of the STATUS signal and the latch-off state will occur. The device functions are only given for supply voltages above the supply voltage threshold $V_{\rm DD(TH)H}$ . #### 6.1.2 Supply current consumption The supply current consumption is determined by the state of the input voltage, being low, with the $I_{DD(OFF)}$ and being high, with the $I_{DD(ON)}$ . After a thermal shutdown, when the device is in OFF latch mode, the current consumption values matches the normal ON state $I_{\text{DD(ON)}}$ as long as input is high. However in PWM the consumption depends on the switching frequency. The higher the frequency, the higher the $I_{\text{DD}(\text{PWM})}$ . Figure 14 shows the typical relation between the supply current consumption and the switching frequency considering a duty-cycle of 50%. 6 Supply and input stage Figure 14 Typical I<sub>DD(PWM)</sub> versus switching frequency at 50% duty cycle #### **6.2** Characteristics Please see Supply and input stage for Electrical characteristics tables. ### HITFET™ +24V BTT3050EJ #### Smart low-side power switch 7 Protection functions #### 7 Protection functions BTT3050EJ provides embedded protection functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operations. Protection functions are not to be used for continuous or repetitive operation. BTT3050EJ has implemented a latched overtemperature shutdown function. In the event of overtemperature shutdown the device will remain OFF until the latch is reset via STATUS pin. #### 7.1 Overvoltage clamping on output BTT3050EJ limits the drain-source voltage $V_{DS}$ at a certain level $V_{OUT(CLAMP)}$ . The overvoltage clamping is overruling the other protection functions. Power dissipation has to be limited not to exceed the maximum allowed junction temperature. This function is also used in terms of inductive clamping. Please see also Output clamping for more details. #### 7.2 Thermal protection The device is protected against overtemperature due to overload and/or bad cooling conditions by an integrated temperature sensor. The thermal protection is available when the device is active. In the event of overtemperature shutdown $T_{J(SD)}$ , the device will remain OFF until the device is reset via STATUS pin. Please see Figure 15 and Figure 16. #### 7.3 Overcurrent limitation and short circuit behavior BTT3050EJ provides an overcurrent limitation intended to protect against short circuit or overcurrent conditions. When the drain current reaches the current limitation level $I_{L(LIM)}$ , the device will limit the current at that level. While doing so, the power dissipation will heat up the device. Once the device reaches the overtemperature shutdown threshold $T_{J(SD)}$ , it will automatically shutdown and remain OFF until it is reset via STATUS pin. #### 7.4 Reset latch condition The reset of the latch OFF mode is done in two stages that need to be performed in the correct sequence. During the first stage the voltage at the STATUS pin must be below the $V_{\text{STATUS}(\text{RESET})L}$ threshold for a time $t > t_{\text{STATUS}(\text{RESET})L}$ . In the second stage of the reset sequence, the STATUS pin voltage needs to be pulled-up above the $V_{\text{STATUS}(\text{RESET})H}$ threshold for a time $t > t_{\text{STATUS}(\text{RESET})H}$ . The total reset time needed is given by the sum of $t_{STATUS(RESET)L}$ and $t_{STATUS(RESET)H}$ . The following paragraphs explain more in detail the reset functionality in different conditions. #### 7.4.1 Reset via STATUS pin If the temperature protection shutdowns the device, it will remain latched OFF independently of the input signal at IN pin. Simultaneously, the STATUS pin signal will be signalized low $V_{\text{STATUS}(\text{LATCH})}$ . In order to reset the latch condition, the STATUS pin needs to remain below $V_{\text{STATUS}(\text{RESET})L}$ for a time $t > t_{\text{STATUS}(\text{RESET})L}$ before being externally pulled-up to $V_{\text{STATUS}(\text{RESET})H}$ for a time $t > t_{\text{STATUS}(\text{RESET})H}$ . Please refer to Figure 15 and the application diagram in Figure 32. This configuration allows the device to be driven with high frequency PWM signal via the IN pin without a risk of resetting the device in case it goes in protection shutdown mode (latch OFF). **Smart low-side power switch** 7 Protection functions Figure 15 Mechanism to reset latch condition via STATUS pin #### 7.4.2 Reset via STATUS pin and IN pin connected together If STATUS and IN pins are connected together (no R<sub>STATUS</sub> pull-up external resistor), the voltage provided through the IN pin will prevent to signalize the STATUS low. To reset the device under this condition, the STATUS – IN connection need to be pulled-down to $V_{\text{STATUS}(\text{RESET})L}$ for a time $t > t_{STATUS(RESET)L}$ before being pulled-up to $V_{STATUS(RESET)H}$ for a time $t > t_{STATUS(RESET)H}$ . Please refer to Figure 16 and the application diagram in Figure 33. If no diagnosis of the device is required, this configuration avoids the need of a dedicated I/O from the microcontroller for the STATUS pin. The maximum frequency allowed in PWM mode via IN pin preventing to reset the device is constrained by the $t_{STATUS(RESET)L}$ and $t_{STATUS(RESET)H}$ times. 7 Protection functions Figure 16 Mechanism to reset latch condition with STATUS pin and IN pin connected together 22 Note: For better understanding, the time scale is not linear. The real timing of this drawing is application dependent and cannot be described. #### 7.5 Characteristics Please see Protection for Electrical characteristic tables. #### **Smart low-side power switch** 8 Electrical characteristics #### **8** Electrical characteristics Please note that Electrical characteristics shows the deviation of a parameter at a given input voltage and junction temperature. Typical values show the typical parameters expected from manufacturing and in typical application condition. All voltages and currents naming and polarity in accordance to Figure 3. #### 8.1 Power stage Please see Power stage for parameters description and further details. #### Table 6 Power stage $T_J$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Symbol | | Values | | | Note or condition | P-Number | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Min. | Тур. | Max. | | | | | | | 1 | | | | | | R <sub>DS(ON)_5_25</sub> | _ | 50 | 63 | mΩ | $I_{L} = I_{L(NOM)}; V_{DD} = 5 \text{ V}; T_{J} = 25^{\circ}\text{C}$ | PRQ-168 | | R <sub>DS(ON)_5_150</sub> | _ | 85 | 100 | mΩ | $I_{L} = I_{L(NOM)}; V_{DD} = 5 \text{ V}; T_{J} = 150^{\circ}\text{C}$ | PRQ-169 | | R <sub>DS(ON)_3_25</sub> | _ | 63 | 78 | mΩ | $I_{L} = I_{L(NOM)}; V_{DD} = 3 \text{ V}; T_{J} = 25^{\circ}\text{C}$ | PRQ-172 | | R <sub>DS(ON)_3_150</sub> | - | 105 | 130 | mΩ | $I_{L} = I_{L(NOM)}; V_{DD} = 3 \text{ V}; T_{J} = 150^{\circ}\text{C}$ | PRQ-173 | | I <sub>L(NOM)</sub> | - | 4.0 | - | А | <sup>1)</sup> $T_J < 150$ °C; $T_A = 85$ °C; $V_{DD} = 5$ V | PRQ-174 | | I <sub>L(OFF)_85</sub> | _ | 0 | 1 | μΑ | <sup>2)</sup> T <sub>J</sub> ≤ 85°C | PRQ-175 | | / <sub>L(OFF)_150</sub> | - | 2 | 10 | μА | T <sub>J</sub> = 150°C | PRQ-176 | | | | | ' | | | | | -V <sub>DS</sub> | _ | 0.6 | 1 | V | <i>V</i> <sub>IN</sub> = 0 V | PRQ-177 | | = short to GND; | VBAT = 2 | 8 V; VD | D = 5 V; | R <sub>Load</sub> = | = 10 Ω. | | | t <sub>DON_5(0)</sub> | 1.2 | 2.7 | 6.8 | μs | _ | PRQ-178 | | t <sub>DOFF_5(0)</sub> | 1.0 | 2.8 | 5.5 | μs | - | PRQ-179 | | t <sub>F_5(0)</sub> | 0.5 | 1.4 | 2.5 | μs | - | PRQ-180 | | t <sub>R_5(0)</sub> | 0.3 | 0.8 | 2.0 | μs | - | PRQ-181 | | | $R_{DS(ON)_{-5}_{-25}}$ $R_{DS(ON)_{-5}_{-150}}$ $R_{DS(ON)_{-3}_{-150}}$ $I_{L(NOM)}$ $I_{L(OFF)_{-85}}$ $I_{L(OFF)_{-150}}$ = short to GND; $t_{DON_{-5}(0)}$ $t_{DOFF_{-5}(0)}$ | Min. $R_{DS(ON)_5_25}$ - $R_{DS(ON)_5_150}$ - $R_{DS(ON)_3_25}$ - $I_{L(NOM)}$ - $I_{L(OFF)_85}$ - $I_{L(OFF)_150}$ - -VDS - = short to GND; VBAT = 2 - $t_{DON_5(0)}$ 1.2 $t_{DOFF_5(0)}$ 1.0 $t_{F_5(0)}$ 0.5 | Min. Typ. $R_{DS(ON)_{-5}_{-25}}$ - 50 $R_{DS(ON)_{-5}_{-150}}$ - 85 $R_{DS(ON)_{-3}_{-25}}$ - 63 $R_{DS(ON)_{-3}_{-150}}$ - 105 $I_{L(NOM)}$ - 4.0 $I_{L(OFF)_{-85}}$ - 0 $I_{L(OFF)_{-150}}$ - 2 -V <sub>DS</sub> - 0.6 = short to GND; VBAT = 28 V; VD $I_{DON_{-5(0)}}$ 1.2 2.7 $I_{DOFF_{-5(0)}}$ 1.0 2.8 $I_{F_{-5(0)}}$ 0.5 1.4 | Min. Typ. Max. $R_{DS(ON)_5_25}$ - 50 63 $R_{DS(ON)_5_150}$ - 85 100 $R_{DS(ON)_3_25}$ - 63 78 $R_{DS(ON)_3_150}$ - 105 130 $I_{L(NOM)}$ - 4.0 - $I_{L(OFF)_85}$ - 0 1 $I_{L(OFF)_150}$ - 2 10 -VDS - 0.6 1 = short to GND; VBAT = 28 V; VDD = 5 V; 1 $I_{DON_5(0)}$ 1.2 2.7 6.8 $I_{DOFF_5(0)}$ 1.0 2.8 5.5 $I_{F_5(0)}$ 0.5 1.4 2.5 | Min. Typ. Max. $R_{DS(ON)_5_25}$ - 50 63 mΩ $R_{DS(ON)_5_150}$ - 85 100 mΩ $R_{DS(ON)_3_25}$ - 63 78 mΩ $I_{L(NOM)}$ - 105 130 mΩ $I_{L(NOM)}$ - 4.0 - A $I_{L(OFF)_85}$ - 0 1 μA $I_{L(OFF)_150}$ - 2 10 μA $I_{L(OFF)_150}$ - 0.6 1 V $I_{L(OFF)_150}$ - 0.6 1 V $I_{L(OFF)_150}$ - 0.6 1 V $I_{L(OFF)_150}$ - 0.6 1 V $I_{L(OFF)_150}$ 1.2 2.7 6.8 μs $I_{L(OFF)_150}$ 1.0 2.8 5.5 μs $I_{L(OFF)_150}$ 1.0 2.8 5.5 μs $I_{L(OFF)_150}$ 1.0 2.8 5.5 | Min. Typ. Max. $R_{DS(ON)\_5\_25}$ - 50 63 mΩ $I_L = I_{L(NOM)}$ ; $V_{DD} = 5 \text{ V}$ ; $T_J = 25^{\circ}\text{C}$ $R_{DS(ON)\_5\_150}$ - 85 100 mΩ $I_L = I_{L(NOM)}$ ; $V_{DD} = 5 \text{ V}$ ; $T_J = 150^{\circ}\text{C}$ $R_{DS(ON)\_3\_25}$ - 63 78 mΩ $I_L = I_{L(NOM)}$ ; $V_{DD} = 3 \text{ V}$ ; $T_J = 25^{\circ}\text{C}$ $R_{DS(ON)\_3\_150}$ - 105 130 mΩ $I_L = I_{L(NOM)}$ ; $V_{DD} = 3 \text{ V}$ ; $T_J = 150^{\circ}\text{C}$ $I_{L(NOM)}$ - 4.0 - A $\frac{1}{2} T_J < 150^{\circ}\text{C}$ ; $T_A = 85^{\circ}\text{C}$ ; $V_{DD} = 5 \text{ V}$ $I_{L(OFF)\_85}$ - 0 1 $\mu A$ $T_J = 150^{\circ}\text{C}$ $I_{L(OFF)\_150}$ - 2 10 $\mu A$ $T_J = 150^{\circ}\text{C}$ $I_{VDS}$ - 0.6 1 V $V_{IN} = 0 \text{ V}$ $I_{DON\_5(0)}$ 1.2 2.7 6.8 $\mu_S$ - $I_{DOFF\_5(0)}$ 1.0 2.8 5.5 $\mu_S$ - $I_{DOS\_5(0)}$ 0.5 1.4 | #### (table continues...) #### **Smart low-side power switch** #### Table 6 (continued) Power stage $T_J$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | ; | Unit | Note or condition | P-Number | |---------------------------|--------------------------|--------------|----------|---------------------|---------|-------------------|----------| | | | Min. | Тур. | Max. | | | | | Switching times. RSF | RP = 5.8 KΩ; VBAT | Γ = 28 V; VI | DD = 5 \ | ; R <sub>Load</sub> | = 10 Ω. | , | | | Turn-on delay time | t <sub>DON_5(5K8)</sub> | 1.7 | 3.1 | 6.9 | μs | _ | PRQ-182 | | Turn-off delay time | t <sub>DOFF_5(5K8)</sub> | 1.4 | 4.5 | 7.6 | μs | _ | PRQ-183 | | Turn-on output fall time | t <sub>F_5(5K8)</sub> | 1.1 | 2.1 | 3.6 | μs | - | PRQ-184 | | Turn-off output rise time | t <sub>R_5(5K8)</sub> | 1.0 | 1.7 | 2.9 | μs | - | PRQ-328 | | Switching times. RSF | RP = 58 KΩ; VBAT | = 28 V; VD | D = 5 V | R <sub>Load</sub> | = 10 Ω. | | | | Turn-on delay time | t <sub>DON_5(58K)</sub> | 5.5 | 10.5 | 15.3 | μs | | PRQ-329 | | Turn-off delay time | t <sub>DOFF_5(58K)</sub> | 6.6 | 20.4 | 40.9 | μs | | PRQ-330 | | Turn-on output fall time | t <sub>F_5(58K)</sub> | 5.7 | 11.3 | 18.6 | μs | | PRQ-331 | | Turn-off output rise time | t <sub>R_5(58K)</sub> | 6.9 | 12.8 | 19.3 | μs | | PRQ-332 | | Switching times. RSF | $RP = 1 M\Omega; VBAT =$ | = 28 V; VDI | D = 5 V; | R <sub>Load</sub> = | 10 Ω. | | | | Turn-on delay time | t <sub>DON_5(1M)</sub> | 9.3 | 17.0 | 42.2 | μs | _ | PRQ-337 | | Turn-off delay time | t <sub>DOFF_5(1M)</sub> | 10.4 | 44.2 | 139 | μs | _ | PRQ-338 | | Turn-on output fall time | t <sub>F_5(1M)</sub> | 8.9 | 26.7 | 64.7 | μs | - | PRQ-339 | | Turn-off output rise time | t <sub>R_5(1M)</sub> | 8.9 | 27.1 | 68.2 | μs | - | PRQ-340 | <sup>1)</sup> Not subject to production test, calculated by $R_{\rm thJA}$ and $R_{\rm DS(ON)}$ #### 8.2 Protection Please see Protection functions for parameter description and further details. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> Not subject to production test, specified by design #### **Smart low-side power switch** 8 Electrical characteristics #### Table 7 Protection $T_J$ = -40°C to +150°C, $V_{BAT}$ = 28 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | 5 | Unit | Note or condition | P-Number | |----------------------------------------------------|-------------------------|------|--------|------|------|---------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Thermal shutdown | • | | | | | | | | Thermal shutdown junction temperature | $T_{J(SD)}$ | 150 | 175 | 200 | °C | $^{1)}V_{DD} = 5 \text{ V}$ | PRQ-185 | | Overtemperature<br>shutdown STATUS<br>delay at 5 V | t <sub>TJ(SD)5</sub> | - | 4.5 | - | μs | Delay time to trigger STATUS signal; $V_{DD} = 5 \text{ V};$ $T_{AMB} = 25^{\circ}\text{C}$ | PRQ-189 | | Overtemperature<br>shutdown STATUS<br>delay at 3 V | t <sub>TJ(SD)3</sub> | - | 4.2 | - | μs | Delay time to trigger STATUS signal; $V_{DD} = 3 \text{ V};$ $T_{AMB} = 25^{\circ}\text{C}$ | PRQ-191 | | Overvoltage protection | n/clamping | · | | | | | | | Drain clamp voltage | V <sub>OUT(CLAMP)</sub> | 63 | 72 | 83 | V | $V_{IN} = 0 \text{ V}; I_D > 50 \text{ mA}$ | PRQ-193 | | Current limitation | • | | • | | | | | | Current limitation level | I <sub>L(LIM)_5</sub> | 10 | 16 | 22 | Α | $^{2)}V_{DD} = 5 V$ | PRQ-196 | <sup>1)</sup> Not subject to production test, specified by design #### 8.3 Supply and input stage Please see Supply and input stage for description and further details. #### Table 8 Supply and input stage $T_J$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |----------------------------------|----------------------|----------|------|------|------|-----------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Supply | | <u>'</u> | | | | | | | Supply on threshold voltage high | V <sub>DD(TH)H</sub> | 2.4 | 2.8 | 3 | V | - | PRQ-202 | | Supply off threshold voltage low | V <sub>DD(TH)L</sub> | 2.3 | 2.7 | 2.9 | V | DMOS switches OFF below threshold | PRQ-203 | #### (table continues...) Parameter tested at $V_{BAT} = 5 \text{ V}$ ; specified up to $V_{BAT} = 36 \text{ V}$ #### **Smart low-side power switch** 8 Electrical characteristics #### Table 8 (continued) Supply and input stage $T_J$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |-------------------------------------------|--------------------------|--------|------|------|------|---------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Supply current, continuous ON operation | I <sub>DD(ON)</sub> | - | 150 | 250 | μА | ON-state; $V_{DD} = 5.5 \text{ V}$ ; $V_{IN} = 5 \text{ V}$ ; $I_{L(0)} = I_{L(NOM)}$ | PRQ-206 | | Standby supply current | I <sub>DD(OFF)</sub> | _ | 0.3 | 3 | μΑ | $^{2)}V_{IN} = 0 \text{ V}; V_{DD} = 5.5 \text{ V}$ | PRQ-212 | | Input | | | | | | | | | Input on threshold voltage; 5.5 V supply | V <sub>IN(TH)H_5.5</sub> | 1.9 | 2.4 | 2.8 | V | V <sub>DD</sub> = 5.5 V | PRQ-213 | | Input off threshold voltage; 5.5 V supply | V <sub>IN(TH)L_5.5</sub> | 1.2 | 1.5 | 1.8 | V | V <sub>DD</sub> = 5.5 V | PRQ-214 | | Input on threshold voltage; 3 V supply | V <sub>IN(TH)H_3</sub> | 1.2 | 1.5 | 1.8 | V | V <sub>DD</sub> = 3 V | PRQ-219 | | Input off threshold voltage; 3 V supply | V <sub>IN(TH)L_3</sub> | 0.7 | 1 | 1.2 | V | V <sub>DD</sub> = 3 V | PRQ-220 | | Input pull down current | I <sub>IN</sub> | 20 | 45 | 80 | μΑ | $V_{\rm IN} \le 5.5 \text{ V}; V_{\rm DD} \le 5.5 \text{ V}$ | PRQ-222 | <sup>1)</sup> Undervoltage shutdown protection doesn't reset the OFF latch mode #### 8.4 Diagnostics Please see Diagnostics for parameters description and further details. #### Table 9 Diagnostics $T_J$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |------------------------------------|-------------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Diagnostics | | - | 1 | | | | | | Status pin latch voltage | V <sub>STATUS</sub> (LATCH) | - | _ | 1 | V | 6) 1) $V_{DD} = 5 \text{ V}$ ; $R_{STATUS} = 100$ kOhm; $3 \text{ V} \le V_{IN} \le 5 \text{ V}$ ; latched fault signal | PRQ-227 | | Status pin reset<br>threshold low | V <sub>STATUS(RESET)L_5</sub> | 1 | 1.4 | 1.7 | V | $^{2)}V_{DD} = 5 \text{ V}$ | PRQ-228 | | Status pin reset<br>threshold high | V <sub>STATUS(RESET)H_5</sub> | 1.7 | 2.2 | 2.6 | V | $^{3)}V_{DD}=5V$ | PRQ-229 | | Status reset low time | t <sub>STATUS(RESET)L_5</sub> | 1 | 1.6 | 2.4 | ms | 6) 4) V <sub>DD</sub> = 5 V | PRQ-230 | | Status reset high time | t <sub>STATUS(RESET)H_5</sub> | 20 | 35 | 70 | μs | $^{6)} V_{DD} = 5 V$ | PRQ-231 | <sup>2)</sup> Not subject to production test, specified by design #### **Smart low-side power switch** 8 Electrical characteristics #### Table 9 (continued) Diagnostics $T_J$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |-----------------------------------------------|--------------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Status pin reset<br>threshold low | V <sub>STATUS(RESET)L_3</sub> | 0.7 | 1 | 1.2 | V | 2)<br>V <sub>DD</sub> = 3 V | PRQ-232 | | Status pin reset<br>threshold high | V <sub>STATUS(RESET)H_3</sub> | 1.2 | 1.6 | 1.9 | V | 3)<br>V <sub>DD</sub> = 3 V | PRQ-233 | | Status reset low time | t <sub>STATUS</sub> (RESET)L_3 | 0.5 | 1 | 2.3 | ms | 6) 4)<br>V <sub>DD</sub> = 3 V | PRQ-234 | | Status reset high time | t <sub>STATUS</sub> (RESET)H_3 | 8 | 15 | 50 | μs | 6) 5)<br>V <sub>DD</sub> = 3 V | PRQ-235 | | Status pin leakage<br>current (no latch) | /STATUS(NOLATCH) | - | - | 1 | μΑ | 6)<br>$3 \text{ V} \le V_{\text{DD}} \le 5.5 \text{ V};$<br>$V_{\text{STATUS}} \le 5.5 \text{ V};$<br>$0 \text{ V} \le V_{\text{IN}} \le 5.5 \text{ V}$ | PRQ-236 | | Status pin internal resistance (latch active) | R <sub>STATUS(LATCH)</sub> | 7 | 10 | 15 | ΚΩ | $R_{\text{STATUS}(\text{LATCH})} = R_{\text{STATUS}(\text{int})} + R_{\text{DIAG}(\text{int})}$ | PRQ-237 | - Latch feedback signal voltage drop considering $V_{DD}$ = 5 V and $R_{STATUS}$ = 100 kΩ. - 2) Voltage threshold needed at the STATUS pin to initialize the reset sequence of the latch OFF mode. If STATUS pin and IN pin are connected together, same voltage threshold applies. - 3) Voltage threshold needed at the STATUS pin to complete the reset sequence of the latch OFF mode. If STATUS pin and IN pin are connected together, same voltage range applies. - Time needed to remain below $V_{\text{STATUS}(\text{RESET})L}$ to initialize the reset sequence of the latch OFF mode. See Chapter 6.4 for more information. - Time needed to remain above $V_{\text{STATUS}(\text{RESET})H}$ after $V_{\text{STATUS}(\text{RESET})L}$ is applied to conclude the reset sequence. See Chapter 6.4 for more information. - 6) Not subject to production test, specified by design. 9 Characterization results #### 9 Characterization results Typical performance characteristics. #### 9.1 Power stage Figure 17 Typical $R_{\rm DS(ON)}$ vs. $V_{\rm DD}$ ; $I_{\rm L} = I_{\rm L(NOM)}$ ; $V_{\rm IN} = 3$ V; $V_{\rm DD} = 3...5.5$ V; $V_{\rm BAT} = 28$ V; $R_{\rm SRP} = 0$ $\Omega$ #### **Smart low-side power switch** Figure 18 Typical $I_{L(OFF)}$ vs. $T_J$ at $V_{IN} = 0$ V; $V_{DD} = 0$ V, 5 V; $V_{BAT} = 28, 36, 58$ V; $T_J = -40, 25, 85, 105, 150$ °C Figure 19 Typical destruction point $E_{AS}$ versus $I_L$ at $T_{J(0)} = 150$ °C, $V_{BAT} = 28$ V; $I_{L(NOM)}$ , 2 x $I_{L(NOM)}$ Figure 20 Typical $E_{AR}$ versus $I_L$ at $T_{J(0)} = 25$ , 105°C, $V_{BAT} = 28$ V; Nr. cycles = 20 Mio cycles; $I_L = I_{L(NOM)}$ , 2 x $I_{L(NOM)}$ 9 Characterization results Figure 21 Typical $E_{\rm ON}$ and $E_{\rm OFF}$ vs. $R_{\rm SRP}$ at $T_{\rm A}$ = 25°C, $V_{\rm DD}$ = 3 V and 5.5 V; $V_{\rm BAT}$ = 28 V; IN = 5 V; STATUS = pulled-up to VDD; $R_{\rm LOAD}$ = 6.8 $\Omega$ #### **Dynamic characteristics** #### **Smart low-side power switch** Figure 22 Typical $t_{\rm F}$ , $t_{\rm DON}$ , $t_{\rm DOFF}$ versus $R_{\rm SRP}$ at $V_{\rm IN}$ = 5 V; $V_{\rm DD}$ = 5 V; $V_{\rm BAT}$ = 28 V; $R_{\rm L}$ = 6.8 Ω, 10 Ω; $R_{\rm SRP}$ = (0 kΩ, 2.2 kΩ,5.8 kΩ, 10 kΩ,58 kΩ, 160 kΩ, open); $T_{\rm J}$ = -40 .. 150°C #### Smart low-side power switch Figure 23 Typical $t_{\rm F}$ , $t_{\rm R}$ , $t_{\rm DON}$ , $t_{\rm DOFF}$ versus $R_{\rm SRP}$ at $V_{\rm IN}$ = 3 V; $V_{\rm DD}$ = 3 V; $V_{\rm BAT}$ = 28 V; $R_{\rm L}$ = 6.8 Ω, 10 Ω; $R_{\rm SRP}$ = (0 kΩ, 2.2 kΩ, 5.8 kΩ, 10 kΩ,58 kΩ, 160 kΩ, open); $T_{\rm J}$ = -40 .. 150°C 9 Characterization results #### 9.2 Protection Figure 24 Typical $I_{L(LIM)}$ versus $V_{DD} = 3, 6.5 \text{ V}$ ; $V_{IN} = 5 \text{ V}$ ; $V_{BAT} = 0 ... 63 \text{ V}$ ; $T_{J} = -40, 25, 85, 105, 150^{\circ}\text{C}$ #### **Smart low-side power switch** Figure 25 Typical time to shut down $t_{TJ(SD)}$ versus $I_L$ ; $V_{BAT}$ = 28 V; $V_{DD}$ = 3.3, 5 V; $V_{IN}$ = 5 V; RthJA(2s2p) 9 Characterization results ### 9.3 Supply and input stage Figure 26 Typical $V_{DD(TH)}$ versus $T_J$ at $T_J$ = -40 .. 150°C; $V_{DD(TH)H}$ and $V_{DD(TH)L}$ ; $V_{IN}$ = 3 V; $R_{LOAD}$ = 150 k $\Omega$ ; $R_{SRP}$ = GND; $V_{BAT}$ = 28 V #### **Smart low-side power switch** Figure 27 Typical $I_{DD(ON)}$ versus $R_{SRP}$ at $T_J$ = -40 .. 150°C, $I_L = I_{L(NOM)}$ ; $V_{IN}$ = 3 V; $V_{DD}$ = 5 V; $V_{BAT}$ = 28 V; $R_{SRP}$ = GND #### **Smart low-side power switch** Figure 28 Typical $I_{DD(ON)}$ versus $V_{DD}$ at $V_{DD} = 3 ... 6.5 V$ ; $T_{J} = -40 ... 150^{\circ}$ C; $I_{L} = I_{L(NOM)}$ ; $V_{IN} = 3 V$ ; $V_{BAT} = 28 V$ ; $R_{SRP} = GND$ #### **Smart low-side power switch** Figure 29 Typical $I_{DD(LIM)}$ versus $V_{DD}$ at $V_{DD} = 3 ... 6.5 \text{ V}$ ; $T_{J} = -40 ... 150 ^{\circ}\text{C}$ ; $V_{IN} = 3 \text{ V}$ ; $R_{SRP} = GND$ ; $V_{BAT} = 5 \text{ V}$ #### **Smart low-side power switch** Figure 30 Typical $V_{\rm IN(TH)}$ versus $V_{\rm DD}$ $V_{\rm IN(TH)H}$ and $V_{\rm IN(TH)L}$ ; $V_{\rm DD}$ = 3 .. 6.5 V; $T_{\rm J}$ =-40 ... 150°C; $R_{\rm LOAD}$ = 150 k $\Omega$ ; $R_{\rm SRP}$ = GND; $V_{\rm BAT}$ = 28 V #### **Smart low-side power switch** 9 Characterization results Figure 31 Typical $ITj_{SD}$ versus $V_{DD}$ at $V_{IN} = 3...5.5$ V; $V_{DD} = 3, 6.5$ V; $I_L = I_{L(NOM)}$ ; $V_{BAT} = 28$ V 41 10 Application information #### 10 Application information #### 10.1 Layout recommendations and considerations As consequences of the fast switching times for high currents (I<sub>NOM</sub> and above), special care has to be taken to the PCB layout. Stray inductances have to be minimized, as BTT3050EJ has no separate pin for power ground and logic ground. Therefore, it is recommended: - To ensure that the offset between the ground connection of the SRP resistor and ground pins of the device is minimized. R<sub>SRP</sub> should be placed next to the device and directly connected to the GND pins, to avoid any influence of GND shift to SRP functionality. - To ensure that the offset between the ground of the V<sub>DD</sub> supply and the ground of the pins of the device is minimized. The maximum parasitic capacitance between the SRP line and GND ( $C_{SRP}$ ) has to be less than 10 pF to avoid any influence on SRP functionality (e.g. switching times). #### 10.2 Application diagrams Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Recommended values for $V_{IN} = V_{DD} = 5 \text{ V}$ : $R_{STATUS} = 100 \text{ k}\Omega$ . Table 10 R<sub>SRP</sub> switching modes | R <sub>SRP_min</sub> | R <sub>SRP_max</sub> | Unit | Behavior | |----------------------|----------------------|------|-------------------------------------------------------| | 0 | 2.2 | kΩ | Fast switching mode. SRP pin can be connected to GND. | | 2.2 | 160 | kΩ | Adjustable switching mode | | 160 | 1000 | kΩ | Slow switching mode | For switching timings, please refer to Power stage. 10 Application information Figure 32 Application diagram to use IN pin and STATUS pin independently 10 Application information Figure 33 Application diagram to use IN pin and STATUS pin simultaneously with different supply and microcontroller voltage class Example given for $V_{\text{IN}}$ = 3.3 V; $V_{\text{DD}}$ = 5 V allows to maintain an optimal $R_{\text{DS(ON)}}$ while driving the input with a 3.3 V microcontroller. This configuration does not make possible the readout of the fault signal and will reset the latch OFF via IN pin (see parameters in Diagnostics ). For $R_{SRP}$ recommended values, please see Table 10. Note: This are very simplified examples of an application circuit. The function must be verified in the real application. 11 Package #### 11 Package Figure 34 PG-TDSO-8 To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). ### **Revision history** Revision history | Document version | Date of release | Description of changes | |------------------|-----------------|------------------------| | Rev.1.00 | 2022-01-18 | Datasheet creation | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2022-01-18 Published by Infineon Technologies AG 81726 Munich, Germany © 2022 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com Document reference IFX-jxg1642157686944 #### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.