

# **PIC16(L)F184XX**

## Full-Featured, Low Pin Count Microcontrollers with XLP **Product Brief**

## **Description**

PIC16(L)F184XX microcontrollers feature Intelligent Analog, Core Independent Peripherals (CIPs) and communication peripherals combined with eXtreme Low-Power (XLP) for a wide range of general purpose and low-power applications. Features such as a 12-bit Analog-to-Digital Converter with Computation (ADC<sup>2</sup>), Memory Access Partitioning (MAP), the Device Information Area (DIA), Powersaving operating modes, and Peripheral Pin Select (PPS), offer flexible solutions for a wide variety of custom applications.

#### Core Features

- C Compiler Optimized RISC Architecture
- Only 48 instructions
- Operating Speed:
  - DC 32 MHz clock input
  - 125 ns minimum instruction cycle
- Interrupt Capability
- 16-Level Deep Hardware Stack
- Timers:
  - Up to two 24-bit timers
  - Up to four 8-bit timers
  - Up to four 16-bit timers
- Low-Current Power-on Reset (POR)
- Configurable Power-up Timer (PWRTE)
- Brown-out Reset (BOR)
- Low-Power BOR (LPBOR) Option
- Windowed Watchdog Timer (WWDT):
  - Variable prescaler selection
  - Variable window size selection
  - Configurable in hardware (Configuration Words) and/or software
- Programmable Code Protection

## Memory

- Up to 28 KB Program Flash Memory
- Up to 2 KB Data SRAM Memory
- 256B Data EEPROM

**Product Brief** DS40001894B-page 1

- · Direct, Indirect and Relative Addressing modes
- Memory Access Partition (MAP):
  - Write-protect
  - Customizable partition
- Device Information Area (DIA)
- Device Configuration Information (DCI)

## **Operating Characteristics**

- Operating Voltage Range:
  - 1.8V to 3.6V (PIC16LF184XX)
  - 2.3V to 5.5V (PIC16F184XX)
- Temperature Range:
  - Industrial: -40°C to 85°CExtended: -40°C to 125°C

## **Power-Saving Operation Modes**

- Doze: CPU and Peripherals Running at Different Cycle Rates (typically CPU is lower)
- · Idle: CPU Halted While Peripherals Operate
- Sleep: Lowest Power Consumption
- Peripheral Module Disable (PMD):
  - Ability to selectively disable hardware module to minimize active power consumption of unused peripherals

## eXtreme Low-Power (XLP) Features

- Sleep mode: 50 nA @ 1.8, typical
- Watchdog Timer: 500 nA @ 1.8V, typical
- Secondary Oscillator: 500 nA @ 32 kHz
- Operating Current:
  - 8 uA @ 32 kHz, 1.8V, typical
  - 32 uA/MHz @ 1.8V, typical

## **Digital Peripherals**

- Configurable Logic Cell (CLC):
  - 4 CLCs
  - Integrated combinational and sequential logic
- Complementary Waveform Generator (CWG):
  - Up to 3 CWGs
  - Rising and falling edge dead-band control
  - Full-bridge, half-bridge, 1-channel drive
  - Multiple signal sources
- Capture/Compare/PWM (CCP) modules:

- Up to 5 CCPs
- 16-bit resolution for Capture/Compare modes
- 10-bit resolution for PWM mode
- Pulse-Width Modulators (PWM):
  - 2 10-bit PWMs
- Numerically Controlled Oscillator (NCO):
  - Precision linear frequency generator (@50% duty cycle) with 0.0001% step size of source input clock
  - Input Clock: 0 Hz < f<sub>NCO</sub> < 32 MHz</li>
  - Resolution: f<sub>NCO</sub>/2<sup>20</sup>
- Peripheral Pin Select (PPS):
  - I/O pin remapping of digital peripherals
- Serial Communications:
  - EUSART
    - Up to 2 EUSARTs
    - RS-232, RS-485, LIN compatible
    - · Auto-Baud Detect, Auto-wake-up on Start.
  - Master Synchronous Serial Port (MSSP)
    - Up to 2 MSSPs
    - SPI
    - I<sup>2</sup>C, SMBus and PMBus<sup>™</sup> compatible
- Data Signal Modulator (DSM)
  - Modulates a carrier signal with digital data to create custom carrier synchronized output waveforms
- Up to 26 I/O Pins:
  - Individually programmable pull-ups
  - Slew rate control
  - Interrupt-on-change with edge-select
  - Input level selection control (ST or TTL)
  - Digital open-drain enable
- Timer modules:
  - Timer0:
    - 8/16-bit timer/counter
    - Synchronous or asynchronous operation
    - Programmable prescaler/postscaler
    - Time base for capture/compare function
  - Timer1/3/5 with gate control:
    - 16-bit timer/counter
    - Programmable internal or external clock sources
    - Multiple gate sources
    - Multiple gate modes
    - Time base for capture/compare function
  - Timer2/4/6 with Hardware Limit Timer:
    - 8-bit timers

- Programmable prescaler/postscaler
- Time base for PWM function
- · Hardware Limit (HLT) and one-shot extensions
- Selectable clock sources
- Signal Measurement Timer (SMT)
  - · Up to 2 SMTs
  - 24-bit timer/counter with programmable prescaler

## **Analog Peripherals**

- Analog-to-Digital Converter (ADC):
  - 12-bit with up to 24 external channels
  - Conversion available during Sleep
  - Automated post-processing
  - Automated math functions on input signals:
    - Averaging, filter calculations, oversampling and threshold comparison
  - Integrated charge pump for low-voltage operation
  - CVD support
- Zero-Cross Detect (ZCD):
  - AC high voltage zero-crossing detection for simplifying TRIAC control
  - Synchronized switching control and timing
- Temperature Sensor Circuit
- Comparator:
  - 2 Comparators
  - Fixed Voltage Reference at (non)inverting input(s)
  - Comparator outputs externally accessible
- Digital-to-Analog Converter (DAC):
  - 5-bit resolution, rail-to-rail
  - Positive Reference Selection
  - Unbuffered I/O pin output
  - Internal connections to ADCs and comparators
- Fixed Voltage Reference (FVR) module:
  - 1.024V, 2.048V and 4.096V output levels

#### Flexible Oscillator Structure

- High-Precision Internal Oscillator:
  - Software-selectable frequency range up to 32 MHz
  - ±2% at calibration (nominal)
- 4x PLL for use with external sources
  - up to 32 MHz (4-8 MHz input)
- 2x PLL for use with the HFINTOSC
  - up to 32 MHz
- Low-Power Internal 31 kHz Oscillator (LFINTOSC)
- External 32.768 kHz Crystal Oscillator (SOCS)

- External Oscillator Block with:
  - Three crystal/resonator modes up to 20 MHz
  - Three external clock modes up to 32 MHz
  - Fail-Safe Clock Monitor
    - Detects clock source failure
  - Oscillator Start-up Timer (OST)
    - Ensures stability of crystal oscillator sources

## **Family Types**

Table 1. PIC16(L)F184XX Family Types

| Device         | Program Flash Memory (Words) | Program Flash Memory (Kbytes) | Data Memory (EEPROM) (bytes) | Data SRAM (bytes) | I/O's <sup>(2)</sup> | 12-bit ADC (ch) | 5-bit DAC | Comparators | CWG | Clock Ref | Timers (8/16-bit) | CCP | PWM | NCO | EUSART | MSSP (I <sup>2</sup> C/SPI) | CLC | DSM | PPS | XLP | PMD | Windowed Watchdog Timer | Memory Access Partition | Device Information Area | Debug <sup>(1)</sup> |
|----------------|------------------------------|-------------------------------|------------------------------|-------------------|----------------------|-----------------|-----------|-------------|-----|-----------|-------------------|-----|-----|-----|--------|-----------------------------|-----|-----|-----|-----|-----|-------------------------|-------------------------|-------------------------|----------------------|
| PIC16(L)F18424 | 4096                         | 7                             | 256                          | 512               | 12                   | 11              | 1         | 2           | 2   | 1         | 4/4               | 4   | 2   | 1   | 1      | 1                           | 4   | 1   | Υ   | Υ   | Υ   | Υ                       | Υ                       | Y                       | ı                    |
| PIC16(L)F18425 | 8192                         | 14                            | 256                          | 1024              | 12                   | 11              | 1         | 2           | 2   | 1         | 4/4               | 4   | 2   | 1   | 1      | 2                           | 4   | 1   | Υ   | Υ   | Υ   | Υ                       | Υ                       | Υ                       | ı                    |
| PIC16(L)F18426 | 16384                        | 28                            | 256                          | 2048              | 12                   | 11              | 1         | 2           | 2   | 1         | 4/4               | 4   | 2   | 1   | 1      | 2                           | 4   | 1   | Υ   | Υ   | Υ   | Υ                       | Υ                       | Υ                       | ı                    |
| PIC16(L)F18444 | 4096                         | 7                             | 256                          | 512               | 12                   | 17              | 1         | 2           | 2   | 1         | 4/4               | 4   | 2   | 1   | 1      | 1                           | 4   | 1   | Υ   | Υ   | Υ   | Υ                       | Υ                       | Υ                       | I                    |
| PIC16(L)F18445 | 8192                         | 14                            | 256                          | 1024              | 12                   | 17              | 1         | 2           | 2   | 1         | 4/4               | 4   | 2   | 1   | 1      | 2                           | 4   | 1   | Υ   | Υ   | Υ   | Υ                       | Υ                       | Υ                       | ı                    |
| PIC16(L)F18446 | 16384                        | 28                            | 256                          | 2048              | 12                   | 17              | 1         | 2           | 2   | 1         | 4/4               | 4   | 2   | 1   | 1      | 2                           | 4   | 1   | Υ   | Υ   | Υ   | Υ                       | Υ                       | Υ                       | I                    |
| PIC16(L)F18455 | 8192                         | 14                            | 256                          | 1024              | 26                   | 24              | 1         | 2           | 3   | 1         | 4/4               | 5   | 2   | 1   | 2      | 2                           | 4   | 1   | Υ   | Υ   | Υ   | Υ                       | Υ                       | Υ                       | I                    |
| PIC16(L)F18456 | 16384                        | 28                            | 256                          | 2048              | 26                   | 24              | 1         | 2           | 3   | 1         | 4/4               | 5   | 2   | 1   | 2      | 2                           | 4   | 1   | Υ   | Y   | Y   | Υ                       | Y                       | Y                       | I                    |

#### Note:

- 1. I Debugging integrated on chip.
- One pin is input-only.

## **Packages**

| Packages       | PDIP | SOIC | SSOP | TSSOP | UQFN<br>(4x4) |
|----------------|------|------|------|-------|---------------|
| PIC16(L)F18424 | •    | •    |      | •     | •             |
| PIC16(L)F18425 | •    | •    |      | •     | •             |
| PIC16(L)F18426 | •    | •    |      | •     | •             |
| PIC16(L)F18444 | •    | •    | •    |       | •             |

DS40001894B-page 5 **Product Brief** © 2017 Microchip Technology Inc.

| Packages       | PDIP | SOIC | SSOP | TSSOP | UQFN<br>(4x4) |
|----------------|------|------|------|-------|---------------|
| PIC16(L)F18445 | •    | •    | •    |       | •             |
| PIC16(L)F18446 | •    | •    | •    |       | •             |
| PIC16(L)F18455 | •    | •    | •    |       | •             |
| PIC16(L)F18456 | •    | •    | •    |       | •             |

Note: Pin details are subject to change.



**Important:** For other small form-factor package availability and marking information, visit www.microchip.com/ packaging or contact your local sales office.

## **Pin Diagrams**

#### 1 14/16-Pin Diagrams

Figure 1. 14-Pin PDIP, SOIC, TSSOP



Figure 2. 16-Pin UQFN (4x4)



Note: It is recommended that the exposed bottom pad be connected to V<sub>SS</sub>.

#### **Related Links**

14/16-Pin Allocation Table

### 2 20-Pin Diagrams

Figure 3. 20-Pin PDIP, SOIC, TSSOP



Figure 4. 20-Pin UQFN (4x4)



Note: It is recommended that the exposed bottom pad be connected to V<sub>SS</sub>.

#### **Related Links**

20-Pin Allocation Table

Rev. 00-000 028A 3/6/201 7

#### 3 28-Pin Diagrams

Figure 5. 28-pin SPDIP, SSOP, SOIC



Figure 6. 28-pin UQFN



Note: It is recommended that the exposed bottom pad be connected to  $V_{SS}$ .

**Related Links** 

28-Pin Allocation Table

## **Pin Allocation Tables**

## 1 14/16-Pin Allocation Table

| O/I             | 14-pin PDIP/SOIC/TSSOP | 16-pin UQFN | ADC                       | Reference | Comparator       | NCO     | DAC       | DSM       | Timers                                                          | <b>d</b> 00 | PVVM    | cwe            | MSSP                                               | ZCD  | EUSART   | OLC       | CLKR | Interrupts | Pull-up | Basic                   |
|-----------------|------------------------|-------------|---------------------------|-----------|------------------|---------|-----------|-----------|-----------------------------------------------------------------|-------------|---------|----------------|----------------------------------------------------|------|----------|-----------|------|------------|---------|-------------------------|
| RA0             | 13                     | 12          | ANA0                      | _         | C1IN0+           | _       | DAC1OUT1  | MDSRC(1)  | -                                                               | _           | _       | _              | <del>SS2</del> (1)                                 | _    | _        | _         | _    | IOCA0      | Υ       | ICDDAT<br>ICSPDAT       |
| RA1             | 12                     | 11          | ANA1                      | ADCVREF+  | C1IN0<br>C2IN0-  | _       | DAC1VREF+ | _         | -                                                               | _           | -       | _              | _                                                  | _    | _        | _         | _    | IOCA1      | Y       | ICDCLK                  |
| RA2             | 11                     | 10          | ANA2                      | ADCVREF-  | _                | _       | DAC1VREF- | _         | T0CKI(1)                                                        | CCP3IN(1)   | _       | CWG2IN(1)      | _                                                  | ZCD1 | _        | _         | _    | IOCA2      | Y       | INTO(1)                 |
| RA3             | 4                      | 3           | _                         | _         | _                | _       | _         | _         | T6IN <sup>(1)</sup>                                             | _           | _       | _              | _                                                  | _    | _        | _         | _    | IOCA3      | Y       | MCLR<br>VPP             |
| RA4             | 3                      | 2           | ANA4                      | _         | _                | _       | _         | _         | T1G <sup>(1)</sup><br>SMT1WIN <sup>(1)</sup>                    | _           | _       | _              | _                                                  | _    | _        | _         | _    | IOCA4      | Υ       | CLKOUT<br>SOSCO<br>OSC2 |
| RA5             | 2                      | 1           | ANA5                      | -         | _                | _       | -         | -         | T1CKI <sup>(1)</sup> T2IN <sup>(1)</sup> SMT1SIG <sup>(1)</sup> | _           | -       | _              | -                                                  | _    | _        | CLCIN3(1) | _    | IOCA5      | Υ       | CLKIN<br>SOSCI<br>OSC1  |
| RC0             | 10                     | 9           | ANC0                      | -         | C2IN0+           | _       | _         | _         | <sub>T5CKI</sub> (1)                                            | _           | -       | _              | SCK1(1)<br>SCL1(1,3,4)                             | _    | -        | _         | _    | IOCC0      | Υ       | -                       |
| RC1             | 9                      | 8           | ANC1                      | -         | C1IN1-<br>C2IN1- | -       | -         | -         | <sub>T4IN</sub> (1)                                             | CCP4IN(1)   | -       | -              | SDI1(1)<br>SDA1(1,3,4)                             | _    | -        | CLCIN2(1) | _    | IOCC1      | Υ       | _                       |
| RC2             | 8                      | 7           | ANC2 ADACT <sup>(1)</sup> | _         | C1IN2-<br>C2IN2- | _       | _         | MDCARL(1) | _                                                               | _           | _       | _              | _                                                  | _    | _        | _         | _    | IOCC2      | Υ       | _                       |
| RC3             | 7                      | 6           | ANC3                      | -         | C1IN3-<br>C2IN3- | _       | _         | _         | <sub>T5G</sub> (1)                                              | CCP2IN(1)   | -       | _              | <u>551</u> (1)                                     | _    | _        | CLCINO(1) | _    | ЮССЗ       | Υ       | _                       |
| RC4             | 6                      | 5           | ANC4                      | -         | _                | -       | -         | -         | T3G(1)                                                          | _           | -       | _              | SCK2 <sup>(1,5)</sup><br>SCL2 <sup>(1,3,4,5)</sup> | _    | CK1(1,3) | CLCIN1(1) | _    | IOCC4      | Υ       | _                       |
| RC5             | 5                      | 4           | ANC5                      | -         | _                | _       | _         | MDCARH(1) | T3CKI(1)                                                        | CCP1IN(1)   | -       | _              | SDI2(1,5)<br>SDA2(1,3,4,5)                         | -    | RX1(1)   | -         | _    | IOCC5      | Y       | -                       |
| V <sub>DD</sub> |                        | 16          |                           | _         | _                | _       | _         | _         | _                                                               | _           | _       | _              | _                                                  | _    | _        |           | _    | _          | =       | V <sub>DD</sub>         |
| V <sub>SS</sub> | 14                     | 13          | _                         | _         | _                | _       | _         | _         | _                                                               | _           | _       | _              | _                                                  | _    | _        | _         | _    |            | _       | VSS                     |
| OUT(2)          | _                      | _           | ADCGRDA                   | -         | C1OUT            | NCO1OUT | -         | DSM1OUT   | TMR0OUT                                                         | CCP1OUT     | PWM6OUT | CWG1A<br>CWG2A | SDO1                                               | _    | DT1(3)   | CLC10UT   | CLKR | _          | _       | -                       |

| 0/1 | 14-nin PDIP/SOIC/TSSOP | 16-pin UOFN | ADC       | Reference | Comparator | NCO | DAC | DSM | Timers | doo     | PWM     | CWG            | MSSP                                       | ZCD | EUSART | CLC     | CLKR | Interrupts | Pull-up | Basic |
|-----|------------------------|-------------|-----------|-----------|------------|-----|-----|-----|--------|---------|---------|----------------|--------------------------------------------|-----|--------|---------|------|------------|---------|-------|
|     | -                      | - -         | - ADCGRDB | _         | C2OUT      | _   | _   | _   | _      | CCP2OUT | PWM7OUT | CWG1B          | SCK1                                       | _   | CK1(3) | CLC2OUT | _    | _          | _       | _     |
|     | _                      | - -         | _         | _         | _          | _   | _   | _   | _      | CCP3OUT | _       | CWG1C<br>CWG2C | SCL1 <sup>(3)</sup><br>SCL2 <sup>(3)</sup> | _   | TX1    | CLC3OUT | _    | _          | _       | _     |
|     | -                      | -           | _         | _         | _          | _   | _   | _   | _      | CCP4OUT | _       | CWG1D<br>CWG2D | SDA1(3)<br>SDA2(3)                         | _   | _      | CLC4OUT | _    | _          | _       | _     |

#### Note:

- 1. This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.
- 2. All digital output signals shown in these rows are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options.
- 3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
- 4. These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.
- 5. MSSP2 is not available on the PIC16(L)F18424 or PIC16(L)F18444 devices.

#### 2 20-Pin Allocation Table

| No  | 20-pin PDIP/SOIC/TSSOP | 20-pin UQFN | ADC  | Reference    | Comparator | NCO | DAC           | DSM      | Timers   | GCP       | PWM | CWG       | MSSP               | ZCD  | EUSART | сгс       | CLKR | Interrupts | Pull-up | Basic       |
|-----|------------------------|-------------|------|--------------|------------|-----|---------------|----------|----------|-----------|-----|-----------|--------------------|------|--------|-----------|------|------------|---------|-------------|
| RA0 | 19                     |             | ANA0 | _            | C1IN0+     | _   | DAC1OUT1      | _        | _        | _         | _   | _         | _                  | _    | _      | _         | _    | IOCA0      |         | ICDDAT/     |
| RA1 | 18                     | 15          | ANA1 | ADCVREF<br>+ | C1IN0-     | _   | DAC1VREF<br>+ | MDSRC(1) | _        | _         | _   | _         | <del>552</del> (1) | _    | _      | _         | _    | IOCA1      |         | ICDCLK/     |
| RA2 | 17                     | 14          | ANA2 | ADCVREF-     | _          | _   | DAC1VREF-     | _        | T0CKI(1) | _         | _   | CWG1IN(1) | -                  | ZCD1 | _      | CLCINO(1) | _    | IOCA2      | Y       | INT0(1)     |
| RA3 | 4                      | 1           | _    | _            | _          | _   | _             | _        | _        | _         | _   | _         | -                  | _    | _      | _         | _    | IOCA3      | Y       | MCLR<br>VPP |
| RA4 | 3                      | 20          | ANA4 | _            | _          | _   | _             | _        | T1G(1)   | CCP4IN(1) | _   | _         | _                  | _    | _      | _         | _    | IOCA4      | Υ       | CLKOUT      |

| O/I             | 20-pin PDIP/SOIC/TSSOP | 20-pin UQFN | ADC                          | Reference | Comparator       | NCO     | DAC | DSM       | Timers                        | <b>d</b> 00 | PVM     | owo   | MSSP                       | ZCD | EUSART               | OTC       | CLKR | Interrupts | Pull-up       | Basic                  |
|-----------------|------------------------|-------------|------------------------------|-----------|------------------|---------|-----|-----------|-------------------------------|-------------|---------|-------|----------------------------|-----|----------------------|-----------|------|------------|---------------|------------------------|
|                 |                        |             |                              |           |                  |         |     |           | SMT1WIN(1)                    |             |         |       |                            |     |                      |           |      |            |               | SOSCO<br>OSC2          |
| RA5             | 2                      | 19          | ANA5                         | _         | _                | _       | _   | -         | T1CKI(1)  T2IN(1)  SMT1SIG(1) | _           | -       | _     | -                          | _   | _                    | _         | _    | IOCA5      | Υ             | CLKIN<br>SOSCI<br>OSC1 |
| RB4             | 13                     | 10          | ANB4                         | _         | _                | _       | _   | _         | <sub>T5G</sub> (1)            | _           | _       | _     | SDI1(1)                    | _   | _                    | CLCIN2(1) | _    | IOCB4      | Υ             | _                      |
| RB5             | 12                     | 9           | ANB5                         | _         | _                | _       | _   | _         | _                             | CCP3IN(1)   | _       | _     | SCK2(1,5)<br>SCL2(1,3,4,5) | _   | RX1(1)               | CLCIN3(1) | _    | IOCB5      | Y             | _                      |
| RB6             | 11                     | 8           | ANB6                         | _         | _                | _       | _   | _         | _                             | _           | _       | _     | SCK1(1)<br>SCL1(1,3,4)     | _   | _                    | _         | _    | IOCB6      | Υ             | _                      |
| RB7             | 10                     | 7           | ANB7                         | _         | -                | _       | _   | _         | T6IN(1)                       | _           | _       | _     | SDI2(1,5)<br>SDA2(1,3,4,5) | _   | CK1 <sup>(1,3)</sup> | _         | _    | IOCB7      | Υ             | _                      |
| RC0             | 16                     | 13          | ANC0                         | _         | C2IN0+           | _       | _   | _         | T3CKI(1)                      | _           | _       | _     | _                          | _   | _                    | _         | _    | IOCC0      | Υ             | -                      |
| RC1             | 15                     | 12          | ANC1                         | _         | C1IN1-           | _       | _   | _         | -                             | _           | _       | _     | _                          | _   | -                    | _         | _    | IOCC1      | Υ             | -                      |
| RC2             | 14                     | 11          | ANC2<br>ADACT <sup>(1)</sup> | _         | C1IN2-<br>C2IN2- | _       | _   | MDCARL(1) | T5CKI <sup>(1)</sup>          | _           | _       | _     | _                          | _   | _                    | _         | _    | IOCC2      | Υ             | -                      |
| RC3             | 7                      | 4           | ANC3                         | _         | C1IN3-<br>C2IN3- | _       | _   | _         | _                             | CCP2IN(1)   | _       | _     | _                          | _   | -                    | CLCIN1(1) | _    | IOCC3      | Y             | _                      |
| RC4             | 6                      | 3           | ANC4                         | _         | _                | _       | _   | _         | _                             | _           | _       | _     | _                          | _   | _                    | _         | _    | IOCC4      | Υ             | _                      |
| RC5             | -                      | 2           | ANC5                         | _         | _                | _       | _   | MDCARH(1) | <sub>T4IN</sub> (1)           | CCP1IN(1)   | _       | _     |                            | _   | _                    | _         |      | IOCC5      | $\overline{}$ | _                      |
| RC6             | -                      | 5           | ANC6                         |           | _                | _       | _   | _         | _                             | _           | _       | _     | SS1(1)                     | _   | _                    | _         |      | IOCC6      | $\rightarrow$ | _                      |
| RC7             | -                      | 6           | ANC7                         |           | <u> </u>         | _       | _   | _         | _                             | _           | _       | _     | _                          | _   | _                    | _         |      | IOCC7      |               | _                      |
| V <sub>DD</sub> |                        | 18          |                              |           | _                | _       | _   | _         | _                             | _           | _       | _     | _                          |     | _                    | _         | _    | _          | _             | V <sub>DD</sub>        |
| VSS<br>OUT(2)   | _                      |             | ADCGRDA                      | _         | C1OUT            | NCO1OUT | _   | DSM1OUT   | TMR0OUT                       | CCP1OUT     |         | CWG1A | SD01                       | _   | DT1(3)               | CLC10UT   | CLKR | _          | _             | V <sub>SS</sub>        |
|                 | _                      | _           | ADCGRDB                      | _         | C2OUT            | _       | _   | _         | _                             | CCP2OUT     | PWM7OUT | CWG1B | SCK1                       | _   | CK1(3)               | CLC2OUT   | _    | _          | _             | _                      |

| O/I | 20-pin PDIP/SOIC/TSSOP<br>20-pin UQFN | ADC | Reference | Comparator | NCO | DAC | DSM | Timers | CCP     | PWM | CWG            | MSSP    | ZCD | EUSART | CLC     | CLKR | Interrupts | Pull-up | Basic |
|-----|---------------------------------------|-----|-----------|------------|-----|-----|-----|--------|---------|-----|----------------|---------|-----|--------|---------|------|------------|---------|-------|
|     |                                       | _   | _         | _          | _   | _   | _   | _      | CCP3OUT | _   | CWG1C          | SCL1(3) | _   | TX1    | CLC3OUT | _    | _          | _       | _     |
|     |                                       | _   | _         | _          | _   | _   | _   | _      | CCP4OUT | _   | CWG1D<br>CWG2D | SDA1(3) | _   | _      | CLC4OUT | _    | _          | _       | _     |

#### Note:

- 1. This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.
- 2. All digital output signals shown in these rows are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options.
- 3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
- 4. These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.
- 5. MSSP2 is not available on the PIC16(L)F18424 or PIC16(L)F18444 devices.

#### 3 28-Pin Allocation Table

| ľO  | 28-pin PDIP/SOIC/TSSOP | 28-pin UQFN | ADC  | Reference | Comparator       | NCO | DAC                   | MSG                   | Timers   | d 00      | PWM | CWG       | MSSP   | ZCD  | EUSART | сгс       | CLKR | Interrupts | Pull-up | Basic          |
|-----|------------------------|-------------|------|-----------|------------------|-----|-----------------------|-----------------------|----------|-----------|-----|-----------|--------|------|--------|-----------|------|------------|---------|----------------|
| RA0 | 2                      | 27          | ANA0 | _         | C1IN0-<br>C2IN0- | _   | _                     | _                     | _        | _         | _   | _         | _      | _    | _      | CLCIN0(1) | _    | IOCA0      | Y       | _              |
| RA1 | 3                      | 28          | ANA1 | _         | C1IN1-<br>C2IN1- | _   | _                     | _                     | -        | _         | _   | _         | _      | _    | _      | CLCIN1(1) | _    | IOCA1      | Υ       | _              |
| RA2 | 4                      | 1           | ANA2 | ADCVREF-  | C1IN0+<br>C2IN0+ | _   | DAC1VREF-<br>DAC1OUT1 | _                     | _        | _         | _   | _         | _      | _    | _      | _         | _    | IOCA2      | Y       | _              |
| RA3 | 5                      | 2           | ANA3 | ADCVREF+  | C1IN1+           | _   | DAC1VREF+             | MDCARL(1)             |          |           | _   | _         | _      | _    | _      | _         | _    | IOCA3      | Υ       | _              |
| RA4 | 6                      | _           | ANA4 | _         | _                | _   | _                     | MDCARH <sup>(1)</sup> | T0CKI(1) | CCP5IN(1) | _   | _         | -      |      | _      |           | _    | IOCA4      | _       |                |
| RA5 | 7                      |             | ANA5 | _         | _                | _   | -                     | MDSRC <sup>(1)</sup>  | -        | _         | _   | _         | SS1(1) | _    | _      | _         | _    | IOCA5      |         | _              |
| RA6 | 10                     | 7           | ANA6 | _         | _                | _   | _                     | _                     | _        | _         | _   | _         | _      | _    | _      | _         | _    | IOCA6      | Y       | OSC2<br>CLKOUT |
| RA7 | 9                      | 6           | ANA7 | -         | _                | _   | =                     | -                     | -        | _         | _   | -         | _      | _    | _      | -         | _    | IOCA7      | Y       | OSC1           |
| RB0 | 21                     | 18          | ANB0 | _         | C2IN1+           | _   | _                     | _                     | _        | CCP4IN(1) | _   | CWG1IN(1) | _      | ZCD1 | _      | _         | _    | IOCB0      | Υ       | INTO(1)        |

|                 |                        | _           |                  |           |                  |         |          |         |                                        |           |         |                         |                                              |     |                    |                            |      |            |         | _               |
|-----------------|------------------------|-------------|------------------|-----------|------------------|---------|----------|---------|----------------------------------------|-----------|---------|-------------------------|----------------------------------------------|-----|--------------------|----------------------------|------|------------|---------|-----------------|
| I/O             | 28-pin PDIP/SOIC/TSSOP | 28-pin UQFN | ADC              | Reference | Comparator       | NCO     | DAC      | DSM     | Timers                                 | CCP       | PWM     | сме                     | MSSP                                         | ZCD | EUSART             | CLC                        | CLKR | Interrupts | Pull-up | Basic           |
| RB1             | 22                     |             | ANB1             | _         | C1IN3-<br>C2IN3- | _       | -        | -       | -                                      | _         | _       | CWG2IN(1)               | SCK2 <sup>(1)</sup><br>SCL2 <sup>(1,3)</sup> | -   | -                  | -                          | -    | IOCB1      | Y       | -               |
| RB2             | 23                     | 20          | ANB2             | _         | -                | _       | _        | _       | -                                      | _         | _       | CWG3IN(1)               | SDI2(1)<br>SDA2(1,3)SS2(1)                   | -   | -                  | _                          | _    | IOCB2      | Y       | _               |
| RB3             | 24                     | 21          | ANB3             | _         | C1IN2-<br>C2IN2- | _       | -        | _       | -                                      | _         | _       | _                       | _                                            | _   | _                  | _                          | _    | IOCB3      | Y       | _               |
| RB4             | 25                     | 22          | ANB4<br>ADACT(1) | _         | _                | _       | _        | _       | T5G(1) SMT2WIN(1)                      | _         | _       | _                       | -                                            | _   | _                  | _                          | _    | IOCB4      | Y       | -               |
| RB5             | 26                     | 23          | ANB5             | _         | -                | _       | -        | _       | T1G(1) SMT2SIG(1)                      | CCP3IN(1) | _       | _                       | -                                            | _   | _                  | _                          | _    | IOCB5      | Y       | _               |
| RB6             | 27                     | 24          | ANB6             | _         | _                | _       | _        | _       | -                                      | _         | _       | _                       | -                                            | _   | CK2(1,3)           | CLCIN2(1)                  | _    | IOCB6      | Y       | ICSPCLK         |
| RB7             | 28                     | 25          | ANB7             | _         | _                | _       | DAC1OUT2 | _       | T6IN(1)                                | _         | _       | _                       | -                                            | -   | RX2(1)<br>DT2(1,3) | _                          | _    | IOCB7      | Y       | ICSPDAT         |
| RC0             | 11                     | 8           | ANC0             | _         | _                | _       | -        | _       | T1CKI(1)  T3CKI(1)  T3G(1)  SMT1WIN(1) | _         | _       | _                       | -                                            | _   | _                  | _                          | _    | IOCC0      | Y       | sosco           |
| RC1             | 12                     | 9           | ANC1             | _         | _                | _       | _        | _       | SMT1SIG(1)                             | CCP2IN(1) | _       | _                       | _                                            | _   | _                  | _                          | _    | IOCC1      | Υ       | SOSCI           |
| RC2             | 13                     | 10          | ANC2             | _         | _                | _       | _        | _       | T5CKI(1)                               | CCP1IN(1) | _       | _                       | _                                            | _   | _                  | _                          | _    | IOCC2      | Υ       | _               |
| RC3             | 14                     | 11          | ANC3             | _         | _                | _       | -        | _       | T2IN(1)                                | _         | -       | _                       | SCK1(1)<br>SCL1(1,3)                         | -   | -                  | _                          | _    | ЮССЗ       | Y       | -               |
| RC4             | 15                     | 12          | ANC4             | _         | _                | _       | _        | _       | _                                      | _         | _       | _                       | SDI1(1)<br>SDA1(1,3)                         | _   | _                  | _                          | _    | IOCC4      | Y       | _               |
| RC5             | 16                     |             | ANC5             | _         | _                | _       | _        | _       | T4IN(1)                                | _         | _       | _                       | -                                            | _   | _                  | —<br>CK4(1.3)              | _    | IOCC5      |         | _               |
| RC6             | 18                     | 15          | ANC6             | _         | _                | _       | <u> </u> | _       | _                                      | _         | _       | _                       | _                                            | _   | _                  | CK1(1,3)  RX1(1)  DT1(1,3) | _    | IOCC6      |         | _               |
| RE3             |                        | 26          | _                | _         | _                | _       | _        | _       | _                                      | _         | _       | _                       | -                                            | -   | -                  | _                          | -    | IOCE3      | Y       | MCLR<br>VPP     |
| V <sub>DD</sub> | 20                     |             | _                | _         |                  | _       | _        | _       | _                                      | _         | _       | _                       | _                                            | _   | _                  | _                          | _    | _          |         | V <sub>DD</sub> |
| V <sub>SS</sub> | 19                     | 5<br>16     | _                | _         | _                | _       | _        | _       | _                                      | _         | _       | _                       | _                                            | _   | _                  | _                          | _    | _          | _       | V <sub>SS</sub> |
| OUT(2)          |                        |             |                  | _         |                  | NCO1OUT | -        | DSM1OUT | TMR0OUT                                | CCP1OUT   | PWM6OUT | CWG1A<br>CWG2A<br>CWG3A | SDO1<br>SDO2                                 | -   | DT1(3)             | CLC1OUT                    | CLKR |            |         | _               |

| <u> </u> | 9 | 28-pin PDIP/SOIC/TSSOP | 28-pin UQFN | ADC     | Reference | Comparator | NCO | DAC | DSM | Timers | GCC     | Mwd     | омо                     | MSSP                                       | ZCD | EUSART     | ОГС     | CLKR | Interrupts | Pull-up | Basic |
|----------|---|------------------------|-------------|---------|-----------|------------|-----|-----|-----|--------|---------|---------|-------------------------|--------------------------------------------|-----|------------|---------|------|------------|---------|-------|
|          |   |                        |             | ADCGRDB | -         | C2OUT      | _   | _   | _   | _      | CCP2OUT | PWM7OUT | CWG1B CWG2B CWG3B       | SCK1<br>SCK2                               | _   | CK1(3)     | CLC2OUT | _    | _          | _       | _     |
|          |   | _                      |             | -       | -         | _          | _   | _   | _   | _      | CCP3OUT | _       | CWG1C<br>CWG2C<br>CWG3C | SCL1 <sup>(3)</sup><br>SCL2 <sup>(3)</sup> | _   | TX1<br>TX2 | CLC3OUT | _    | _          | _       | _     |
|          |   | _                      | _           | -       | -         | _          | _   | _   | _   | _      | CCP4OUT | _       | CWG1D<br>CWG2D<br>CWG3D | SDA1 <sup>(3)</sup><br>SDA2 <sup>(3)</sup> | _   | _          | CLC4OUT | _    | _          | _       | _     |
|          |   | _                      | _           | _       | _         | _          | _   | _   | _   | _      | CCP5OUT | _       | _                       | _                                          | _   | _          | _       | _    |            | -       | _     |

#### Note:

- 1. This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.
- 2. All digital output signals shown in these rows are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options.
- 3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

## The Microchip Web Site

Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

## Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.

 Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

## **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-2115-3

## **Quality Management System Certified by DNV**

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC               | ASIA/PACIFIC            | EUROPE                |
|---------------------------|----------------------------|-------------------------|-----------------------|
| Corporate Office          | Asia Pacific Office        | China - Xiamen          | Austria - Wels        |
| 2355 West Chandler Blvd.  | Suites 3707-14, 37th Floor | Tel: 86-592-2388138     | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | Tower 6, The Gateway       | Fax: 86-592-2388130     | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Harbour City, Kowloon      | China - Zhuhai          | Denmark - Copenhagen  |
| Fax: 480-792-7277         | Hong Kong                  | Tel: 86-756-3210040     | Tel: 45-4450-2828     |
| Technical Support:        | Tel: 852-2943-5100         | Fax: 86-756-3210049     | Fax: 45-4485-2829     |
| http://www.microchip.com/ | Fax: 852-2401-3431         | India - Bangalore       | Finland - Espoo       |
| support                   | Australia - Sydney         | Tel: 91-80-3090-4444    | Tel: 358-9-4520-820   |
| Web Address:              | Tel: 61-2-9868-6733        | Fax: 91-80-3090-4123    | France - Paris        |
| www.microchip.com         | Fax: 61-2-9868-6755        | India - New Delhi       | Tel: 33-1-69-53-63-20 |
| Atlanta                   | China - Beijing            | Tel: 91-11-4160-8631    | Fax: 33-1-69-30-90-79 |
| Duluth, GA                | Tel: 86-10-8569-7000       | Fax: 91-11-4160-8632    | France - Saint Cloud  |
| Tel: 678-957-9614         | Fax: 86-10-8528-2104       | India - Pune            | Tel: 33-1-30-60-70-00 |
| Fax: 678-957-1455         | China - Chengdu            | Tel: 91-20-3019-1500    | Germany - Garching    |
| Austin, TX                | Tel: 86-28-8665-5511       | Japan - Osaka           | Tel: 49-8931-9700     |
| Tel: 512-257-3370         | Fax: 86-28-8665-7889       | Tel: 81-6-6152-7160     | Germany - Haan        |
| Boston                    | China - Chongqing          | Fax: 81-6-6152-9310     | Tel: 49-2129-3766400  |
| Westborough, MA           | Tel: 86-23-8980-9588       | Japan - Tokyo           | Germany - Heilbronn   |
| Tel: 774-760-0087         | Fax: 86-23-8980-9500       | Tel: 81-3-6880- 3770    | Tel: 49-7131-67-3636  |
| Fax: 774-760-0088         | China - Dongguan           | Fax: 81-3-6880-3771     | Germany - Karlsruhe   |
| Chicago                   | Tel: 86-769-8702-9880      | Korea - Daegu           | Tel: 49-721-625370    |
| Itasca, IL                | China - Guangzhou          | Tel: 82-53-744-4301     | Germany - Munich      |
| Tel: 630-285-0071         | Tel: 86-20-8755-8029       | Fax: 82-53-744-4302     | Tel: 49-89-627-144-0  |
| Fax: 630-285-0075         | China - Hangzhou           | Korea - Seoul           | Fax: 49-89-627-144-44 |
| Dallas                    | Tel: 86-571-8792-8115      | Tel: 82-2-554-7200      | Germany - Rosenheim   |
| Addison, TX               | Fax: 86-571-8792-8116      | Fax: 82-2-558-5932 or   | Tel: 49-8031-354-560  |
| Tel: 972-818-7423         | China - Hong Kong SAR      | 82-2-558-5934           | Israel - Ra'anana     |
| Fax: 972-818-2924         | Tel: 852-2943-5100         | Malaysia - Kuala Lumpur | Tel: 972-9-744-7705   |
| Detroit                   | Fax: 852-2401-3431         | Tel: 60-3-6201-9857     | Italy - Milan         |
| Novi, MI                  | China - Nanjing            | Fax: 60-3-6201-9859     | Tel: 39-0331-742611   |
| Tel: 248-848-4000         | Tel: 86-25-8473-2460       | Malaysia - Penang       | Fax: 39-0331-466781   |
| Houston, TX               | Fax: 86-25-8473-2470       | Tel: 60-4-227-8870      | Italy - Padova        |
| Tel: 281-894-5983         | China - Qingdao            | Fax: 60-4-227-4068      | Tel: 39-049-7625286   |
| Indianapolis              | Tel: 86-532-8502-7355      | Philippines - Manila    | Netherlands - Drunen  |
| Noblesville, IN           | Fax: 86-532-8502-7205      | Tel: 63-2-634-9065      | Tel: 31-416-690399    |
| Tel: 317-773-8323         | China - Shanghai           | Fax: 63-2-634-9069      | Fax: 31-416-690340    |
| Fax: 317-773-5453         | Tel: 86-21-3326-8000       | Singapore               | Norway - Trondheim    |
| Tel: 317-536-2380         | Fax: 86-21-3326-8021       | Tel: 65-6334-8870       | Tel: 47-7289-7561     |
| Los Angeles               | China - Shenyang           | Fax: 65-6334-8850       | Poland - Warsaw       |
| Mission Viejo, CA         | Tel: 86-24-2334-2829       | Taiwan - Hsin Chu       | Tel: 48-22-3325737    |
| Tel: 949-462-9523         | Fax: 86-24-2334-2393       | Tel: 886-3-5778-366     | Romania - Bucharest   |
| Fax: 949-462-9608         | China - Shenzhen           | Fax: 886-3-5770-955     | Tel: 40-21-407-87-50  |
| Tel: 951-273-7800         | Tel: 86-755-8864-2200      | Taiwan - Kaohsiung      | Spain - Madrid        |
| Raleigh, NC               | Fax: 86-755-8203-1760      | Tel: 886-7-213-7830     | Tel: 34-91-708-08-90  |
| Tel: 919-844-7510         | China - Wuhan              | Taiwan - Taipei         | Fax: 34-91-708-08-91  |
| New York, NY              | Tel: 86-27-5980-5300       | Tel: 886-2-2508-8600    | Sweden - Gothenberg   |
| Tel: 631-435-6000         | Fax: 86-27-5980-5118       | Fax: 886-2-2508-0102    | Tel: 46-31-704-60-40  |
| San Jose, CA              | China - Xian               | Thailand - Bangkok      | Sweden - Stockholm    |
| Tel: 408-735-9110         | Tel: 86-29-8833-7252       | Tel: 66-2-694-1351      | Tel: 46-8-5090-4654   |
| Tel: 408-436-4270         | Fax: 86-29-8833-7256       | Fax: 66-2-694-1350      | UK - Wokingham        |
| Canada - Toronto          |                            |                         | Tel: 44-118-921-5800  |
| Tel: 905-695-1980         |                            |                         | Fax: 44-118-921-5820  |
| Fax: 905-695-2078         |                            |                         |                       |
|                           |                            | I                       | I                     |