



SLLS882-JUNE 2008

#### www.ti.com

# 3.3-V/5-V HIGH-SPEED DIGITAL ISOLATORS

### FEATURES

- Controlled Baseline
  - One Assembly Site
  - One Test Site
  - One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- 4000-V<sub>(peak)</sub> Isolation
  - UL 1577, IEC 60747-5-2 (VDE 0884, Rev. 2) IEC 61010-1
  - 50-kV/µs Transient Immunity Typical
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- Signaling Rate 0 Mbps to 150 Mbps
  - Low Propagation Delay
  - Low Pulse Skew (Pulse-Width Distortion)
- Low-Power Sleep Mode
- High Electromagnetic Immunity
- Low Input Current Requirement
- Failsafe Output
- Drop-In Replacement for Most Opto and Magnetic Isolators

## APPLICATIONS

- Industrial Fieldbus
  - Modbus
  - Profibus
  - DeviceNet<sup>™</sup> Data Buses
  - Smart Distributed Systems (SDS™)
- Computer Peripheral Interface
- Servo Control Interface
- Data Acquisition

## **DESCRIPTION/ORDER INFORMATION**

The ISO721, ISO721M, ISO722, and ISO722M are digital isolators with a logic input and output buffer separated by a silicon oxide  $(SiO_2)$  insulation barrier. This barrier provides galvanic isolation of up to 4000 V. Used in conjunction with isolated power supplies, these devices prevent noise currents on a data bus or other circuits from entering the local ground, and interfering with or damaging sensitive circuitry.

A binary input signal is conditioned, translated to a balanced signal, then differentiated by the capacitive isolation barrier. Across the isolation barrier, a differential comparator receives the logic transition information, then sets or resets a flip-flop and the output circuit accordingly. A periodic update pulse is sent across the barrier to ensure the proper dc level of the output. If this dc-refresh pulse is not received for more than 4  $\mu$ s, the input is assumed to be unpowered or not being actively driven, and the failsafe circuit drives the output to a logic high state.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SDS is a trademark of Honeywell. DeviceNet is a trademark of Open Devicenet Vendors Association, Inc.

#### SLLS882-JUNE 2008

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**FUNCTION DIAGRAM** 



The symmetry of the dielectric and capacitor within the integrated circuitry provides for close capacitive matching, and allows fast transient voltage changes between the input and output grounds without corrupting the output. The small capacitance and resulting time constant provide for fast operation with signaling rates<sup>(2)</sup> from 0 Mbps (dc) to 100 Mbps for the ISO721/ISO722, and 0 Mbps to 150 Mbps with the ISO721M/ISO722M.

These devices require two supply voltages of 3.3 V, 5 V, or any combination. All inputs are 5-V tolerant when supplied from a 3.3-V supply and all outputs are 4-mA CMOS.

The ISO721 has TTL input thresholds and a noise-filter at the input that prevents transient pulses of up to 2 ns in duration from being passed to the output of the device.

The ISO721M has CMOS  $V_{CC}/2$  input thresholds, but do not have the noise filter and the additional propagation delay. These features of the ISO721M also provide for reduced jitter operation.

The ISO721M is characterized for operation over the ambient temperature range of -55°C to 125°C.

(2) The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

2

XAS

NSTRUMENTS

www.ti.com



SLLS882-JUNE 2008

www.ti.com

#### D PACKAGE ISO721, ISO721M (TOP VIEW)



D PACKAGE

ISO722, ISO722M (TOP VIEW)



### AVAILABLE OPTIONS<sup>(1)</sup>

| PRODUCT <sup>(2)</sup> | OUTPUT<br>ENABLED | INPUT<br>THRESHOLDS | NOISE<br>FILTER | PACKAGE | TOP-SIDE<br>MARKING | ORDERING NUMBER     | GREEN      |
|------------------------|-------------------|---------------------|-----------------|---------|---------------------|---------------------|------------|
| ISO721 <sup>(3)</sup>  | NO                | TTL                 | YES             | SOIC-8  | -                   | -                   |            |
| ISO721M                | NO                | CMOS                | NO              | SOIC-8  | 721MEP              | ISO721MMDREP (reel) | Pb Free    |
| ISO722 <sup>(3)</sup>  | YES               | TTL                 | YES             | SOIC-8  | -                   | -                   | Sb/Br Free |
| ISO722M <sup>(3)</sup> | YES               | CMOS                | NO              | SOIC-8  | -                   | -                   |            |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(3) Product Preview

#### **REGULATORY INFORMATION**

| VDE                                  | CSA                                                      | UL                                                                    |
|--------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|
| Certified according to IEC 60747-5-2 | Approved under CSA Component<br>Acceptance Notice: CA-5A | Recognized under 1577<br>Component Recognition Program <sup>(1)</sup> |
| File Number: 40014131                | File Number: 1698195                                     | File Number: E181974                                                  |

(1) Production tested  $\ge$  3000 V<sub>RMS</sub> for 1 second in accordance with UL 1577.

SLLS882-JUNE 2008

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                 |                                   |                                     |                                          |          | UNIT          |
|-----------------|-----------------------------------|-------------------------------------|------------------------------------------|----------|---------------|
| V <sub>CC</sub> | Supply voltage <sup>(2)</sup> , \ | / <sub>CC1</sub> , V <sub>CC2</sub> |                                          |          | –0.5 V to 6 V |
| VI              | Voltage at IN, OUT                | , or EN terminal                    |                                          |          | –0.5 V to 6 V |
| Io              | Output Current                    | ±15 mA                              |                                          |          |               |
| ESD             | Electrostatic                     | Human-Body Model                    | JEDEC Standard 22, Test Method A114-C.01 | All pins | ±2 kV         |
| ESD             | discharge                         | Charged-Device Model                | JEDEC Standard 22, Test Method C101      | Airpins  | ±1 kV         |
| TJ              | Maximum junction                  | temperature                         |                                          |          | 170°C         |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values. Vrms values are not listed in this publication.

### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                                     |                                       | MIN                 | TYP MAX             | UNIT |  |
|-----------------|-----------------------------------------------------|---------------------------------------|---------------------|---------------------|------|--|
| V               |                                                     |                                       | 4.5                 | 5.5                 | V    |  |
| V <sub>CC</sub> | Supply voltage, $V_{CC1}$ , $V_{CC2}$               |                                       | 3                   | 3.6                 | v    |  |
| I <sub>OH</sub> | High-level output current                           |                                       |                     | 4                   | mA   |  |
| I <sub>OL</sub> | Low-level output current                            |                                       | -4                  |                     |      |  |
|                 | lancet acceler constate                             | ISO72x                                | 10                  |                     |      |  |
| t <sub>ui</sub> | Input pulse width                                   | ISO72xM                               | 6.67                |                     | ns   |  |
| VIH             | High-level input voltage (IN, EN)                   | 10070                                 | 2                   | V <sub>CC</sub>     |      |  |
| VIL             | Low-level input voltage (IN, EN)                    | i) ISO72x                             | 0                   | 0.8                 | V    |  |
| V <sub>IH</sub> | High-level input voltage (IN, EN)                   | 10070-14                              | 0.7 V <sub>CC</sub> | V <sub>CC</sub>     | V    |  |
| VIL             | Low-level input voltage (IN, EN)                    | - IOS72xM                             | 0                   | 0.3 V <sub>CC</sub> | V    |  |
| TJ              | Junction temperature                                | See the Thermal Characteristics table |                     | 150                 | °C   |  |
| н               | External magnetic field intensity per certification | EC 61000-4-8 and IEC 61000-4-9        |                     | 1000                | A/m  |  |

### IEC 60747-5-2 INSULATION CHARACTERISTICS<sup>(1)</sup>

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                          | TEST CONDITIONS                                                                                                       | SPECIFICATIONS   | UNIT |
|-----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------|------|
| VIORM           | Maximum working insulation voltage |                                                                                                                       | 560              | V    |
|                 |                                    | After Input/Output Safety Test Subgroup 2/3<br>$V_{PR} = V_{IORM} \times 1.2$ , t = 10 s,<br>Partial discharge < 5 pC | 672              | V    |
| V <sub>PR</sub> | Input to output test voltage       | Method a, $V_{PR} = V_{IORM} \times 1.6$ ,<br>Type and sample test with t = 10 s,<br>Partial discharge < 5 pC         | 896              | V    |
|                 |                                    | Method b1, $V_{PR} = V_{IORM} \times 1.875$ ,<br>100 % Production test with t = 1 s,<br>Partial discharge < 5 pC      | 1050             | V    |
| VIOTM           | Transient overvoltage              | t = 60 s                                                                                                              | 4000             | V    |
| R <sub>S</sub>  | Insulation resistance              | $V_{IO} = 500 \text{ V at } T_S$                                                                                      | >10 <sup>9</sup> | Ω    |
|                 | Pollution degree                   |                                                                                                                       | 2                |      |

(1) Climatic Classification 40/125/21



SLLS882-JUNE 2008

www.ti.com

### ELECTRICAL CHARACTERISTICS: $V_{CC1}$ and $V_{CC2}$ 5 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAME                          | TER             | TEST CONDITIONS                                | MIN                   | TYP | MAX | UNIT  |  |
|---------------------|---------------------------------|-----------------|------------------------------------------------|-----------------------|-----|-----|-------|--|
|                     | )/ sumply sumpt                 | Quiescent       |                                                |                       | 0.5 | 1   | 0     |  |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current | 25 Mbps         | $V_{I} = V_{CC}$ or 0 V, No load               |                       | 2   | 4   | mA    |  |
|                     | V oursely ourrest               | Quiescent       | $V_{I} = V_{CC}$ or 0 V, No load               |                       | 8   | 12  | ~ ^   |  |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current | 25 Mbps         | $V_{I} = V_{CC}$ or 0 V, No load               |                       | 10  | 14  | mA    |  |
| V                   |                                 |                 | I <sub>OH</sub> = -4 mA, See Figure 1          | V <sub>CC</sub> – 0.8 | 4.6 |     | V     |  |
| V <sub>ОН</sub>     | High-level output voltage       |                 | $I_{OH} = -20 \ \mu A$ , See Figure 1          | V <sub>CC</sub> – 0.1 | 5   |     | v     |  |
| V                   |                                 |                 | I <sub>OL</sub> = 4 mA, See Figure 1           |                       | 0.2 | 0.4 | V     |  |
| V <sub>OL</sub>     | Low-level output voltage        |                 | $I_{OL} = 20 \ \mu A$ , See Figure 1           |                       | 0   | 0.1 | v     |  |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |                 |                                                |                       | 150 |     | mV    |  |
| I <sub>IH</sub>     | High-level input current        |                 | IN at 2 V                                      |                       |     | 10  | ۸     |  |
| IIL                 | Low-level input current         |                 | IN at 0.8 V                                    | -10                   |     |     | μA    |  |
| I <sub>OZ</sub>     | High-impedance output current   | ISO722, ISO722M | ĒN, IN at V <sub>CC</sub>                      |                       | 1   |     | μΑ    |  |
| CI                  | Input capacitance to grou       | ind             | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$ |                       | 1   |     | pF    |  |
| CMTI                | Common-mode transient           | immunity        | $V_{I} = V_{CC}$ or 0 V, See Figure 5          | 25                    | 50  |     | kV/μs |  |

## SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ 5 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                    | PARAMETER                                                            |            |                                                               | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|------------------------------------|----------------------------------------------------------------------|------------|---------------------------------------------------------------|------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>                   | Propagation delay, low-to-high-level of                              | output     |                                                               |                              |     | 17  |     |      |
| t <sub>PHL</sub>                   | Propagation delay , high-to-low-level                                | output     | ISO72x                                                        |                              |     | 17  |     | ns   |
| t <sub>sk(p)</sub>                 | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |            |                                                               | EN at 0 V,                   |     | 0.5 |     |      |
| t <sub>PLH</sub>                   | Propagation delay, low-to-high-level of                              | output     |                                                               | See Figure 1                 | 2   | 10  | 16  |      |
| t <sub>PHL</sub>                   | Propagation delay, high-to-low-level of                              | output     | ISO721M                                                       |                              | 2   | 10  | 16  |      |
| t <sub>sk(p)</sub>                 | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |            |                                                               |                              |     | 0.5 | 1   |      |
| t <sub>sk(pp)</sub> <sup>(1)</sup> | Part-to-part skew                                                    |            |                                                               |                              |     |     | 3   | ns   |
| t <sub>r</sub>                     | Output signal rise time                                              |            |                                                               | EN at 0 V,                   |     | 1   |     | ns   |
| t <sub>f</sub>                     | Output signal fall time                                              |            |                                                               | See Figure 1                 |     | 1   |     | 115  |
| t <sub>pHZ</sub>                   | Sleep-mode propagation delay, high-level-to-high-mpedance output     |            |                                                               | See Figure 2                 |     | 8   |     | ns   |
| t <sub>pZH</sub>                   | Sleep-mode propagation delay,<br>high-impedance-to-high-level output |            | ISO722                                                        | See Figure 2                 |     | 4   |     | μs   |
| t <sub>pLZ</sub>                   | Sleep-mode propagation delay, low-level-to-high-impedance output     |            | ISO722M                                                       | Case Firmer 2                |     | 8   |     | ns   |
| t <sub>pZL</sub>                   | Sleep-mode propagation delay, high-impedance-to-low-level output     |            |                                                               | See Figure 3                 |     | 5   |     | μs   |
| t <sub>fs</sub>                    | Failsafe output delay time from input                                | power loss |                                                               | See Figure 4                 |     | 3   |     | μs   |
|                                    |                                                                      |            | 100 Mbps                                                      | NRZ data input, See Figure 6 |     | 2   |     |      |
|                                    | Deal to an element of the ""                                         | ISO72x     | 100 Mbps unrestricted bit run length data input, See Figure 6 |                              |     | 3   |     |      |
| t <sub>jit(PP)</sub>               | Peak-to-peak eye-pattern jitter                                      |            | 150 Mbps NRZ data input, See Figure 6                         |                              |     | 1   |     | ns   |
|                                    |                                                                      | ISO72xM    | 150 Mbps unrestricted bit run length data input, See Figure 6 |                              |     | 2   |     |      |

(1) t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

TEXAS INSTRUMENTS

www.ti.com

SLLS882-JUNE 2008

## ELECTRICAL CHARACTERISTICS: $V_{CC1}$ at 5 V, $V_{CC2}$ at 3.3 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMET                         | ER              | TEST CONDITIONS                                           | MIN                   | TYP | MAX | UNIT  |
|---------------------|---------------------------------|-----------------|-----------------------------------------------------------|-----------------------|-----|-----|-------|
|                     |                                 | Quiescent       |                                                           |                       | 0.5 | 1   |       |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current | 25 Mbps         | $V_{I} = V_{CC} \text{ or } 0 \text{ V}, \text{ No load}$ |                       | 2   | 4   | mA    |
|                     |                                 | Quiescent       | $V_{I} = V_{CC}$ or 0 V, No load                          |                       | 4   | 6.5 | ~ ^   |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current | 25 Mbps         | $V_{I} = V_{CC}$ or 0 V, No load                          |                       | 5   | 7.5 | mA    |
| V                   | High-level output voltage       |                 | I <sub>OH</sub> = -4 mA, See Figure 1                     | V <sub>CC</sub> - 0.4 | 3   |     | V     |
| V <sub>OH</sub>     | Figh-level output voltage       |                 | $I_{OH} = -20 \ \mu A$ , See Figure 1                     | V <sub>CC</sub> - 0.1 | 3.3 |     | v     |
| V                   |                                 |                 | I <sub>OL</sub> = 4 mA, See Figure 1                      |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output voltage        |                 | $I_{OL}$ = 20 µA, See Figure 1                            |                       | 0   | 0.1 | v     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |                 |                                                           |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current        |                 | IN at 2 V                                                 |                       |     | 10  | ۸     |
| $I_{  L }$          | Low-level input current         |                 | IN at 0.8 V                                               | -10                   |     |     | μA    |
| I <sub>OZ</sub>     | High-impedance output current   | ISO722, ISO722M | $\overline{\text{EN}}$ , IN at V <sub>CC</sub>            |                       | 1   |     | μΑ    |
| CI                  | Input capacitance to groun      | nd              | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$            |                       | 1   |     | pF    |
| CMTI                | Common-mode transient i         | mmunity         | $V_I = V_{CC}$ or 0 V, See Figure 5                       | 25                    | 40  |     | kV/μs |

## SWITCHING CHARACTERISTICS: $V_{CC1}$ at 5 V, $V_{CC2}$ at 3.3 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                    | PARAMETER                                                         |            |                                                               | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|------------------------------------|-------------------------------------------------------------------|------------|---------------------------------------------------------------|------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>                   | Propagation delay, low-to-high-level of                           | output     |                                                               |                              |     | 19  |     |      |
| t <sub>PHL</sub>                   | Propagation delay , high-to-low-level                             | output     | ISO72x                                                        |                              |     | 19  |     | ns   |
| t <sub>sk(p)</sub>                 | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                   |            |                                                               | EN at 0 V,                   |     | 0.5 |     |      |
| t <sub>PLH</sub>                   | Propagation delay, low-to-high-level of                           | output     |                                                               | See Figure 1                 | 3   | 12  | 20  |      |
| t <sub>PHL</sub>                   | Propagation delay, high-to-low-level of                           | output     | ISO721M                                                       |                              | 3   | 12  | 20  |      |
| t <sub>sk(p)</sub>                 | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                   |            |                                                               |                              |     | 0.5 | 1   |      |
| t <sub>sk(pp)</sub> <sup>(1)</sup> | Part-to-part skew                                                 |            |                                                               |                              |     |     | 5   | ns   |
| t <sub>r</sub>                     | Output signal rise time                                           |            |                                                               | EN at 0 V,                   |     | 2   |     | ns   |
| t <sub>f</sub>                     | Output signal fall time                                           |            |                                                               | See Figure 1                 |     | 2   |     | 115  |
| t <sub>pHZ</sub>                   | Sleep-mode propagation delay, high-level-to-high-mpedance output  |            |                                                               | See Figure 2                 |     | 11  |     | ns   |
| t <sub>pZH</sub>                   | Sleep-mode propagation delay, high-impedance-to-high-level output |            | ISO722                                                        | See Figure 2                 |     | 6   |     | μs   |
| t <sub>pLZ</sub>                   | Sleep-mode propagation delay, low-level-to-high-impedance output  |            | ISO722M                                                       | Case Firmer 2                |     | 13  |     | ns   |
| t <sub>pZL</sub>                   | Sleep-mode propagation delay, high-impedance-to-low-level output  |            |                                                               | See Figure 3                 |     | 6   |     | μs   |
| t <sub>fs</sub>                    | Failsafe output delay time from input                             | power loss |                                                               | See Figure 4                 |     | 3   |     | μs   |
|                                    |                                                                   |            | 100 Mbps I                                                    | NRZ data input, See Figure 6 |     | 2   |     |      |
|                                    | Deal to make our address """                                      | ISO72x     | 100 Mbps unrestricted bit run length data input, See Figure 6 |                              |     | 3   |     |      |
| t <sub>jit(PP)</sub>               | Peak-to-peak eye-pattern jitter                                   |            | 150 Mbps NRZ data input, See Figure 6                         |                              |     | 1   |     | ns   |
|                                    |                                                                   | ISO72xM    | 150 Mbps unrestricted bit run length data input, See Figure 6 |                              |     | 2   |     |      |

(1) t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



www.ti.com

SLLS882-JUNE 2008

## ELECTRICAL CHARACTERISTICS: $V_{CC1}$ at 3.3 V, $V_{CC2}$ at 5 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMET                         | ER              | TEST CONDITIONS                                           | MIN                   | TYP | MAX | UNIT  |
|---------------------|---------------------------------|-----------------|-----------------------------------------------------------|-----------------------|-----|-----|-------|
|                     | V oursely oursent               | Quiescent       |                                                           |                       | 0.3 | 0.5 | mA    |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current | 25 Mbps         | $V_{I} = V_{CC} \text{ or } 0 \text{ V}, \text{ No load}$ |                       | 1   | 2   | mA    |
| -                   |                                 | Quiescent       | $V_I = V_{CC}$ or 0 V, No load                            |                       | 8   | 12  | mA    |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current | 25 Mbps         | $V_I = V_{CC}$ or 0 V, No load                            |                       | 10  | 14  | ША    |
| V                   | High-level output voltage       |                 | I <sub>OH</sub> = -4 mA, See Figure 1                     | $V_{CC} - 0.8$        | 4.6 |     | V     |
| V <sub>OH</sub>     | High-level output voltage       |                 | $I_{OH} = -20 \ \mu A$ , See Figure 1                     | V <sub>CC</sub> - 0.1 | 5   |     | v     |
| V                   |                                 |                 | I <sub>OL</sub> = 4 mA, See Figure 1                      |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output voltage        |                 | $I_{OL}$ = 20 $\mu$ A, See Figure 1                       |                       | 0   | 0.1 | v     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |                 |                                                           |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current        |                 | IN at 2 V                                                 |                       |     | 10  |       |
| IIL                 | Low-level input current         |                 | IN at 0.8 V                                               | -10                   |     |     | μA    |
| I <sub>OZ</sub>     | High-impedance output current   | ISO722, ISO722M | $\overline{\text{EN}}$ , IN at V <sub>CC</sub>            |                       | 1   |     | μΑ    |
| CI                  | Input capacitance to grou       | Ind             | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$              |                       | 1   |     | pF    |
| CMTI                | Common-mode transient           | immunity        | $V_I = V_{CC}$ or 0 V, See Figure 5                       | 25                    | 40  |     | kV/μs |

## SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ at 3.3 V, $V_{\text{CC2}}$ at 5 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                    | PARAMETER                                                            |               |                                                               | TEST CONDITIONS                         | MIN | TYP | MAX | UNIT |
|------------------------------------|----------------------------------------------------------------------|---------------|---------------------------------------------------------------|-----------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>                   | Propagation delay, low-to-high-leve                                  | l output      |                                                               |                                         |     | 17  |     |      |
| t <sub>PHL</sub>                   | Propagation delay , high-to-low-leve                                 | el output     | ISO72x                                                        |                                         |     | 17  |     | ns   |
| t <sub>sk(p)</sub>                 | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |               |                                                               | EN at 0 V,                              |     | 0.5 |     |      |
| t <sub>PLH</sub>                   | Propagation delay, low-to-high-leve                                  | l output      |                                                               | See Figure 1                            | 3   | 12  | 21  |      |
| t <sub>PHL</sub>                   | Propagation delay, high-to-low-leve                                  | l output      | ISO721M                                                       |                                         | 3   | 12  | 21  |      |
| t <sub>sk(p)</sub>                 | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |               |                                                               |                                         |     | 0.5 | 1   |      |
| t <sub>sk(pp)</sub> <sup>(1)</sup> | Part-to-part skew                                                    |               |                                                               |                                         |     | 0   | 5   | ns   |
| t <sub>r</sub>                     | Output signal rise time                                              |               |                                                               | EN at 0 V,                              |     | 1   |     | 20   |
| t <sub>f</sub>                     | Output signal fall time                                              |               |                                                               | See Figure 1                            |     | 1   |     | ns   |
| t <sub>pHZ</sub>                   | Sleep-mode propagation delay,<br>high-level-to-high-mpedance output  | t             |                                                               | See Figure 2                            |     | 9   |     | ns   |
| t <sub>pZH</sub>                   | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | t             | ISO722                                                        | , i i i i i i i i i i i i i i i i i i i |     | 5   |     | μs   |
| t <sub>pLZ</sub>                   | Sleep-mode propagation delay, low-level-to-high-impedance output     |               | ISO722M                                                       |                                         |     | 9   |     | ns   |
| t <sub>pZL</sub>                   | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |               |                                                               | See Figure 3                            |     | 5   |     | μs   |
| t <sub>fs</sub>                    | Failsafe output delay time from input                                | ut power loss |                                                               | See Figure 4                            |     | 3   |     | μs   |
|                                    |                                                                      |               | 100 Mbps                                                      | NRZ data input, See Figure 6            |     | 2   |     |      |
|                                    | Deale to mark our matters ""                                         | ISO72x        | 100 Mbps unrestricted bit run length data input, See Figure 6 |                                         |     | 3   |     |      |
| t <sub>jit(PP)</sub>               | Peak-to-peak eye-pattern jitter                                      |               | 150 Mbps                                                      | NRZ data input, See Figure 6            |     | 1   |     | ns   |
|                                    |                                                                      | ISO72xM       | 150 Mbps unrestricted bit run length data input, See Figure 6 |                                         |     | 2   |     |      |

(1) t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

TEXAS INSTRUMENTS

www.ti.com

SLLS882-JUNE 2008

### ELECTRICAL CHARACTERISTICS: $V_{cc1}$ and $V_{cc2}$ at 3.3 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAME                          | TER             | TEST CONDITIONS                                           | MIN                   | TYP | MAX | UNIT  |
|---------------------|---------------------------------|-----------------|-----------------------------------------------------------|-----------------------|-----|-----|-------|
|                     | Manager and the second second   | Quiescent       |                                                           |                       | 0.3 | 0.5 |       |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current | 25 Mbps         | $V_{I} = V_{CC} \text{ or } 0 \text{ V}, \text{ No load}$ |                       | 1   | 2   | mA    |
|                     |                                 | Quiescent       | $V_{I} = V_{CC}$ or 0 V, No load                          |                       | 4   | 6.5 |       |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current | 25 Mbps         | $V_{I} = V_{CC}$ or 0 V, No load                          |                       | 5   | 7.5 | mA    |
| V                   | High lovel output voltage       | 2               | I <sub>OH</sub> = -4 mA, See Figure 1                     | $V_{CC} - 0.4$        | 3   |     | V     |
| V <sub>OH</sub>     | High-level output voltage       |                 | $I_{OH} = -20 \ \mu A$ , See Figure 1                     | V <sub>CC</sub> – 0.1 | 3.3 |     | v     |
| V                   |                                 |                 | I <sub>OL</sub> = 4 mA, See Figure 1                      |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output voltage        | ;               | $I_{OL} = 20 \ \mu A$ , See Figure 1                      |                       | 0   | 0.1 | v     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |                 |                                                           |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current        |                 | IN at 2 V                                                 |                       |     | 10  | ۸     |
| IIL                 | Low-level input current         |                 | IN at 0.8 V                                               | -10                   |     |     | μA    |
| I <sub>OZ</sub>     | High-impedance output current   | ISO722, ISO722M | ĒN, IN at V <sub>CC</sub>                                 |                       | 1   |     | μΑ    |
| CI                  | Input capacitance to gro        | bund            | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$              |                       | 1   |     | pF    |
| CMTI                | Common-mode transier            | it immunity     | $V_{I} = V_{CC}$ or 0 V, See Figure 5                     | 25                    | 40  |     | kV/μs |

## SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 3.3 V OPERATION

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                           |            |                                                               | TEST CONDITIONS                              | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------------------------------------------|------------|---------------------------------------------------------------|----------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>     | Propagation delay, low-to-high-level                                | output     |                                                               |                                              |     | 20  |     |      |
| t <sub>PHL</sub>     | Propagation delay , high-to-low-level                               | output     | ISO72x                                                        |                                              |     | 20  |     | ns   |
| t <sub>sk(p)</sub>   | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                     |            |                                                               | EN at 0 V,                                   |     | 0.5 |     | I    |
| t <sub>PLH</sub>     | Propagation delay, low-to-high-level                                | output     |                                                               | See Figure 1                                 | 3   | 12  | 25  |      |
| t <sub>PHL</sub>     | Propagation delay, high-to-low-level                                | output     | ISO721M                                                       |                                              | 3   | 12  | 25  |      |
| t <sub>sk(p)</sub>   | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                     |            |                                                               |                                              |     | 0.5 | 1   | L    |
| $t_{sk(pp)}^{(1)}$   | Part-to-part skew                                                   |            |                                                               |                                              |     |     | 5   | ns   |
| t <sub>r</sub>       | Output signal rise time                                             |            |                                                               | EN at 0 V,                                   |     | 2   |     | ns   |
| t <sub>f</sub>       | Output signal fall time                                             |            |                                                               | See Figure 1                                 |     | 2   |     | 115  |
| t <sub>pHZ</sub>     | Sleep-mode propagation delay, high-level-to-high-mpedance output    |            |                                                               | See Figure 2                                 |     | 13  |     | ns   |
| t <sub>pZH</sub>     | Sleep-mode propagation delay, high-impedance-to-high-level output   |            |                                                               |                                              |     | 6   |     | μs   |
| t <sub>pLZ</sub>     | Sleep-mode propagation delay, low-level-to-high-impedance output    |            | ISO722M                                                       | Coo Firmer 2                                 |     | 13  |     | ns   |
| t <sub>pZL</sub>     | Sleep-mode propagation delay,<br>high-impedance-to-low-level output |            |                                                               | See Figure 3                                 |     | 6   |     | μs   |
| t <sub>fs</sub>      | Failsafe output delay time from input                               | power loss |                                                               | See Figure 4                                 |     | 3   |     | μs   |
|                      |                                                                     |            | 100 Mbps                                                      | NRZ data input, See Figure 6                 |     | 2   |     |      |
|                      | Deals to peak our pottom: ""                                        | ISO72x     | 100 Mbps unrestricted bit run length data input, See Figure 6 |                                              |     | 3   |     |      |
| t <sub>jit(PP)</sub> | Peak-to-peak eye-pattern jitter                                     |            | 150 Mbps                                                      | NRZ data input, See Figure 6                 |     | 1   |     | ns   |
| L                    |                                                                     | ISO72xM    | 150 Mbps<br>input, See                                        | unrestricted bit run length data<br>Figure 6 |     | 2   |     | L    |

(1) t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



SLLS882-JUNE 2008



### PARAMETER MEASUREMENT INFORMATION







Figure 2. ISO722 Sleep-Mode High-Level Output Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 50 kHz, 50% duty cycle,  $t_r \le 3$  ns,  $t_f \le 3$  ns,  $Z_O = 50 \Omega$ .
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 3. ISO722 Sleep-Mode Low-Level Output Test Circuit and Voltage Waveforms



www.ti.com

### PARAMETER MEASUREMENT INFORMATION (continued)



NOTE:  $V_I$  transition time is 100 ns

Figure 4. Failsafe Delay Time Test Circuit and Voltage Waveforms



NOTE: Pass/Fail criteria is no change in Vo.





www.ti.com

#### SLLS882-JUNE 2008





NOTE: Bit pattern run length is  $2^{16} - 1$ . Transition Time is 800 ps. NRZ data input has no more than five consecutive ones or zeros.

#### Figure 6. Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform

SLLS882-JUNE 2008

## **DEVICE INFORMATION**

#### **PACKAGE CHARACTERISTICS**

|                 | PARAMETER                                        | TEST CONDITIONS                                                                                                                      | MIN   | TYP               | MAX | UNIT |
|-----------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-----|------|
| L(101)          | Minimum air gap (Clearance) <sup>(1)</sup>       | Shortest terminal to terminal distance through air                                                                                   | 4.8   |                   |     | mm   |
| L(102)          | Minimum external tracking (Creepage)             | Shortest terminal to terminal distance across the package surface                                                                    | 4.3   |                   |     | mm   |
| C <sub>TI</sub> | Tracking resistance (comparative tracking index) | DIN IEC 60112/VDE 0303 Part 1                                                                                                        | ≥ 175 |                   |     | V    |
|                 | Minimum internal gap (internal clearance)        | Distance through insulation                                                                                                          | 0.008 |                   |     | mm   |
| R <sub>IO</sub> | Isolation resistance                             | Input to output, $V_{IO}$ = 500 V, all pins on each side of the barrier tied together creating a two-terminal device, $T_A$ < 100 °C |       | >10 <sup>12</sup> |     | Ω    |
| 10              |                                                  | Input to output, $V_{IO} = 500 \text{ V}$ ,<br>100°C $\leq T_A < T_A \text{ max}$ .                                                  |       | >10 <sup>11</sup> |     | Ω    |
| C <sub>IO</sub> | Barrier capacitance<br>Input-to-output           | $V_{I} = 0.4 \sin (4E6\pi t)$                                                                                                        |       | 1                 |     | pF   |
| CI              | Input capacitance to ground                      | V <sub>I</sub> = 0.4 sin (4E6πt)                                                                                                     |       | 1                 |     | pF   |

(1) Creepage and clearance requirements are applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board do not reduce this distance.

Creepage and clearance on a printed circuit board become equal according to the measurement techniques shown in the Isolation Glossary. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

#### IEC 60664-1 RATINGS TABLE

| PARAMETER                   | TEST CONDITIONS               | SPECIFICATION |
|-----------------------------|-------------------------------|---------------|
| Basic isolation group       | Material group                | Illa          |
| Installation classification | Rated mains voltage ≤150 VRMS | I-IV          |
|                             | Rated mains voltage ≤300 VRMS | 1-111         |

### DEVICE I/O SCHEMATIC

#### Enable Input Output V<sub>CC2</sub> V<sub>CC1</sub> CC2 V<sub>CC1</sub> CC2 **8** δ ≶ **1 Μ**Ω OUT **500** Ω **500** Ω ΕN IN کے ا **13** Ω **1 Μ**Ω Π Г T

### Equivalent Input and Output Schematic Diagrams

www.ti.com



SLLS882-JUNE 2008

www.ti.com

#### IEC SAFETY LIMITING VALUES

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply, and without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                          | MIN | TYP | MAX | UNIT       |
|----------------|-----------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------------|
|                | Sofety input, output, or oupply ourrent | $\theta_{JA} = 263^{\circ}C/W, V_{I} = 5.5 V, T_{J} = 170^{\circ}C, T_{A} = 25^{\circ}C$ |     |     | 100 | <b>س</b> ۸ |
| IS             | Safety input, output, or supply current | $\theta_{JA} = 263^{\circ}C/W, V_{I} = 3.6 V, T_{J} = 170^{\circ}C, T_{A} = 25^{\circ}C$ |     |     | 153 | mA         |
| Τ <sub>S</sub> | Maximum case temperature                |                                                                                          |     |     | 150 | °C         |

The safety-limiting constraint is the absolute maximum junction temperature specified in the absolute maximum ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The junction-to-air thermal resistance in the Thermal Characteristics table is that of a device installed in the JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages and is conservative. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

|                      | PARAMETER                               |         | TEST CONDITIONS                                                                                                                                   | MIN | TYP | MAX | UNIT |
|----------------------|-----------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| 0                    | 0 lunction to Air                       |         | Low-K Thermal Resistance <sup>(1)</sup>                                                                                                           |     | 263 |     | °C/W |
| $\theta_{JA}$        | Junction-to-Air                         |         | High-K Thermal Resistance <sup>(1)</sup>                                                                                                          |     | 125 |     | °C/W |
| $\theta_{JB}$        | Junction-to-Board Thermal<br>Resistance |         |                                                                                                                                                   |     | 44  |     | °C/W |
| $\theta_{\text{JC}}$ | Junction-to-Case Thermal<br>Resistance  |         |                                                                                                                                                   |     | 75  |     | °C/W |
| Р                    | Device Dever Dissigntion                | ISO72x  | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C},$<br>$C_L = 15 \text{ pF}, \text{ Input a 100 Mbps 50% duty}$<br>cycle square wave  |     |     | 159 |      |
| PD                   | P <sub>D</sub> Device Power Dissipation | ISO72xM | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C},$<br>$C_L = 15 \text{ pF}, \text{ Input a 150 Mbps 50\% duty}$<br>cycle square wave |     |     | 195 | mW   |

#### THERMAL CHARACTERISTICS (over recommended operating conditions unless otherwise noted)

(1) Tested in accordance with the Low-K or High-K thermal metric definition of EIA/JESD51-3 for leaded surface mount packages.



Figure 7.  $\theta_{\text{JC}}$  THERMAL DERATING CURVE per IEC 60747-5-2

**FUNCTION TABLE** 



#### ISO721<sup>(1)</sup>

| V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT<br>(IN) | OUTPUT<br>(OUT) |
|------------------|------------------|---------------|-----------------|
|                  |                  | Н             | Н               |
| PU               | PU               | L             | L               |
|                  |                  | Open          | Н               |
| PD               | PU               | Х             | Н               |

(1) PU = powered up ( $V_{CC} \ge 3 V$ ); PD = powered down ( $V_{CC} \le 2.5 V$ ), X = irrelevant, H = high Level; L = low level

### ISO722<sup>(1)</sup>

| V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT<br>(IN) | ISO722/ISO722M<br>OUTPUT ENABLE (EN) | OUTPUT<br>(OUT) |
|------------------|------------------|---------------|--------------------------------------|-----------------|
|                  |                  | Н             | L or Open                            | Н               |
| PU               | PU               | L             | L or Open                            | L               |
| PU               |                  | Х             | Н                                    | Z               |
|                  |                  | Open          | L or Open                            | Н               |
| PD               | PU               | Х             | L or Open                            | Н               |
| PD               | PU               | Х             | Н                                    | Z               |

(1) PU = powered up ( $V_{CC} \ge 3 V$ ); PD = powered down ( $V_{CC} \le 2.5 V$ ), X = irrelevant, H = high Level; L = low level

SLLS882-JUNE 2008



#### www.ti.com

### **TYPICAL CHARACTERISTICS**



**PROPAGATION DELAY vs FREE-AIR TEMPERATURE** 









**PROPAGATION DELAY vs FREE-AIR TEMPERATURE** 



ISO72xM INPUT THRESHOLD VOLTAGE vs FREE-AIR TEMPERATURE





www.ti.com

#### SLLS882-JUNE 2008







SLLS882-JUNE 2008

### **APPLICATION INFORMATION**

#### MANUFACTURER CROSS-REFERENCE DATA

The ISO72xx isolators have the same functional pinout as most other vendors, and they are often pin-for-pin drop-in replacements. The notable differences in the products are propagation delay, signaling rate, power consumption, and transient protection rating. Table 1 is used as a guide for replacing other isolators with the ISO72x family of single channel isolators.



Figure 17. Pin Cross Reference

|                            | PIN 1            | PIN 2 | PIN 3                         | PIN 4 |       |       | PI                      | N 7                     |                  |
|----------------------------|------------------|-------|-------------------------------|-------|-------|-------|-------------------------|-------------------------|------------------|
| ISOLATOR                   |                  |       |                               |       | PIN 5 | PIN 6 | ISO721<br>OR<br>ISO721M | ISO722<br>OR<br>ISO722M | PIN 8            |
| ISO721 <sup>(1)(2)</sup>   | V <sub>CC1</sub> | IN    | V <sub>CC1</sub>              | GND1  | GND2  | OUT   | GND2                    | EN                      | V <sub>CC2</sub> |
| ADuM1100 <sup>(1)(2)</sup> | V <sub>DD1</sub> | VI    | V <sub>DD1</sub>              | GND1  | GND2  | Vo    | GND2                    |                         | V <sub>DD2</sub> |
| HCPL-xxxx                  | V <sub>DD1</sub> | VI    | *Leave<br>Open <sup>(3)</sup> | GND1  | GND2  | Vo    | NC <sup>(4)</sup>       |                         | V <sub>DD2</sub> |
| IL710                      | V <sub>DD1</sub> | VI    | NC <sup>(5)</sup>             | GND1  | GND2  | Vo    | V <sub>OE</sub>         |                         | V <sub>DD2</sub> |

#### Table 1. CROSS REFERENCE

(1) The ISO72xx pin 1 and pin 3 are internally connected together. Either or both may be used as V<sub>CC1</sub>.

(2) The ISO721 and ISO721M pin 5 and pin 7 are internally connected together. Either or both may be used as GND2.

(3) Pin 3 of the HCPL devices must be left open. This is not a problem when substituting an ISO72xx device since the extra V<sub>CC1</sub> on pin 3 may be left an open circuit as well.

(4) An HCPL device PIN 7 must be left floating (open) or grounded when an ISO722 or ISO722M device is to be used as a drop-in replacement. If pin 7 of the ISO722 or ISO722M device is placed in a high logic state, the output of the device is disabled

(5) Pin 3 of the IL710 must not be tied to ground on the circuit board since this shorts the ISO72xx's V<sub>CC1</sub> to ground. The IL710 pin 3 may only be tied to V<sub>CC</sub> or left open to drop in an ISO72xx.



Figure 18. Basic Application Circuit



### **ISOLATION GLOSSARY**

**Creepage Distance** — The shortest path between two conductive input-to-output leads measured along the surface of the insulation. The shortest distance path is found around the end of the package body.



**Clearance** — The shortest distance between two conductive input-to-output leads measured through air (line of sight).



**Input-to-Output Barrier Capacitance** -- The total capacitance between all input terminals connected together, and all output terminals connected together.

**Input-to-Output Barrier Resistance** -- The total resistance between all input terminals connected together, and all output terminals connected together.

**Primary Circuit** -- An internal circuit directly connected to an external supply mains or other equivalent source that supplies the primary circuit electric power.

**Secondary Circuit** -- A circuit with no direct connection to primary power, and derives its power from a separate isolated source.

**Comparative Tracking Index (CTI)** -- CTI is an index used for electrical insulating materials. It is defined as the numerical value of the voltage that causes failure by tracking during standard testing. Tracking is the process that produces a partially conducting path of localized deterioration on or through the surface of an insulating material as a result of the action of electric discharges on or close to an insulation surface -- the higher CTI value of the insulating material, the smaller the minimum creepage distance.

Generally, insulation breakdown occurs either through the material, over its surface, or both. Surface failure may arise from flashover or from the progressive degradation of the insulation surface by small localized sparks. Such sparks are the result of the breaking of a surface film of conducting contaminant on the insulation. The resulting break in the leakage current produces an overvoltage at the site of the discontinuity, and an electric spark is generated. These sparks often cause carbonization on insulation material and lead to a carbon track between points of different potential. This process is known as *tracking*.



#### www.ti.com

#### Insulation:

Operational insulation -- Insulation needed for the correct operation of the equipment.

Basic insulation -- Insulation to provide basic protection against electric shock.

Supplementary insulation -- Independent insulation applied in addition to basic insulation in order to ensure protection against electric shock in the event of a failure of the basic insulation.

Double insulation -- Insulation comprising both basic and supplementary insulation.

*Reinforced insulation* -- A single insulation system which provides a degree of protection against electric shock equivalent to double insulation.

#### **Pollution Degree:**

*Pollution Degree 1* -- No pollution, or only dry, nonconductive pollution occurs. The pollution has no influence.

*Pollution Degree 2* -- Normally, only nonconductive pollution occurs. However, a temporary conductivity caused by condensation must be expected.

*Pollution Degree* 3 -- Conductive pollution occurs or dry nonconductive pollution occurs, which becomes conductive due to condensation that is to be expected.

Pollution Degree 4 – Continuous conductivity occurs due to conductive dust, rain, or other wet conditions.

#### Installation Category:

*Overvoltage Category* -- This section is directed at insulation co-ordination by identifying the transient overvoltages that may occur, and by assigning four different levels as indicated in IEC 60664.

- 1. Signal Level -- Special equipment or parts of equipment.
- 2. Local Level -- Portable equipment etc.
- 3. Distribution Level -- Fixed installation
- 4. Primary Supply Level -- Overhead lines, cable systems

Each category should be subject to smaller transients than the category above.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| ISO721MMDREP     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | 721MEP                  | Samples |
| ISO721MMDREPG4   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | 721MEP                  | Samples |
| V62/08627-01XE   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | 721MEP                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF ISO721M-EP :

Catalog: ISO721M

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO721MMDREP | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

10-Jun-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO721MMDREP | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated