

# Si8660/61/62/63 Data Sheet

## Low Power Six-Channel Digital Isolator

Silicon Lab's family of ultra-low-power digital isolators are CMOS devices offering substantial data rate, propagation delay, power, size, reliability, and external BOM advantages over legacy isolation technologies. The operating parameters of these products remain stable across wide temperature ranges and throughout device service life for ease of design and highly uniform performance. All device versions have Schmitt trigger inputs for high noise immunity and only require VDD bypass capacitors.

Data rates up to 150 Mbps are supported, and all devices achieve propagation delays of less than 10 ns. Ordering options include a choice of isolation ratings (1.0, 2.5, 3.75 and 5 kV) and a selectable fail-safe operating mode to control the default output state during power loss. All products >1 kV<sub>RMS</sub> are safety certified by UL, CSA, VDE, and CQC, and products in wide-body packages support reinforced insulation withstanding up to 5 kV<sub>RMS</sub>.

Automotive Grade is available for certain part numbers. These products are built using automotive-specific flows at all steps in the manufacturing process to ensure the robustness and low defectivity required for automotive applications.

#### Industrial Applications

- Industrial automation systems
- Medical electronics
- · Isolated switch mode supplies
- · Isolated ADC, DAC
- Motor control
- · Power inverters
- Communication systems

## Safety Regulatory Approvals

- UL 1577 recognized
  - Up to 5000 V<sub>RMS</sub> for 1 minute
- CSA component notice 5A approval
  - IEC 60950-1, 62368-1, 60601-1 (reinforced insulation)
- · VDE certification conformity
  - VDE 0884-10
  - EN60950-1 (reinforced insulation)
- CQC certification approval
  - GB4943.1

#### **Automotive Applications**

- On-board chargers
- Battery management systems
- Charging stations
- Traction inverters
- Hybrid Electric Vehicles
- Battery Electric Vehicles

#### KEY FEATURES

- High-speed operation
  DC to 150 Mbps
- No start-up initialization required
- Wide Operating Supply Voltage
- 2.5–5.5 V
- Up to 5000 V<sub>RMS</sub> isolation
- 60-year life at rated working voltage
- High electromagnetic immunity
- Ultra low power (typical)
  - 5 V Operation
    - 1.6 mA per channel at 1 Mbps
    - 5.5 mA per channel at 100 Mbps
  - 2.5 V Operation
    - 1.5 mA per channel at 1 Mbps
    - 3.5 mA per channel at 100 Mbps
- · Schmitt trigger inputs
- · Selectable fail-safe mode
- Default high or low output (ordering option)
- Precise timing (typical)
- 10 ns propagation delay
- 1.5 ns pulse width distortion
- 0.5 ns channel-channel skew
- 2 ns propagation delay skew
- 5 ns minimum pulse width
- Transient Immunity 50 kV/µs
- AEC-Q100 qualification
- Wide temperature range
   -40 to 125 °C
- · RoHS-compliant packages
  - SOIC-16 wide body
  - SOIC-16 narrow body
  - QSOP-16
- Automotive-grade OPNs available
  - AIAG compliant PPAP documentation support
  - IMDS and CAMDS listing support

## 1. Ordering Guide

#### Industrial and Automotive Grade OPNs

Industrial-grade devices (part numbers having an "-I" in their suffix) are built using well-controlled, high-quality manufacturing flows to ensure robustness and reliability. Qualifications are compliant with JEDEC, and defect reduction methodologies are used throughout definition, design, evaluation, qualification, and mass production steps.

Automotive-grade devices (part numbers having an "-A" in their suffix) are built using automotive-specific flows at all steps in the manufacturing process to ensure robustness and low defectivity. These devices are supported with AIAG-compliant Production Part Approval Process (PPAP) documentation, and feature International Material Data System (IMDS) and China Automotive Material Data System (CAMDS) listing. Qualifications are compliant with AEC-Q100, and a zero-defect methodology is maintained throughout definition, design, evaluation, qualification, and mass production steps.

| Ordering Part Number<br>(OPN) | Automotive OPNs <sup>5, 6</sup> | Number<br>of Inputs<br>VDD1<br>Side | Number<br>of Inputs<br>VDD2<br>Side | Max Data<br>Rate<br>(Mbps) | Default<br>Output<br>State | Isolation<br>Rating<br>(kV) | Package                      |
|-------------------------------|---------------------------------|-------------------------------------|-------------------------------------|----------------------------|----------------------------|-----------------------------|------------------------------|
| QSOP-16 Packages              |                                 |                                     | 1                                   |                            |                            |                             | l                            |
| Si8660BB-B-IU                 | Si8660BB-AU                     | 6                                   | 0                                   | 150                        | Low                        | 2.5                         | QSOP-16                      |
| Si8660EB-B-IU                 | Si8660EB-AU                     | 6                                   | 0                                   | 150                        | High                       | 2.5                         | QSOP-16                      |
| Si8661BB-B-IU                 | Si8661BB-AU                     | 5                                   | 1                                   | 150                        | Low                        | 2.5                         | QSOP-16                      |
| Si8661EB-B-IU                 | Si8661EB-AU                     | 5                                   | 1                                   | 150                        | High                       | 2.5                         | QSOP-16                      |
| Si8662BB-B-IU                 | Si8662BB-AU                     | 4                                   | 2                                   | 150                        | Low                        | 2.5                         | QSOP-16                      |
| Si8662EB-B-IU                 | Si8662EB-AU                     | 4                                   | 2                                   | 150                        | High                       | 2.5                         | QSOP-16                      |
| Si8663BB-B-IU                 | Si8663BB-AU                     | 3                                   | 3                                   | 150                        | Low                        | 2.5                         | QSOP-16                      |
| Si8663EB-B-IU                 | Si8663EB-AU                     | 3                                   | 3                                   | 150                        | High                       | 2.5                         | QSOP-16                      |
| SOIC-16 Packages              |                                 | 1                                   | 1                                   | 1                          |                            | 1                           |                              |
| Si8660BA-B-IS1                | Si8660BA-AS1                    | 6                                   | 0                                   | 150                        | Low                        | 1.0                         | NB SOIC-16                   |
| Si8660BB-B-IS1                | Si8660BB-AS1                    | 6                                   | 0                                   | 150                        | Low                        | 2.5                         | NB SOIC-16                   |
| Si8660BC-B-IS1                | Si8660BC-AS1                    | 6                                   | 0                                   | 150                        | Low                        | 3.75                        | NB SOIC-16                   |
| Si8660EC-B-IS1                | Si8660EC-AS1                    | 6                                   | 0                                   | 150                        | High                       | 3.75                        | NB SOIC-16                   |
| Si8660BD-B-IS                 | Si8660BD-AS                     | 6                                   | 0                                   | 150                        | Low                        | 5.0                         | WB SOIC-16                   |
| Si8660ED-B-IS                 | Si8660ED-AS                     | 6                                   | 0                                   | 150                        | High                       | 5.0                         | WB SOIC-16                   |
| Si8661BB-B-IS1                | Si8661BB-AS1                    | 5                                   | 1                                   | 150                        | Low                        | 2.5                         | NB SOIC-16                   |
| Si8661BC-B-IS1                | Si8661BC-AS1                    | 5                                   | 1                                   | 150                        | Low                        | 3.75                        | NB SOIC-16                   |
| Si8661EC-B-IS1                | Si8661EC-AS1                    | 5                                   | 1                                   | 150                        | High                       | 3.75                        | NB SOIC-16                   |
| Si8661BD-B-IS                 | Si8661BD-AS                     | 5                                   | 1                                   | 150                        | Low                        | 5.0                         | WB SOIC-16                   |
| Si8661ED-B-IS                 | Si8661ED-AS                     | 5                                   | 1                                   | 150                        | High                       | 5.0                         | WB SOIC-16                   |
| Si8661BD-B-IS2                | Si8661BD-AS2                    | 5                                   | 1                                   | 150                        | Low                        | 5.0                         | WB SOIC-16<br>(8 mm creepage |
| Si8662BB-B-IS1                | Si8662BB-AS1                    | 4                                   | 2                                   | 150                        | Low                        | 2.5                         | NB SOIC-16                   |
| Si8662BC-B-IS1                | Si8662BC-AS1                    | 4                                   | 2                                   | 150                        | Low                        | 3.75                        | NB SOIC-16                   |

#### Table 1.1. Ordering Guide for Valid OPNs <sup>1, 2, 4</sup>

| Ordering Part Number<br>(OPN) | Automotive OPNs <sup>5, 6</sup> | Number<br>of Inputs<br>VDD1<br>Side | Number<br>of Inputs<br>VDD2<br>Side | Max Data<br>Rate<br>(Mbps) | Default<br>Output<br>State | Isolation<br>Rating<br>(kV) | Package    |
|-------------------------------|---------------------------------|-------------------------------------|-------------------------------------|----------------------------|----------------------------|-----------------------------|------------|
| Si8662EC-B-IS1                | Si8662EC-AS1                    | 4                                   | 2                                   | 150                        | High                       | 3.75                        | NB SOIC-16 |
| Si8662BD-B-IS                 | Si8662BD-AS                     | 4                                   | 2                                   | 150                        | Low                        | 5.0                         | WB SOIC-16 |
| Si8662ED-B-IS                 | Si8662ED-AS                     | 4                                   | 2                                   | 150                        | High                       | 5.0                         | WB SOIC-16 |
| Si8663BB-B-IS1                | Si8663BB-AS1                    | 3                                   | 3                                   | 150                        | Low                        | 2.5                         | NB SOIC-16 |
| Si8663BC-B-IS1                | Si8663BC-AS1                    | 3                                   | 3                                   | 150                        | Low                        | 3.75                        | NB SOIC-16 |
| Si8663EC-B-IS1                | Si8663EC-AS1                    | 3                                   | 3                                   | 150                        | High                       | 3.75                        | NB SOIC-16 |
| Si8663BD-B-IS                 | Si8663BD-AS                     | 3                                   | 3                                   | 150                        | Low                        | 5.0                         | WB SOIC-16 |
| Si8663ED-B-IS                 | Si8663ED-AS                     | 3                                   | 3                                   | 150                        | High                       | 5.0                         | WB SOIC-16 |

#### Notes:

1. All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures.

- 2. "Si" and "SI" are used interchangeably.
- 3. An "R" at the end of the part number denotes tape and reel packaging option.
- 4. Temperature range is -40 to 125 °C.
- 5. Automotive-Grade devices (with an "–A" suffix) are identical in construction materials, topside marking, and electrical parameters to their Industrial-Grade (with an "–I" suffix) version counterparts. Automotive-Grade products are produced utilizing full automotive process flows and additional statistical process controls throughout the manufacturing flow. The Automotive-Grade part number is included on shipping labels.
- 6. In the top markings of each device, the Manufacturing Code represented by either "RTTTTT" or "TTTTTT" contains as its first character a letter in the range N through Z to indicate Automotive-Grade.
- 7. The package designated IS2 has a design that eliminates tie bars, thus allowing for extra creepage distance while maintaining standard WB SOIC-16 package dimensions and land pattern.

## **Table of Contents**

| 1. | Ordering Guide                            |   | . 2 |
|----|-------------------------------------------|---|-----|
| 2. | Functional Description                    |   | . 5 |
|    | 2.1 Theory of Operation                   |   | . 5 |
|    | 2.2 Eye Diagram                           |   | . 6 |
| 3. | Device Operation                          |   | . 7 |
|    | 3.1 Device Startup                        |   | . 7 |
|    | 3.2 Undervoltage Lockout                  |   | . 8 |
|    | 3.3 Layout Recommendations                |   |     |
|    | 3.3.1 Supply Bypass                       |   |     |
|    | 3.3.2 Output Pin Termination              |   |     |
|    | 3.5 Typical Performance Characteristics.  |   |     |
| 4  |                                           |   |     |
|    |                                           |   |     |
|    | Pin Descriptions                          |   |     |
| 6. | Package Outline (16-Pin Wide Body SOIC)   | • | 28  |
| 7. | Land Pattern (16-Pin Wide-Body SOIC)      |   | 30  |
| 8. | Package Outline (16-Pin Narrow Body SOIC) |   | 31  |
| 9. | Land Pattern (16-Pin Narrow Body SOIC)    |   | 33  |
|    | ). Package Outline (16-Pin QSOP)          |   | 34  |
|    | . Land Pattern (16-Pin QSOP)              |   | 36  |
|    |                                           |   |     |
|    | 2. Top Marking (16-Pin Wide Body SOIC)    |   | 37  |
| 13 | 3. Top Marking (16-Pin Narrow Body SOIC)  | • | 38  |
| 14 | l. Top Marking (16-Pin QSOP)              | • | 39  |
| 15 | 5. Revision History                       |   | 40  |

## 2. Functional Description

#### 2.1 Theory of Operation

The operation of an Si866x channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si866x channel is shown in the figure below.



Figure 2.1. Simplified Channel Diagram

A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See the figure below for more details.



Figure 2.2. Modulation Scheme

#### 2.2 Eye Diagram

The figure below illustrates an eye-diagram taken on an Si8660. For the data source, the test used an Anritsu (MP1763C) Pulse Pattern Generator set to 1000 ns/div. The output of the generator's clock and data from an Si8660 were captured on an oscilloscope. The results illustrate that data integrity was maintained even at the high data rate of 150 Mbps. The results also show that 2 ns pulse width distortion and 350 ps peak jitter were exhibited.



Figure 2.3. Eye Diagram

## 3. Device Operation

Device behavior during start-up, normal operation, and shutdown is shown in Figure 3.1 Device Behavior during Normal Operation on page 8, where UVLO+ and UVLO- are the positive-going and negative-going thresholds respectively. Refer to the table below to determine outputs when power supply (VDD) is not present.

| Table 3.1. | Si866x Lo | ogic Operation |
|------------|-----------|----------------|
|------------|-----------|----------------|

| V <sub>I</sub> Input <sup>1,2</sup> | VDDI State <sup>1,3,4</sup> | VDDO State <sup>1,3,4</sup> | V <sub>O</sub> Output <sup>1,2</sup> | Comments                                                                                                                        |
|-------------------------------------|-----------------------------|-----------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| н                                   | Р                           | Р                           | н                                    | Normal operation.                                                                                                               |
| L                                   | Р                           | Р                           | L                                    | _                                                                                                                               |
| X <sup>5</sup>                      | UP                          | Ρ                           | L <sup>6</sup><br>H <sup>6</sup>     | Upon transition of VDDI from unpowered to powered, $V_{\rm O}$ returns to the same state as $V_{\rm I}$ in less than 1 $\mu s.$ |
| X <sup>5</sup>                      | Р                           | UP                          | Undetermined                         | Upon transition of VDDO from unpowered to powered, $V_{\rm O}$ returns to the same state as $V_{\rm I}$ within 1 $\mu s.$       |

#### Notes:

1. VDDI and VDDO are the input and output power supplies. VI and VO are the respective input and output terminals.

2. X = not applicable; H = Logic High; L = Logic Low; Hi-Z = High Impedance.

3. "Powered" state (P) is defined as 2.5 V < VDD < 5.5 V.

4. "Unpowered" state (UP) is defined as VDD = 0 V.

5. Note that an I/O can power the die for a given side through an internal diode if its source has adequate current.

6. See 1. Ordering Guide for details. This is the selectable fail-safe operating mode (ordering option). Some devices have default output state = H, and some have default output state = L, depending on the ordering part number (OPN). For default high devices, the data channels have pull-ups on inputs/outputs. For default low devices, the data channels have pull-downs on inputs/outputs.

#### 3.1 Device Startup

Outputs are held low during powerup until VDD is above the UVLO threshold for time period tSTART. Following this, the outputs follow the states of inputs.

Si8660/61/62/63 Data Sheet • Device Operation

#### 3.2 Undervoltage Lockout

Undervoltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. Both Side A and Side B each have their own undervoltage lockout monitors. Each side can enter or exit UVLO independently. For example, Side A unconditionally enters UVLO when  $V_{DD1}$  falls below  $V_{DD1(UVLO-)}$  and exits UVLO when  $V_{DD1}$  rises above  $V_{DD1(UVLO+)}$ . Side B operates the same as Side A with respect to its  $V_{DD2}$  supply.



Figure 3.1. Device Behavior during Normal Operation

#### 3.3 Layout Recommendations

To ensure safety in the end user application, high voltage circuits (i.e., circuits with >30  $V_{AC}$ ) must be physically separated from the safety extra-low voltage circuits (SELV is a circuit with <30  $V_{AC}$ ) by a certain distance (creepage/clearance). If a component, such as a digital isolator, straddles this isolation barrier, it must meet those creepage/clearance requirements and also provide a sufficiently large high-voltage breakdown protection rating (commonly referred to as working voltage protection). Table 4.5 Regulatory Information <sup>1</sup> on page 22 and Table 4.6 Insulation and Safety-Related Specifications on page 22 detail the working voltage and creepage/clearance capabilities of the Si86xx. These tables also detail the component standards (UL1577, IEC60747, CSA 5A), which are readily accepted by certification bodies to provide proof for end-system specifications requirements. Refer to the end-system specification (61010-1, 60950-1, 60601-1, etc.) requirements before starting any design that uses a digital isolator.

#### 3.3.1 Supply Bypass

The Si866x family requires a 0.1  $\mu$ F bypass capacitor between V<sub>DD1</sub> and GND1 and V<sub>DD2</sub> and GND2. The capacitor should be placed as close as possible to the package. To enhance the robustness of a design, the user may also include resistors (50–300  $\Omega$ ) in series with the inputs and outputs if the system is excessively noisy.

#### 3.3.2 Output Pin Termination

The nominal output impedance of an isolator driver channel is approximately 50  $\Omega$ , ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces.

#### 3.4 Fail-Safe Operating Mode

Si86xx devices feature a selectable (by ordering option) mode whereby the default output state (when the input supply is unpowered) can either be a logic high or logic low when the output supply is powered. See Table 3.1 Si866x Logic Operation on page 7 and 1. Ordering Guide for more information.

#### 3.5 Typical Performance Characteristics

The typical performance characteristics depicted in the following diagrams are for information purposes only. Refer to the electrical characteristics tables for actual specification limits.



Figure 3.2. Si8660 Typical V<sub>DD1</sub> Supply Current vs. Data Rate Figure 3.3. Si8661 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation





5, 3.3, and 2.5 V Operation (15 pF Load)



Figure 3.5. Si8660 Typical  $V_{DD2}$  Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation (15 pF Load)







Figure 3.7. Si8662 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation (15 pF Load)





Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com Rev. 1.73 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021

## 4. Electrical Specifications

#### Table 4.1. Recommended Operating Conditions

| Parameter                                  | Symbol           | Min   | Тур | Мах | Unit |
|--------------------------------------------|------------------|-------|-----|-----|------|
| Junction Operating Temperature             | TJ               | _     | —   | 150 | °C   |
| Ambient Operating Temperature <sup>1</sup> | T <sub>A</sub>   | -40   | 25  | 125 | °C   |
| Supply Voltage                             | V <sub>DD1</sub> | 2.375 | _   | 5.5 | V    |
| Supply Voltage                             | V <sub>DD2</sub> | 2.375 | —   | 5.5 | V    |

Note:

1. The maximum ambient temperature is dependent on data frequency, output loading, number of operating channels, and supply voltage.

#### Table 4.2. Electrical Characteristics

 $(V_{DD1} = 5 V \pm 10\%, V_{DD2} = 5 V \pm 10\%, T_A = -40 \text{ to } 125 \text{ °C})$ 

| Parameter                           | Symbol             | Test Condition                | Min                      | Тур  | Max   | Unit |
|-------------------------------------|--------------------|-------------------------------|--------------------------|------|-------|------|
| VDD Undervoltage Threshold          | VDDUV+             | $V_{DD1}, V_{DD2}$ rising     | 1.95                     | 2.24 | 2.375 | V    |
| VDD Undervoltage Threshold          | VDDUV-             | $V_{DD1}, V_{DD2}$ falling    | 1.88                     | 2.16 | 2.325 | V    |
| VDD Undervoltage<br>Hysteresis      | VDD <sub>HYS</sub> |                               | 50                       | 70   | 95    | mV   |
| Positive-Going Input Threshold      | VT+                | All inputs rising             | 1.4                      | 1.67 | 1.9   | V    |
| Negative-Going<br>Input Threshold   | VT–                | All inputs falling            | 1.0                      | 1.23 | 1.4   | V    |
| Input Hysteresis                    | V <sub>HYS</sub>   |                               | 0.38                     | 0.44 | 0.50  | V    |
| High Level Input Voltage            | V <sub>IH</sub>    |                               | 2.0                      | _    | _     | V    |
| Low Level Input Voltage             | V <sub>IL</sub>    |                               | —                        | _    | 0.8   | V    |
| High Level Output Voltage           | V <sub>OH</sub>    | loh = -4 mA                   | $V_{DD1}, V_{DD2} - 0.4$ | 4.8  | _     | V    |
| Low Level Output Voltage            | V <sub>OL</sub>    | lol = 4 mA                    | _                        | 0.2  | 0.4   | V    |
| Input Leakage Current               | ١L                 |                               | _                        | _    | ±10   | μA   |
| Output Impedance <sup>1</sup>       | Z <sub>O</sub>     |                               | _                        | 50   | _     | Ω    |
| DC Supply Current (All Inputs 0 V o | or at Supply)      |                               | 1                        | 1    | I     |      |
| Si8660Bx, Ex                        |                    |                               |                          |      |       |      |
| V <sub>DD1</sub>                    |                    | V <sub>I</sub> = 0(Bx), 1(Ex) | _                        | 1.2  | 1.9   |      |
| V <sub>DD2</sub>                    |                    | V <sub>I</sub> = 0(Bx), 1(Ex) | _                        | 3.5  | 5.3   | mA   |
| V <sub>DD1</sub>                    |                    | $V_{I} = 1(Bx), 0(Ex)$        | _                        | 8.8  | 12.3  |      |
| V <sub>DD2</sub>                    |                    | $V_{I} = 1(Bx), 0(Ex)$        |                          | 3.7  | 5.6   |      |

| Parameter                           | Symbol       | Test Condition                | Min      | Тур | Max  | Unit |
|-------------------------------------|--------------|-------------------------------|----------|-----|------|------|
| Si8661Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _        | 1.7 | 2.7  |      |
| V <sub>DD2</sub>                    |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _        | 3.4 | 5.1  | mA   |
| V <sub>DD1</sub>                    |              | V <sub>I</sub> = 1(Bx), 0(Ex) |          | 7.9 | 11.1 |      |
| V <sub>DD2</sub>                    |              | $V_{I} = 1(Bx), 0(Ex)$        | _        | 4.8 | 7.2  |      |
| Si8662Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _        | 2.2 | 3.3  |      |
| V <sub>DD2</sub>                    |              | $V_{I} = 0(Bx), 1(Ex)$        | _        | 3.0 | 4.5  | mA   |
| V <sub>DD1</sub>                    |              | $V_{I} = 1(Bx), 0(Ex)$        | _        | 7.5 | 10.5 |      |
| V <sub>DD2</sub>                    |              | $V_{I} = 1(Bx), 0(Ex)$        | _        | 5.6 | 8.4  |      |
| Si8663Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              | V <sub>I</sub> = 0(Bx), 1(Ex) |          | 2.6 | 3.9  |      |
| V <sub>DD2</sub>                    |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _        | 2.6 | 3.9  | mA   |
| V <sub>DD1</sub>                    |              | V <sub>I</sub> = 1(Bx), 0(Ex) |          | 6.5 | 9.1  |      |
| V <sub>DD2</sub>                    |              | V <sub>I</sub> = 1(Bx), 0(Ex) | _        | 6.5 | 9.1  |      |
| 1 Mbps Supply Current (All Inputs : | = 500 kHz So | quare Wave, CI = 15 pF on all | Outputs) |     |      |      |
| Si8660Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              |                               | _        | 5.0 | 7.0  | mA   |
| V <sub>DD2</sub>                    |              |                               | _        | 4.2 | 5.9  |      |
| Si8661Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              |                               | _        | 4.9 | 6.9  | mA   |
| V <sub>DD2</sub>                    |              |                               | _        | 4.6 | 6.4  |      |
| Si8662Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              |                               | _        | 5.1 | 7.1  | mA   |
| V <sub>DD2</sub>                    |              |                               | _        | 4.7 | 6.6  |      |
| Si8663Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              |                               | _        | 4.9 | 6.8  | mA   |
| V <sub>DD2</sub>                    |              |                               | _        | 4.9 | 6.8  |      |
| 10 Mbps Supply Current (All Inputs  | = 5 MHz Sq   | uare Wave, CI = 15 pF on all  | Outputs) | 1   | I    |      |
| Si8660Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              |                               | _        | 5.0 | 7.0  | mA   |
| V <sub>DD2</sub>                    |              |                               | _        | 5.9 | 8.3  |      |
| Si8661Bx, Ex                        |              |                               |          |     |      |      |
| V <sub>DD1</sub>                    |              |                               | _        | 5.2 | 7.3  | mA   |
| V <sub>DD2</sub>                    |              |                               | _        | 6.1 | 8.5  |      |

| Parameter                                                      | Symbol                              | Test Condition                                          | Min         | Тур  | Max  | Unit |
|----------------------------------------------------------------|-------------------------------------|---------------------------------------------------------|-------------|------|------|------|
| Si8662Bx, Ex                                                   |                                     |                                                         |             |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                         | _           | 5.6  | 7.9  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                         | _           | 5.9  | 8.2  |      |
| Si8663Bx, Ex                                                   |                                     |                                                         |             |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                         | _           | 5.7  | 8.0  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                         | _           | 5.7  | 8.0  |      |
| 100 Mbps Supply Current (All I                                 | nputs = 50 MHz                      | Square Wave, CI = 15 pF on A                            | II Outputs) |      |      |      |
| Si8660Bx, Ex                                                   |                                     |                                                         |             |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                         | _           | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                         | _           | 26.2 | 34.1 |      |
| Si8661Bx, Ex                                                   |                                     |                                                         |             |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                         | _           | 8.8  | 11.8 | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                         | _           | 23   | 29.8 |      |
| Si8662Bx, Ex                                                   |                                     |                                                         |             |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                         | _           | 12.8 | 16.6 | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                         | _           | 19.4 | 25.2 |      |
| Si8663Bx, Ex                                                   |                                     |                                                         |             |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                         | _           | 16.4 | 21.3 | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                         | _           | 16.4 | 21.3 |      |
| Timing Characteristics                                         |                                     |                                                         |             |      |      |      |
| Si866xBx, Ex                                                   |                                     |                                                         |             |      |      |      |
| Maximum Data Rate                                              |                                     |                                                         | 0           | _    | 150  | Mbps |
| Minimum Pulse Width                                            |                                     |                                                         | _           | _    | 5.0  | ns   |
| Propagation Delay                                              | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 4.1 Propagation<br>Delay Timing on page 14   | 5.0         | 8.0  | 13   | ns   |
| Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD                                 | See Figure 4.1 Propagation<br>Delay Timing on page 14   | _           | 0.2  | 4.5  | ns   |
| Propagation Delay Skew <sup>2</sup>                            | t <sub>PSK(P-P)</sub>               |                                                         | _           | 2.0  | 4.5  | ns   |
| Channel-Channel Skew                                           | t <sub>PSK</sub>                    |                                                         | _           | 0.4  | 2.5  | ns   |
| All Models                                                     |                                     |                                                         |             |      |      |      |
|                                                                |                                     | C <sub>L</sub> = 15 pF                                  |             |      |      |      |
| Output Rise Time                                               | t <sub>r</sub>                      | (See Figure 4.1 Propagation<br>Delay Timing on page 14) | —           | 2.5  | 4.0  | ns   |
|                                                                |                                     | C <sub>L</sub> = 15 pF                                  |             |      |      |      |
| Output Fall Time                                               | t <sub>f</sub>                      | (See Figure 4.1 Propagation<br>Delay Timing on page 14) | _           | 2.5  | 4.0  | ns   |
| Peak Eye Diagram Jitter                                        | ţjit(pk)                            | See                                                     | _           | 350  | _    | ps   |

#### Si8660/61/62/63 Data Sheet • Electrical Specifications

| Parameter                         | Symbol          | Test Condition                                                                                            | Min | Тур | Max | Unit  |
|-----------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|                                   |                 | $V_{I} = V_{DD} \text{ or } 0 \text{ V}$                                                                  |     |     |     |       |
| Common Mode<br>Transient Immunity | СМТІ            | V <sub>CM</sub> = 1500 V<br>(See Figure 4.2 Common<br>Mode Transient Immunity<br>Test Circuit on page 15) | 35  | 50  | _   | kV/µs |
| Startup Time <sup>3</sup>         | t <sub>SU</sub> |                                                                                                           | _   | 15  | 40  | μs    |

 The nominal output impedance of an isolator driver channel is approximately 50 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces.

2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature.

3. Start-up time is the time period from the application of power to valid data at the output.



Figure 4.1. Propagation Delay Timing



Figure 4.2. Common Mode Transient Immunity Test Circuit

#### Table 4.3. Electrical Characteristics

(V<sub>DD1</sub> = 3.3 V ±10%, V<sub>DD2</sub> = 3.3 V ±10%, T<sub>A</sub> = -40 to 125 °C)

| Parameter                         | Symbol                                          | Test Condition                              | Min                                      | Тур  | Max   | Unit |  |  |  |  |
|-----------------------------------|-------------------------------------------------|---------------------------------------------|------------------------------------------|------|-------|------|--|--|--|--|
| VDD Undervoltage Threshold        | VDDUV+                                          | $V_{DD1}, V_{DD2}$ rising                   | 1.95                                     | 2.24 | 2.375 | V    |  |  |  |  |
| VDD Undervoltage Threshold        | VDDUV-                                          | V <sub>DD1</sub> , V <sub>DD2</sub> falling | 1.88                                     | 2.16 | 2.325 | V    |  |  |  |  |
| VDD Undervoltage Hysteresis       | VDD <sub>HYS</sub>                              |                                             | 50                                       | 70   | 95    | mV   |  |  |  |  |
| Positive-Going Input Threshold    | VT+                                             | All inputs rising                           | 1.4                                      | 1.67 | 1.9   | V    |  |  |  |  |
| Negative-Going Input Threshold    | VT–                                             | All inputs falling                          | 1.0                                      | 1.23 | 1.4   | V    |  |  |  |  |
| Input Hysteresis                  | V <sub>HYS</sub>                                |                                             | 0.38                                     | 0.44 | 0.50  | V    |  |  |  |  |
| High Level Input Voltage          | V <sub>IH</sub>                                 |                                             | 2.0                                      | _    | _     | V    |  |  |  |  |
| Low Level Input Voltage           | V <sub>IL</sub>                                 |                                             | _                                        | _    | 0.8   | V    |  |  |  |  |
| High Level Output Voltage         | V <sub>OH</sub>                                 | loh = -4 mA                                 | V <sub>DD1</sub> ,V <sub>DD2</sub> – 0.4 | 3.1  | _     | V    |  |  |  |  |
| Low Level Output Voltage          | V <sub>OL</sub>                                 | lol = 4 mA                                  | _                                        | 0.2  | 0.4   | V    |  |  |  |  |
| Input Leakage Current             | ١L                                              |                                             | _                                        | _    | ±10   | μA   |  |  |  |  |
| Output Impedance                  | Z <sub>O</sub>                                  |                                             | _                                        | 50   | _     | Ω    |  |  |  |  |
| DC Supply Current (All Inputs 0 V | DC Supply Current (All Inputs 0 V or at Supply) |                                             |                                          |      |       |      |  |  |  |  |

| Parameter                          | Symbol       | Test Condition                | Min        | Тур | Max  | Unit |
|------------------------------------|--------------|-------------------------------|------------|-----|------|------|
| Si8660Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _          | 1.2 | 1.9  |      |
| V <sub>DD2</sub>                   |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _          | 3.5 | 5.3  | mA   |
| V <sub>DD1</sub>                   |              | $V_{I} = 1(Bx), 0(Ex)$        | _          | 8.8 | 12.3 |      |
| V <sub>DD2</sub>                   |              | $V_{I} = 1(Bx), 0(Ex)$        | _          | 3.7 | 5.6  |      |
| Si8661Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _          | 1.7 | 2.7  |      |
| V <sub>DD2</sub>                   |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _          | 3.4 | 5.1  | mA   |
| V <sub>DD1</sub>                   |              | $V_{I} = 1(Bx), 0(Ex)$        | _          | 7.9 | 11.1 |      |
| V <sub>DD2</sub>                   |              | V <sub>I</sub> = 1(Bx), 0(Ex) | _          | 4.8 | 7.2  |      |
| Si8662Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _          | 2.2 | 3.3  |      |
| V <sub>DD2</sub>                   |              | $V_{I} = 0(Bx), 1(Ex)$        | _          | 3.0 | 4.5  | mA   |
| V <sub>DD1</sub>                   |              | $V_{I} = 1(Bx), 0(Ex)$        | _          | 7.5 | 10.5 |      |
| V <sub>DD2</sub>                   |              | V <sub>I</sub> = 1(Bx), 0(Ex) | _          | 5.6 | 8.4  |      |
| Si8663Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              | $V_{I} = 0(Bx), 1(Ex)$        | _          | 2.6 | 3.9  |      |
| V <sub>DD2</sub>                   |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _          | 2.6 | 3.9  | mA   |
| V <sub>DD1</sub>                   |              | V <sub>I</sub> = 1(Bx), 0(Ex) | _          | 6.5 | 9.1  |      |
| V <sub>DD2</sub>                   |              | V <sub>I</sub> = 1(Bx), 0(Ex) | _          | 6.5 | 9.1  |      |
| 1 Mbps Supply Current (All Inputs  | = 500 kHz So | uare Wave, CI = 15 pF on All  | l Outputs) |     |      |      |
| Si8660Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              |                               | _          | 5.0 | 7.0  | mA   |
| V <sub>DD2</sub>                   |              |                               | _          | 4.2 | 5.9  |      |
| Si8661Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              |                               | _          | 4.9 | 6.9  | mA   |
| V <sub>DD2</sub>                   |              |                               | _          | 4.6 | 6.4  |      |
| Si8662Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              |                               | _          | 5.1 | 7.1  | mA   |
| V <sub>DD2</sub>                   |              |                               | _          | 4.7 | 6.6  |      |
| Si8663Bx, Ex                       |              |                               |            |     |      |      |
| V <sub>DD1</sub>                   |              |                               | _          | 4.9 | 6.8  | mA   |
| V <sub>DD2</sub>                   |              |                               | _          | 4.9 | 6.8  |      |
| 10 Mbps Supply Current (All Inputs | s = 5 MHz Sq | uare Wave, CI = 15 pF on All  | Outputs)   |     |      |      |

| Parameter                                                      | Symbol                              | Test Condition                                        | Min          | Тур  | Max  | Unit |
|----------------------------------------------------------------|-------------------------------------|-------------------------------------------------------|--------------|------|------|------|
| Si8660Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       |              | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       | _            | 5.0  | 7.0  |      |
| Si8661Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       |              | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       | _            | 5.3  | 7.4  |      |
| Si8662Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       |              | 5.3  | 7.4  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       | _            | 5.2  | 7.3  |      |
| Si8663Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       |              | 5.2  | 7.3  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       |              | 5.2  | 7.3  |      |
| 100 Mbps Supply Current (All Input                             | ts = 50 MHz :                       | ⊔<br>Square Wave, CI = 15 pF on <i>I</i>              | All Outputs) |      |      |      |
| Si8660Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       | _            | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       | _            | 18.3 | 23.8 |      |
| Si8661Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       |              | 7.4  | 9.9  | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       | _            | 16.4 | 21.3 |      |
| Si8662Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       |              | 10   | 13   | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       | _            | 14.1 | 18.3 |      |
| Si8663Bx, Ex                                                   |                                     |                                                       |              |      |      |      |
| V <sub>DD1</sub>                                               |                                     |                                                       |              | 12.3 | 15.9 | mA   |
| V <sub>DD2</sub>                                               |                                     |                                                       | _            | 12.3 | 15.9 |      |
| Timing Characteristics                                         |                                     |                                                       |              |      |      |      |
| Si866xBx, Ex                                                   |                                     |                                                       |              |      |      |      |
| Maximum Data Rate                                              |                                     |                                                       | 0            | _    | 150  | Mbps |
| Minimum Pulse Width                                            |                                     |                                                       | _            | _    | 5.0  | ns   |
| Propagation Delay                                              | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 4.1 Propagation<br>Delay Timing on page 14 | 5.0          | 8.0  | 13   | ns   |
| Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD                                 | See Figure 4.1 Propagation<br>Delay Timing on page 14 |              | 0.2  | 4.5  | ns   |
| Propagation Delay Skew <sup>2</sup>                            | t <sub>PSK(P-P)</sub>               |                                                       | _            | 2.0  | 4.5  | ns   |
| Channel-Channel Skew                                           | t <sub>PSK</sub>                    |                                                       | _            | 0.4  | 2.5  | ns   |
| All Models                                                     | 1                                   | 1                                                     | 1            |      | L    | 1    |

#### Si8660/61/62/63 Data Sheet • Electrical Specifications

| Parameter                         | Symbol               | Test Condition                                                                                              | Min | Тур | Max | Unit  |
|-----------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|                                   |                      | C <sub>L</sub> = 15 pF                                                                                      |     |     |     |       |
| Output Rise Time                  | t <sub>r</sub>       | See Figure 4.1 Propagation<br>Delay Timing on page 14                                                       | _   | 2.5 | 4.0 | ns    |
|                                   |                      | C <sub>L</sub> = 15 pF                                                                                      |     |     |     |       |
| Output Fall Time                  | t <sub>f</sub>       | See Figure 4.1 Propagation<br>Delay Timing on page 14                                                       | _   | 2.5 | 4.0 | ns    |
| Peak Eye Diagram Jitter           | t <sub>JIT(PK)</sub> | See Figure 2.3 Eye Diagram<br>on page 6                                                                     | _   | 350 | _   | ps    |
|                                   |                      | $V_{I} = V_{DD} \text{ or } 0 \text{ V}$                                                                    |     |     |     |       |
| Common Mode Transient<br>Immunity | СМТІ                 | V <sub>CM</sub> = 1500 V (See Figure<br>4.2 Common Mode Transi-<br>ent Immunity Test Circuit on<br>page 15) | 35  | 50  |     | kV/µs |
| Startup Time <sup>3</sup>         | t <sub>SU</sub>      |                                                                                                             |     | 15  | 40  | μs    |

Notes:

1. The nominal output impedance of an isolator driver channel is approximately 50  $\Omega$ , ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces.

2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature.

3. Start-up time is the time period from the application of power to valid data at the output.

#### Table 4.4. Electrical Characteristics

#### $(V_{DD1} = 2.5 \text{ V} \pm 5\%, V_{DD2} = 2.5 \text{ V} \pm 5\%, T_A = -40 \text{ to } 125 \text{ °C})$

| Parameter                         | Symbol             | Test Condition                | Min                                      | Тур  | Max   | Unit |
|-----------------------------------|--------------------|-------------------------------|------------------------------------------|------|-------|------|
| VDD Undervoltage Threshold        | VDDUV+             | $V_{DD1}, V_{DD2}$ rising     | 1.95                                     | 2.24 | 2.375 | V    |
| VDD Undervoltage Threshold        | VDDUV-             | $V_{DD1}, V_{DD2}$ falling    | 1.88                                     | 2.16 | 2.325 | V    |
| VDD Undervoltage<br>Hysteresis    | VDD <sub>HYS</sub> |                               | 50                                       | 70   | 95    | mV   |
| Positive-Going Input Threshold    | VT+                | All inputs rising             | 1.4                                      | 1.67 | 1.9   | V    |
| Negative-Going Input Threshold    | VT–                | All inputs falling            | 1.0                                      | 1.23 | 1.4   | V    |
| Input Hysteresis                  | V <sub>HYS</sub>   |                               | 0.38                                     | 0.44 | 0.50  | V    |
| High Level Input Voltage          | V <sub>IH</sub>    |                               | 2.0                                      | _    | _     | V    |
| Low Level Input Voltage           | VIL                |                               | _                                        | _    | 0.8   | V    |
| High Level Output Voltage         | V <sub>OH</sub>    | loh = -4 mA                   | V <sub>DD1</sub> ,V <sub>DD2</sub> – 0.4 | 2.3  |       | V    |
| Low Level Output Voltage          | V <sub>OL</sub>    | lol = 4 mA                    | _                                        | 0.2  | 0.4   | V    |
| Input Leakage Current             | ΙL                 |                               | _                                        | _    | ±10   | μA   |
| Output Impedance <sup>1</sup>     | Z <sub>O</sub>     |                               | _                                        | 50   | _     | Ω    |
| DC Supply Current (All Inputs 0 V | or at Supply)      |                               |                                          |      |       |      |
| Si8660Bx, Ex                      |                    |                               |                                          |      |       |      |
| V <sub>DD1</sub>                  |                    | $V_{I} = 0(Bx), 1(Ex)$        | _                                        | 1.2  | 1.9   |      |
| V <sub>DD2</sub>                  |                    | $V_{I} = 0(Bx), 1(Ex)$        | _                                        | 3.5  | 5.3   | mA   |
| V <sub>DD1</sub>                  |                    | V <sub>I</sub> = 1(Bx), 0(Ex) | _                                        | 8.8  | 12.3  |      |
| V <sub>DD2</sub>                  |                    | V <sub>I</sub> = 1(Bx), 0(Ex) | _                                        | 3.7  | 5.6   |      |
| Si8661Bx, Ex                      |                    |                               |                                          |      |       |      |
| V <sub>DD1</sub>                  |                    | V <sub>I</sub> = 0(Bx), 1(Ex) | _                                        | 1.7  | 2.7   |      |
| V <sub>DD2</sub>                  |                    | V <sub>I</sub> = 0(Bx), 1(Ex) | _                                        | 3.4  | 5.1   | mA   |
| V <sub>DD1</sub>                  |                    | V <sub>I</sub> = 1(Bx), 0(Ex) | _                                        | 7.9  | 11.1  |      |
| V <sub>DD2</sub>                  |                    | V <sub>I</sub> = 1(Bx), 0(Ex) | _                                        | 4.8  | 7.2   |      |
| Si8662Bx, Ex                      |                    |                               |                                          |      |       |      |
| V <sub>DD1</sub>                  |                    | V <sub>I</sub> = 0(Bx), 1(Ex) | _                                        | 2.2  | 3.3   |      |
| V <sub>DD2</sub>                  |                    | V <sub>I</sub> = 0(Bx), 1(Ex) | _                                        | 3.0  | 4.5   | mA   |
| V <sub>DD1</sub>                  |                    | V <sub>I</sub> = 1(Bx), 0(Ex) | _                                        | 7.5  | 10.5  |      |
| V <sub>DD2</sub>                  |                    | V <sub>I</sub> = 1(Bx), 0(Ex) | _                                        | 5.6  | 8.4   |      |

| Parameter                           | Symbol       | Test Condition                | Min          | Тур  | Max  | Unit |
|-------------------------------------|--------------|-------------------------------|--------------|------|------|------|
| Si8663Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _            | 2.6  | 3.9  |      |
| V <sub>DD2</sub>                    |              | V <sub>I</sub> = 0(Bx), 1(Ex) | _            | 2.6  | 3.9  | mA   |
| V <sub>DD1</sub>                    |              | V <sub>I</sub> = 1(Bx), 0(Ex) | _            | 6.5  | 9.1  |      |
| V <sub>DD2</sub>                    |              | $V_{I} = 1(Bx), 0(Ex)$        | _            | 6.5  | 9.1  |      |
| 1 Mbps Supply Current (All Inputs : | = 500 kHz So | quare Wave, CI = 15 pF on All | Outputs)     |      |      |      |
| Si8660Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | _            | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                    |              |                               | _            | 4.2  | 5.9  |      |
| Si8661Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | _            | 4.9  | 6.9  | mA   |
| V <sub>DD2</sub>                    |              |                               | _            | 4.6  | 6.4  |      |
| Si8662Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | _            | 5.1  | 7.1  | mA   |
| V <sub>DD2</sub>                    |              |                               | _            | 4.7  | 6.6  |      |
| Si8663Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | _            | 4.9  | 6.8  | mA   |
| V <sub>DD2</sub>                    |              |                               |              | 4.9  | 6.8  |      |
| 10 Mbps Supply Current (All Inputs  | = 5 MHz Sq   | uare Wave, CI = 15 pF on All  | Outputs)     |      |      |      |
| Si8660Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               |              | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                    |              |                               | —            | 4.6  | 6.4  |      |
| Si8661Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | —            | 5.0  | 6.9  | mA   |
| V <sub>DD2</sub>                    |              |                               | _            | 4.9  | 6.9  |      |
| Si8662Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | —            | 5.2  | 7.2  | mA   |
| V <sub>DD2</sub>                    |              |                               | —            | 4.9  | 6.9  |      |
| Si8663Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | _            | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                    |              |                               |              | 5.0  | 7.0  |      |
| 100 Mbps Supply Current (All Input  | s = 50 MHz   | Square Wave, CI = 15 pF on A  | All Outputs) |      |      |      |
| Si8660Bx, Ex                        |              |                               |              |      |      |      |
| V <sub>DD1</sub>                    |              |                               | _            | 5.0  | 7.0  | mA   |
| V <sub>DD2</sub>                    |              |                               |              | 14.7 | 19.1 |      |

| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Parameter                           | Symbol                              | Test Condition                   | Min | Тур  | Max  | Unit  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|----------------------------------|-----|------|------|-------|
| VDD2         Image: Marrier M        | Si8661Bx, Ex                        |                                     |                                  |     |      |      |       |
| Si8662Bx, Ex         Image: Constraint of the state of the stat        | V <sub>DD1</sub>                    |                                     |                                  | _   | 6.7  | 9.1  | mA    |
| VDD1         Image: Market Marke        | V <sub>DD2</sub>                    |                                     |                                  | —   | 13.4 | 17.4 |       |
| VDD2         Image: Image        | Si8662Bx, Ex                        |                                     |                                  |     |      |      |       |
| Si8663Bx, ExLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLaLa <td>V<sub>DD1</sub></td> <td></td> <td></td> <td>_</td> <td>8.7</td> <td>11.3</td> <td>mA</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>DD1</sub>                    |                                     |                                  | _   | 8.7  | 11.3 | mA    |
| VD01         VD02         Interpret type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>DD2</sub>                    |                                     |                                  | _   | 11.7 | 15.2 |       |
| VDD2         Intermediate         Intermediate <thintermediate< th="">         Intermediate</thintermediate<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Si8663Bx, Ex                        |                                     |                                  |     |      |      |       |
| Timing CharacteristicsImage of the set o | V <sub>DD1</sub>                    |                                     |                                  | _   | 10.3 | 13.4 | mA    |
| SideGxBx, ExMaximum Data RateImage: colspan="4">Image: colspan="4" Image: colspan="4" Imag                               | V <sub>DD2</sub>                    |                                     |                                  | _   | 10.3 | 13.4 |       |
| Maximum Data RateImage: constraint of the state of the st | Timing Characteristics              |                                     |                                  |     |      |      |       |
| Minimum Pulse WidthImage: constraint of the pulse WidthImage: constraint of                                                                                                                                                                                                                                                                                                                                                                                                              | Si866xBx, Ex                        |                                     |                                  |     |      |      |       |
| Propagation Delay $t_{PHL}, t_{PLH}$ See Figure 4.1 Propagation<br>Delay Timing on page 145.08.01.4rPulse Width Distortion<br>It_PLH - t_PHLIPWDSee Figure 4.1 Propagation<br>Delay Timing on page 140.25.0rPropagation Delay Skew2t_PSK(P.P)0.42.5rChannel-Channel Skewt_PSK0.42.5rAll ModelsOutput Rise TimetrCL = 15 pF<br>See Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rOutput Fall TimetrSee Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rPeak Eye Diagram JittertyrSee Figure 2.3 Eye Diagram<br>on page 6350pCommon Mode<br>Transient ImmunityCMTIVI = V_DD or 0 V<br>VCM = 1500 V<br>(See Figure 4.2 Common<br>Mode Transient Immunity3550kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Maximum Data Rate                   |                                     |                                  | 0   | _    | 150  | Mbps  |
| Propagation DelaytPHLDelay Timing on page 145.08.0141414Pulse Width Distortion<br>$It_{PLH} + t_{PHL}$ PWDSee Figure 4.1 Propagation<br>Delay Timing on page 140.25.0rPropagation Delay Skew2tPSKtPSK0.42.5rChannel-Channel SkewtPSKtPSK0.42.5rAll Models0.42.5rOutput Rise TimetrCL = 15 pF<br>See Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rOutput Rise TimetrSee Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rOutput Rise TimetrSee Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rPeak Eye Diagram Jittertur(PK)See Figure 2.3 Eye Diagram<br>on page 6350pCommon Mode<br>Transient ImmunityCMTICMTIV_I = V_DD or 0 V<br>(See Figure 4.2 Common<br>Mode Transient Immunity3550kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Minimum Pulse Width                 |                                     |                                  | _   | _    | 5.0  | ns    |
| ItpLH - tPHL1PWDDelay Timing on page 140.25.0rPropagation Delay Skew2tPSK(P-P)2.05.0rChannel-Channel SkewtPSK0.42.5rAll ModelsOutput Rise Timetr $C_L = 15 \text{ pF}$<br>See Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rOutput Rise TimetrSee Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rOutput Fall TimetrSee Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rPeak Eye Diagram JittertuT(PK)See Figure 2.3 Eye Diagram<br>on page 6350pCommon Mode<br>Transient ImmunityCMTI $V_I = V_{DD}$ or 0 V<br>(See Figure 4.2 Common<br>Mode Transient Immunity3550kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Propagation Delay                   | t <sub>PHL</sub> , t <sub>PLH</sub> |                                  | 5.0 | 8.0  | 14   | ns    |
| Channel-Channel Skew $t_{PSK}$ —0.42.5rAll ModelsOutput Rise Time $t_r$ $C_L = 15 \text{ pF}$<br>See Figure 4.1 Propagation<br>Delay Timing on page 14—2.54.0rOutput Fall Time $t_r$ $See Figure 4.1 \text{ Propagation}$<br>Delay Timing on page 14—2.54.0rOutput Fall Time $t_r$ $See Figure 4.1 \text{ Propagation}$<br>Delay Timing on page 14—2.54.0rPeak Eye Diagram Jitter $t_{JT(PK)}$ $See Figure 2.3 Eye Diagram$<br>on page 6—350—pCommon Mode<br>Transient Immunity $CMTI$ $V_I = V_{DD}$ or 0 V<br>(See Figure 4.2 Common<br>Mode Transient Immunity3550—kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                     | PWD                                 |                                  | _   | 0.2  | 5.0  | ns    |
| All ModelsOutput Rise Time $t_r$ $C_L = 15 \text{ pF}$<br>See Figure 4.1 Propagation<br>Delay Timing on page 14 $2.5$ $4.0$ rOutput Fall Time $t_r$ $C_L = 15 \text{ pF}$<br>See Figure 4.1 Propagation<br>Delay Timing on page 14 $2.5$ $4.0$ rOutput Fall Time $t_f$ See Figure 4.1 Propagation<br>Delay Timing on page 14 $2.5$ $4.0$ rPeak Eye Diagram Jitter $t_{JIT(PK)}$ See Figure 2.3 Eye Diagram<br>on page 6 $350$ $p_{Propagation}$ Common Mode<br>Transient ImmunityCMTI $C_{MTI}$ $V_{I} = V_{DD}$ or $0 V$<br>(See Figure 4.2 Common<br>Mode Transient Immunity $35$ $50$ $kV$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub>               |                                  | —   | 2.0  | 5.0  | ns    |
| Output Rise Time $t_r$ $C_L = 15 \text{ pF}$<br>See Figure 4.1 Propagation<br>Delay Timing on page 14 $ 2.5$ $4.0$ $r$ Output Fall Time $t_r$ $C_L = 15 \text{ pF}$<br>See Figure 4.1 Propagation<br>Delay Timing on page 14 $ 2.5$ $4.0$ $r$ Peak Eye Diagram Jitter $t_r$ See Figure 2.3 Eye Diagram<br>on page 6 $ 350$ $ p$ Common Mode<br>Transient Immunity $CMTI$ $V_I = V_{DD}$ or $0 V$<br>(See Figure 4.2 Common<br>Mode Transient Immunity $35$ $50$ $ kV$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Channel-Channel Skew                | t <sub>PSK</sub>                    |                                  |     | 0.4  | 2.5  | ns    |
| Output Rise TimetrSee Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rOutput Fall Time $T_{f}$ $C_L = 15 pF$<br>See Figure 4.1 Propagation<br>Delay Timing on page 142.54.0rPeak Eye Diagram Jitter $t_{JIT(PK)}$ See Figure 2.3 Eye Diagram<br>on page 6350pCommon Mode<br>Transient Immunity $C_{MTI}$ $V_I = V_{DD}$ or 0 V<br>V <sub>CM</sub> = 1500 V3550kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | All Models                          |                                     |                                  |     |      |      | 1     |
| Output Fall Time $t_f$ See Figure 4.1 Propagation<br>Delay Timing on page 14 $ 2.5$ $4.0$ $r$ Peak Eye Diagram Jitter $t_{JIT(PK)}$ See Figure 2.3 Eye Diagram<br>on page 6 $ 350$ $ p$ Common Mode<br>Transient Immunity $CMTI$ $V_I = V_{DD}$ or $0 V$<br>(See Figure 4.2 Common<br>Mode Transient Immunity $35$ $50$ $ kV$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Output Rise Time                    | tr                                  | See Figure 4.1 Propagation       | _   | 2.5  | 4.0  | ns    |
| Peak Eye Diagram SitterUIT(PK)on page 6350pCommon Mode<br>Transient ImmunityCMTI $V_{I} = V_{DD}$ or 0 VVVVV(See Figure 4.2 Common<br>Mode Transient Immunity3550kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Output Fall Time                    | t <sub>f</sub>                      | See Figure 4.1 Propagation       | _   | 2.5  | 4.0  | ns    |
| Common Mode<br>Transient ImmunityCMTIV_{CM} = 1500 V<br>(See Figure 4.2 Common<br>Mode Transient Immunity3550kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Peak Eye Diagram Jitter             | t <sub>JIT(РК)</sub>                |                                  | _   | 350  | _    | ps    |
| Transient Immunity     CMTI     CMTI     35     50      kV       Mode Transient Immunity     Mode Transient Immunity     35     50      kV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                     |                                     | $V_{I} = V_{DD} \text{ or } 0 V$ |     |      |      |       |
| Iest Circuit on page 15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                     | CMTI                                | (See Figure 4.2 Common           | 35  | 50   | _    | kV/µs |
| Startup Time <sup>3</sup> t <sub>SU</sub> — 15 40 µ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Startup Time <sup>3</sup>           | t <sub>SU</sub>                     |                                  | _   | 15   | 40   | μs    |

#### Notes:

1. The nominal output impedance of an isolator driver channel is approximately 50  $\Omega$ , ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces.

2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature.

3. Start-up time is the time period from the application of power to valid data at the output.

#### Table 4.5. Regulatory Information <sup>1</sup>

#### CSA

The Si866x is certified under CSA Component Acceptance Notice 5A. For more details, see Master Contract Number 232873.

60950-1, 62368-1: Up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

60601-1: Up to 250 V<sub>RMS</sub> working voltage and 2 MOPP (Means of Patient Protection).

#### VDE

The Si866x is certified according to VDE 0884-10. For more details, see certificate 40018443.

0884-10: Up to 1200  $V_{peak}$  for basic insulation working voltage.

60950-1: Up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

UL

The Si866x is certified under UL1577 component recognition program. For more details, see File E257455.

Rated up to 5000  $V_{\mbox{RMS}}$  isolation voltage for basic protection.

#### CQC

The Si866x is certified under GB4943.1-2011. For more details, see certificates CQC13001096110 and CQC13001096239.

Rated up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

#### Note:

1. Regulatory Certifications apply to 2.5 kV<sub>RMS</sub> rated devices which are production tested to 3.0 kV<sub>RMS</sub> for 1 sec. Regulatory Certifications apply to 3.75 kV<sub>RMS</sub> rated devices which are production tested to 4.5 kV<sub>RMS</sub> for 1 sec. Regulatory Certifications apply to 5.0 kV<sub>RMS</sub> rated devices which are production tested to 6.0 kV<sub>RMS</sub> for 1 sec. Regulatory Certifications for more information, see 1. Ordering Guide.

#### Table 4.6. Insulation and Safety-Related Specifications

| Doromotor                                         | Symbol          | Test Condition |                  | Value            |                  | Unit             |
|---------------------------------------------------|-----------------|----------------|------------------|------------------|------------------|------------------|
| Parameter                                         | Symbol          | Test Condition | WB SOIC-16       | NB SOIC-16       | QSOP-16          | Unit             |
| Nominal External Air Gap (Clearance) <sup>1</sup> | CLR             |                | 8.0              | 4.9              | 3.6              | mm               |
| Nominal External Tracking (Creepage) <sup>1</sup> | CPG             |                | 8.0              | 4.01             | 3.6              | mm               |
| Minimum Internal Gap<br>(Internal Clearance)      | DTI             |                | 0.014            | 0.014            | 0.014            | mm               |
| Tracking Resistance                               | CTI or PTI      | IEC60112       | 600              | 600              | 600              | V <sub>RMS</sub> |
| Erosion Depth                                     | ED              |                | 0.019            | 0.019            | 0.031            | mm               |
| Resistance (Input-Output) <sup>2</sup>            | R <sub>IO</sub> |                | 10 <sup>12</sup> | 10 <sup>12</sup> | 10 <sup>12</sup> | Ω                |
| Capacitance (Input-Output) <sup>2</sup>           | C <sub>IO</sub> | f = 1 MHz      | 2.0              | 2.0              | 2.0              | pF               |
| Input Capacitance <sup>3</sup>                    | CI              |                | 4.0              | 4.0              | 4.0              | pF               |

| Parameter     | Svmbol | Test Condition | Value      |            | Unit    |      |
|---------------|--------|----------------|------------|------------|---------|------|
| r ai airietei | Symbol | Test condition | WB SOIC-16 | NB SOIC-16 | QSOP-16 | Onit |

#### Note:

- 1. The values in this table correspond to the nominal creepage and clearance values. VDE certifies the clearance and creepage limits as 4.7 mm minimum for the NB SOIC-16 package and QSOP-16 packages and 8.5 mm minimum for the WB SOIC-16 package. UL does not impose a clearance and creepage minimum for component-level certifications. CSA certifies the clearance and creepage of the WB SOIC-16 package with designation "IS2" as 8 mm minimum. CSA certifies the clearance and creepage limits as 3.9 mm minimum for the NB SOIC 16, 3.6 mm minimum for the QSOP-16, and 7.6 mm minimum for the WB SOIC-16 package with package designation "IS" as listed in the data sheet.
- 2. To determine resistance and capacitance, the Si86xx is converted into a 2-terminal device. Pins 1–8 are shorted together to form the first termina and pins 9–16 are shorted together to form the second terminal. The parameters are then measured between these two terminals.
- 3. Measured from input pin to ground.

| Parameter                   | Test Conditions                                     |            | Specification |         |  |  |  |
|-----------------------------|-----------------------------------------------------|------------|---------------|---------|--|--|--|
| Falailletei                 |                                                     | WB SOIC-16 | NB SOIC-16    | QSOP-16 |  |  |  |
| Basic Isolation Group       | Material Group                                      | I          | I             | I       |  |  |  |
|                             | Rated Mains Voltages ≤ 150<br>V <sub>RMS</sub>      | I-IV       | I-IV          | I-IV    |  |  |  |
| Installation Classification | Rated Mains Voltages $\leq 300$<br>V <sub>RMS</sub> | I-IV       | 1-111         | 1-111   |  |  |  |
| Installation Classification | Rated Mains Voltages $\leq$ 400 V <sub>RMS</sub>    | 1-111      | 1-11          | 1-11    |  |  |  |
|                             | Rated Mains Voltages $\leq 600$<br>V <sub>RMS</sub> | 1-111      | 1-11          | 1-11    |  |  |  |

#### Table 4.7. IEC 60664-1 Ratings

|                                                   | Symbol            | Test Condition                                             | (                | Unit             |                  |       |
|---------------------------------------------------|-------------------|------------------------------------------------------------|------------------|------------------|------------------|-------|
| Parameter                                         | Symbol            | Test Condition                                             | WB SOIC-16       | NB SOIC-16       | QSOP-16          | Unit  |
| Maximum Working Insulation<br>Voltage             | VIORM             |                                                            | 1200             | 630              | 630              | Vpeak |
|                                                   |                   | Method b1                                                  |                  |                  |                  |       |
|                                                   | V                 | (V <sub>IORM</sub> x 1.875 = VPR, 100%                     | 0050             | 1100             |                  |       |
| Input to Output Test Voltage                      | V <sub>PR</sub>   | Production Test, t <sub>m</sub> = 1 sec,                   | 2250             | 1182             | 1182             | Vpeak |
|                                                   |                   | Partial Discharge < 5 pC)                                  |                  |                  |                  |       |
| Transient Overvoltage                             | VIOTM             | t = 60 sec                                                 | 6000             | 6000             | 6000             | Vpeak |
| Surge Voltage                                     | V <sub>IOSM</sub> | Tested per IEC 60065 with surge<br>voltage of 1.2 μs/50 μs |                  |                  |                  | Vpeak |
|                                                   |                   | Si866xxB/C/D tested with 4000 V                            | 3077             | 3077             | 3077             |       |
| Pollution Degree                                  |                   |                                                            | 2                | 2                | 2                |       |
| (DIN VDE 0110, Table 1)                           |                   |                                                            | 2                | 2                | 2                |       |
| Insulation Resistance at $T_S$ , $V_{IO}$ = 500 V | R <sub>S</sub>    |                                                            | >10 <sup>9</sup> | >10 <sup>9</sup> | >10 <sup>9</sup> | Ω     |
| Note:                                             |                   | 1                                                          |                  | 1                | 1                |       |

#### Table 4.8. VDE 0884-10 Insulation Characteristics for Si86xxxx<sup>1</sup>

#### Note:

1. Maintenance of the safety data is ensured by protective circuits. The Si86xxxx provides a climate classification of 40/125/21.

#### Table 4.9. VDE 0884-10 Safety Limiting Values<sup>1</sup>

| Parameter Symb                             | Symbol         | Test Condition                                                                                                                                       |            | Unit       |         |      |
|--------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|---------|------|
|                                            | Symbol         |                                                                                                                                                      | WB SOIC-16 | NB SOIC-16 | QSOP-16 | Onit |
| Case Temperature                           | Τ <sub>S</sub> |                                                                                                                                                      | 150        | 150        | 150     | °C   |
| Safety Input, Output, or Supply<br>Current | I <sub>S</sub> | θ <sub>JA</sub> = 100 °C/W (WB SOIC-16)<br>105 °C/W (NB SOIC-16, QSOP-16)<br>V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 150 °C, T <sub>A</sub> = 25 °C | 220        | 215        | 215     | mA   |
| Device Power Dissipation <sup>2</sup>      | PD             |                                                                                                                                                      | 415        | 415        | 415     | mW   |

#### Note:

1. Maximum value allowed in the event of a failure; also see the thermal derating curve in Figure 4.3 (WB SOIC-16) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884-10 on page 25 and Figure 4.4 (NB SOIC-16, QSOP-16) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884-10 on page 25.

2. The Si86xx is tested with VDD1 = VDD2 = 5.5 V;  $T_J$  = 150 °C;  $C_L$  = 15 pF, input a 150 Mbps 50% duty cycle square wave.

#### Table 4.10. Thermal Characteristics

| Parameter                             | Symbol        | WB SOIC-16 | NB SOIC-16/QSOP-16 | Unit |
|---------------------------------------|---------------|------------|--------------------|------|
| IC Junction-to-Air Thermal Resistance | $\theta_{JA}$ | 100        | 105                | °C/W |

Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com Rev. 1.73 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021



Figure 4.3. (WB SOIC-16) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884-10



Figure 4.4. (NB SOIC-16, QSOP-16) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884-10

#### Table 4.11. Absolute Maximum Ratings <sup>1</sup>

| Parameter                                                          | Symbol                              | Min  | Мах                   | Unit             |
|--------------------------------------------------------------------|-------------------------------------|------|-----------------------|------------------|
| Storage Temperature <sup>2</sup>                                   | T <sub>STG</sub>                    | -65  | 150                   | °C               |
| Ambient Temperature Under Bias                                     | T <sub>A</sub>                      | -40  | 125                   | °C               |
| Junction Temperature                                               | TJ                                  | —    | 150                   | °C               |
| Supply Voltage                                                     | V <sub>DD1</sub> , V <sub>DD2</sub> | -0.5 | 7.0                   | V                |
| Input Voltage                                                      | VI                                  | -0.5 | V <sub>DD</sub> + 0.5 | V                |
| Output Voltage                                                     | Vo                                  | -0.5 | V <sub>DD</sub> + 0.5 | V                |
| Output Current Drive Channel                                       | Ι <sub>Ο</sub>                      | _    | 10                    | mA               |
| Lead Solder Temperature (10 s)                                     |                                     | _    | 260                   | °C               |
| Maximum Isolation (Input to Output) (1 sec)<br>NB SOIC-16, QSOP-16 |                                     | _    | 4500                  | V <sub>RMS</sub> |
| Maximum Isolation (Input to Output) (1 sec)<br>WB SOIC-16          |                                     | _    | 6500                  | V <sub>RMS</sub> |

#### Notes:

1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to conditions as specified in the operational sections of this data sheet.

2. VDE certifies storage temperature from -40 to 150 °C.

## 5. Pin Descriptions



Figure 5.1. Si866x Pinout

Table 5.1. Si866x Pin Descriptions

| Name             | SOIC-16 Pin# | Туре           | Description                     |
|------------------|--------------|----------------|---------------------------------|
| V <sub>DD1</sub> | 1            | Supply         | Side 1 power supply.            |
| A1               | 2            | Digital Input  | Side 1 digital input.           |
| A2               | 3            | Digital Input  | Side 1 digital input.           |
| A3               | 4            | Digital Input  | Side 1 digital input.           |
| A4               | 5            | Digital I/O    | Side 1 digital input or output. |
| A5               | 6            | Digital I/O    | Side 1 digital input or output. |
| A6               | 7            | Digital I/O    | Side 1 digital input or output. |
| GND1             | 8            | Ground         | Side 1 ground.                  |
| GND2             | 9            | Ground         | Side 2 ground.                  |
| B6               | 10           | Digital I/O    | Side 2 digital input or output. |
| B5               | 11           | Digital I/O    | Side 2 digital input or output. |
| B4               | 12           | Digital I/O    | Side 2 digital input or output. |
| В3               | 13           | Digital Output | Side 2 digital output.          |
| B2               | 14           | Digital Output | Side 2 digital output.          |
| B1               | 15           | Digital Output | Side 2 digital output.          |
| V <sub>DD2</sub> | 16           | Supply         | Side 2 power supply.            |

## 6. Package Outline (16-Pin Wide Body SOIC)

The figure below illustrates the package details for the Si86xx digital isolator in a 16-pin wide-body SOIC package. The table below lists the values for the dimensions shown in the illustration.



Figure 6.1. 16-Pin Wide Body SOIC

| Dimension | Min      | Мах   |
|-----------|----------|-------|
| A         | —        | 2.65  |
| A1        | 0.10     | 0.30  |
| A2        | 2.05     | _     |
| b         | 0.31     | 0.51  |
| C         | 0.20     | 0.33  |
| D         | 10.3     | 0 BSC |
| E         | 10.3     | 0 BSC |
| E1        | 7.50 BSC |       |
| e         | 1.27 BSC |       |
| L         | 0.40     | 1.27  |
| h         | 0.25     | 0.75  |
| θ         | 0°       | 8°    |
| ααα       | _        | 0.10  |
| bbb       |          | 0.33  |
| CCC       | _        | 0.10  |
| ddd       | _        | 0.25  |
| eee       | _        | 0.10  |
| fff       | _        | 0.20  |

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC Outline MS-013, Variation AA.

4. Recommended reflow profile per JEDEC J-STD-020 specification for small body, lead-free components.

Si8660/61/62/63 Data Sheet • Land Pattern (16-Pin Wide-Body SOIC)

## 7. Land Pattern (16-Pin Wide-Body SOIC)

The figure below illustrates the recommended land pattern details for the Si86xx in a 16-pin wide-body SOIC package. The table below lists the values for the dimensions shown in the illustration.



Figure 7.1. 16-Pin Wide Body SOIC PCB Land Pattern

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 9.40 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.90 |
| Notes:    | 1                  |      |

1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).

2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

Si8660/61/62/63 Data Sheet • Package Outline (16-Pin Narrow Body SOIC)

## 8. Package Outline (16-Pin Narrow Body SOIC)

The figure below illustrates the package details for the Si86xx in a 16-pin narrow-body SOIC package. The table below lists the values for the dimensions shown in the illustration.



Figure 8.1. 16-Pin Narrow Body SOIC

| Table 8.1. | 16-Pin Narrow Bod | y SOIC Package [ | Diagram Dimensions |
|------------|-------------------|------------------|--------------------|
|------------|-------------------|------------------|--------------------|

| Dimension | Min      | Max  |
|-----------|----------|------|
| A         | _        | 1.75 |
| A1        | 0.10     | 0.25 |
| A2        | 1.25     |      |
| b         | 0.31     | 0.51 |
| С         | 0.17     | 0.25 |
| D         | 9.90     | BSC  |
| E         | 6.00 BSC |      |
| E1        | 3.90 BSC |      |
| e         | 1.27 BSC |      |
| L         | 0.40     | 1.27 |
| L2        | 0.25 BSC |      |
| h         | 0.25     | 0.50 |
| θ         | 0°       | 8°   |
| aaa       | 0.10     |      |
| bbb       | 0.20     |      |
| CCC       | 0.10     |      |
| ddd       | 0.25     |      |
| lotes:    |          |      |

#### Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

Si8660/61/62/63 Data Sheet • Land Pattern (16-Pin Narrow Body SOIC)

## 9. Land Pattern (16-Pin Narrow Body SOIC)

The figure below illustrates the recommended land pattern details for the Si86xx in a 16-pin narrow-body SOIC package. The table below lists the values for the dimensions shown in the illustration.



Figure 9.1. 16-Pin Narrow Body SOIC PCB Land Pattern

#### Table 9.1. 16-Pin Narrow Body SOIC Land Pattern Dimensions

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 5.40 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.55 |
|           |                    |      |

#### Notes:

1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion). 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

Si8660/61/62/63 Data Sheet • Package Outline (16-Pin QSOP)

## 10. Package Outline (16-Pin QSOP)

The figure below illustrates the package details for the Si86xx in a 16-pin QSOP package. The table lists the values for the dimensions shown in the illustration.





DETAIL 'A'





Figure 10.1. 16-Pin QSOP Package

## Table 10.1. 16-Pin QSOP Package Diagram Dimensions<sup>1, 2, 3, 4</sup>

| Dimension | Min       | Мах  |
|-----------|-----------|------|
| A         | _         | 1.75 |
| A1        | 0.10      | 0.25 |
| A2        | 1.25      | _    |
| b         | 0.20      | 0.30 |
| С         | 0.17      | 0.25 |
| D         | 4.89      | BSC  |
| E         | 6.00 BSC  |      |
| E1        | 3.90 BSC  |      |
| e         | 0.635 BSC |      |
| L         | 0.40      | 1.27 |
| L2        | 0.25 BSC  |      |
| h         | 0.25      | 0.50 |
| θ         | 0°        | 8°   |
| ааа       | 0.10      |      |
| bbb       | 0.20      |      |
| CCC       | 0.10      |      |
| ddd       | 0.25      |      |

#### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MO-137, Variation AB.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 11. Land Pattern (16-Pin QSOP)

The figure below illustrates the recommended land pattern details for the Si86xx in a 16-pin QSOP package. The table lists the values for the dimensions shown in the illustration.



Figure 11.1. 16-Pin QSOP PCB Land Pattern

| Table 11.1. 16-Pin QSOP Land Pattern Dimensions <sup>1,</sup> |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Dimension                           | Feature                                               | (mm)                                 |
|-------------------------------------|-------------------------------------------------------|--------------------------------------|
| C1                                  | Pad Column Spacing                                    | 5.40                                 |
| E                                   | Pad Row Pitch                                         | 0.635                                |
| X1                                  | Pad Width                                             | 0.40                                 |
| Y1                                  | Pad Length                                            | 1.55                                 |
| Note:                               |                                                       |                                      |
| 1. This Land Pattern Design is base | d on IPC-7351 pattern SOP63P602X173-16N for Densit    | tv Level B (Median Land Protrusion). |
| •                                   | ximum Material Condition (MMC) and a card fabrication | •                                    |

Si8660/61/62/63 Data Sheet • Top Marking (16-Pin Wide Body SOIC)

## 12. Top Marking (16-Pin Wide Body SOIC)



Figure 12.1. 16-Pin Wide Body SOIC Top Marking

#### Table 12.1. 16-Pin Wide Body SOIC Top Marking Explanation

|                 |                                               | Si86 = Isolator product series                              |
|-----------------|-----------------------------------------------|-------------------------------------------------------------|
|                 |                                               | XY = Channel Configuration                                  |
|                 |                                               | X = # of data channels (6)                                  |
|                 | Base Part Number                              | Y = # of reverse channels (3, 2, 1, 0)                      |
| Line 4 Merilian | Ordering Options                              | S = Speed Grade                                             |
| Line 1 Marking: |                                               | A = 1 Mbps                                                  |
|                 | (See 1. Ordering Guide for more information.) | B = 150 Mbps (default output = low)                         |
|                 |                                               | E = 150 Mbps (default output = high)                        |
|                 |                                               | V = Insulation rating                                       |
|                 |                                               | A = 1 kV; B = 2.5 kV; C = 3.75 kV; D = 5.0 kV               |
| ww              | YY = Year                                     | Assigned by assembly subcontractor. Corresponds to the year |
|                 | WW = Workweek                                 | and workweek of the mold date.                              |
| Line 2 Marking: | RTTTTT = Mfg Code                             | Manufacturing code from assembly house                      |
|                 |                                               | "R" indicates revision                                      |
| Line 3 Marking: | Circle = 1.7 mm Diameter                      | "ad" Dh Eraa Sumbol                                         |
|                 | (Center-Justified)                            | "e4" Pb-Free Symbol                                         |
|                 | Country of Origin ISO Code Abbreviation       | TW = Taiwan as shown, TH = Thailand                         |

## 13. Top Marking (16-Pin Narrow Body SOIC)



Figure 13.1. 16-Pin Narrow Body SOIC Top Marking

#### Table 13.1. 16-Pin Narrow Body SOIC Top Marking Explanation

| Line 1 Marking: | Base Part Number<br>Ordering Options<br>(See 1. Ordering Guide for more information.) | Si86 = Isolator product series<br>XY = Channel Configuration<br>X = # of data channels (6)<br>Y = # of reverse channels (3, 2, 1, 0)<br>S = Speed Grade<br>A = 1 Mbps<br>B = 150 Mbps (default output = low)<br>E = 150 Mbps (default output = high)<br>V = Insulation rating<br>A = 1 kV; B = 2.5 kV; C = 3.75 kV |
|-----------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line 2 Marking: | Circle = 1.2 mm Diameter                                                              | "e3" Pb-Free Symbol                                                                                                                                                                                                                                                                                                |
|                 | YY = Year<br>WW = Work Week                                                           | Assigned by the Assembly House. Corresponds to the year and work week of the mold date.                                                                                                                                                                                                                            |
|                 | RTTTTT = Mfg Code                                                                     | Manufacturing code from assembly house.<br>"R" indicates revision.                                                                                                                                                                                                                                                 |
|                 | Circle = 1.2 mm diameter                                                              | "e3" Pb-Free Symbol.                                                                                                                                                                                                                                                                                               |

Si8660/61/62/63 Data Sheet • Top Marking (16-Pin QSOP)

## 14. Top Marking (16-Pin QSOP)



Figure 14.1. 16-Pin QSOP Top Marking

#### Table 14.1. 16-Pin QSOP Top Marking Explanation

|                 |                                               | 86 = Isolator product series                                |
|-----------------|-----------------------------------------------|-------------------------------------------------------------|
| Line 1 Marking: |                                               | XY = Channel Configuration                                  |
|                 |                                               | X = # of data channels (6)                                  |
|                 | Base Part Number                              | Y = # of reverse channels (3, 2, 1, 0)                      |
|                 | Ordering Options                              | S = Speed Grade (max data rate) and operating mode:         |
|                 | (See 1. Ordering Guide for more information). | B = 150 Mbps (default output = low)                         |
|                 |                                               | E = 150 Mbps (default output = high)                        |
|                 |                                               | V = Insulation rating                                       |
|                 |                                               | A = 1 kV; B = 2.5 kV; C = 3.75 kV                           |
| Line 2 Marking: | RTTTTT = Mfg Code                             | Manufacturing code from assembly house                      |
|                 |                                               | "R" indicates revision                                      |
| Line 3 Marking: | YY = Year                                     | Assigned by the Assembly House. Corresponds to the year and |
|                 | WW = Work Week                                | work week of the mold date.                                 |

Si8660/61/62/63 Data Sheet • Revision History

## 15. Revision History

#### **Revision 1.73**

September 2019

• Updated the Ordering Guide.

#### **Revision 1.72**

October 2018

Added new Automotive-Grade OPN options.

#### **Revision 1.71**

January 2018

· Added new table to Ordering Guide for Automotive-Grade OPN options.

#### **Revision 1.7**

October 18, 2017

- · Added new OPNs in Ordering Guide for IU (QSOP) and IS2 (8 mm creepage WB SOIC) package options.
- · Added 62368-1 references throughout.
- · Removed 61010-1 references throughout.
- Added QSOP-16 package information.

#### **Revision 1.6**

June 18, 2015

- Updated Table 4.5 Regulatory Information <sup>1</sup> on page 22.
  - · Added CQC certificate numbers.
- Updated 1. Ordering Guide.
  - · Removed references to moisture sensitivity levels.
  - Removed Note 2.
- Added note to Table 1.1 Ordering Guide for Valid OPNs <sup>1, 2, 4</sup> on page 2 for denoting tape and reel marking.

#### **Revision 1.5**

September 25, 2013

- Added Figure 4.2 Common Mode Transient Immunity Test Circuit on page 15.
- Added references to CQC throughout.
- Added references to 2.5 kVRMS devices throughout.
- Updated 1. Ordering Guide.
- Updated 12. Top Marking (16-Pin Wide Body SOIC).

#### **Revision 1.4**

June 26, 2012

- Updated Table 4.11 Absolute Maximum Ratings <sup>1</sup> on page 26.
  - · Added junction temperature spec.
- Updated 3.3.1 Supply Bypass.
- Removed "3.3.2. Pin Connections".
- Updated 1. Ordering Guide.
  - Removed Rev A devices.
- Updated 6. Package Outline (16-Pin Wide Body SOIC).
- Updated Top Marks.
  - Added revision description.

Si8660/61/62/63 Data Sheet • Revision History

#### **Revision 1.3**

March 21, 2012

· Updated 1. Ordering Guide to include MSL2A.

#### **Revision 1.2**

September 14, 2011

- · Reordered spec tables to conform to new convention.
- Removed "pending" throughout document.

#### **Revision 1.1**

July 14, 2011

- · Reordered spec tables to conform to new convention.
- · Removed "pending" throughout document.

#### **Revision 1.0**

March 31, 2011

- Added chip graphics on front page.
- Updated features list on front page.
- Moved Table 4.1 Recommended Operating Conditions on page 11 and Table 4.11 Absolute Maximum Ratings <sup>1</sup> on page 26.
- · Updated 4. Electrical Specifications.
- Moved Table 3.1 Si866x Logic Operation on page 7.
- · Moved and updated 3.5 Typical Performance Characteristics.
- Updated Table 5.1 Si866x Pin Descriptions on page 27.
- Updated 1. Ordering Guide.
- · Removed references to QSOP-16 package.

#### **Revision 0.1**

September 15, 2010

· Initial release.









Support & Resources www.skyworksinc.com/support

#### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5<sup>®</sup>, SkyOne<sup>®</sup>, SkyBlue<sup>™</sup>, Skyworks Green<sup>™</sup>, Clockbuilder<sup>®</sup>, DSPLL<sup>®</sup>, ISOmodem<sup>®</sup>, ProSLIC<sup>®</sup>, and SiPHY<sup>®</sup> are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.

