# 3.3V PureEdge™ VCXO Clock Generator with Differential LVPECL Outputs # Description The NB3NXXXXX – series voltage–controlled crystal oscillator (VCXO) devices are designed to meet today's requirements for 3.3 V LVPECL clock generation applications. These devices use an external high Q fundamental mode pullable crystal and Phase Locked Loop (PLL) multiplier to provide a wide range of frequencies from 60 MHz to 700 MHz (factory configurable per user specifications) with a pullable range of ±100 ppm. The silicon–based PureEdge products provides users with exceptional frequency stability and reliability. They produce an ultra low jitter and phase noise LVPECL differential output. The NB3NXXXXXX – series are members of ON Semiconductor's PureEdge clock family that provides accurate and precision clock generation solutions. Available in the industry standard 4 mm x 4 mm QFN-20 package. #### **Features** - LVPECL Differential Output - Operating Range: 3.3 V ±10% - Ultra Low Jitter and Phase Noise 0.5 ps (12 kHz 20 MHz) - 245 ps Typical Rise and Fall Times - Factory Configurable Frequencies from 60 MHz to 700 MHz (see Standard Frequencies in the Ordering Information Table in page 5) - Pullable Range Minimum of ±100 ppm - Control Voltage with Positive Slope - -40°C to +85°C Ambient Operating Temperature - These Devices are Pb-Free and are RoHS Compliant # **Applications** - Networking - SONET - 10 Gigabit Ethernet - Networking Base Stations - Broadcasting # ON Semiconductor® http://onsemi.com # MARKING DIAGRAM QFN20 MN SUFFIX CASE 485E XXXXX = Frequency XXX.XX A = Assembly Location L, WL = Wafer Lot Y = Year W, WW = Work Week G or ■ = Pb-Free Package (\*Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. # **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. Figure 1. Simplified Block Diagram of NB3Nxxxxx Table 1. OUTPUT ENABLE TRI-STATE FUNCTION | OE | Output Pins Function | |------|----------------------| | Open | Active | | High | Active | | Low | High Z | Figure 2. QFN-20 Pinout (Top View) # **Table 2. PIN DESCRIPTION** | Pin | Name | I/O | Description | |-----|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VC | Analog Input | Analog control voltage input pin that adjusts output oscillation frequency. f0 = $V_C$ = 1.65 V. Control voltage has a positive slope with a linearity of $\pm 10\%$ ; $V_C$ = 1.65 V $\pm 1$ V. | | 2 | OE | LVTTL /<br>LVCMOS Input | Output Enable Pin. When left floating pin defaults to logic HIGH and output is active. See OE pin description Table 1. | | 3 | GND | Ground | Negative Supply Voltage | | 4 | GND | Ground | Negative Supply Voltage | | 5 | GND | Ground | Negative Supply Voltage | | 6 | nc | No connect | | | 7 | nc | No connect | | | 8 | nc | No connect | | | 9 | nc | No connect | | | 10 | nc | No connect | | | 11 | CLK | LVPECL Output | Non-inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{DD}-2$ V. | | 12 | CLK | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{DD}-2$ V. | | 13 | VDD | Power Supply | 3.3 V Positive Supply Voltage | | 14 | VDD | Power Supply | 3.3 V Positive Supply Voltage | | 15 | VDD | Power Supply | 3.3 V Positive Supply Voltage | | 16 | nc | No connect | | | 17 | XOUT | Crystal | Crystal Input. This pin forms an oscillator when connected to an external parallel-resonant crystal. | | 18 | nc | No connect | | | 19 | XIN | Crystal | Crystal Input. This pin forms an oscillator when connected to an external parallel-resonant crystal. | # **Table 2. PIN DESCRIPTION** | Pin | Name | I/O | Description | |-----|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | nc | No connect | | | _ | EP | | The Exposed Pad (EP) on the QFN-20 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to the die, and must be electrically and thermally connected to GND on the PC board. | <sup>1.</sup> All VDD and GND pins must be externally connected to a power supply for proper operation. # **Table 3. ATTRIBUTES** | Characteristics | Value | | | | |---------------------------------------------------------------|----------------------|--|--|--| | Internal Default State Resistor (OE) | 170 kΩ | | | | | ESD Protection Human Body Model<br>Machine Model | 2 kV<br>200 V | | | | | Moisture Sensitivity, Indefinite Time Out of Drypack (Note 2) | Level 1 | | | | | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | Transistor Count | 3510 Devices | | | | | Meets or Exceeds JEDEC Standard EIA/JESD78 IC Latchup Test | | | | | <sup>2.</sup> For additional information, see Application Note AND8003/D. # **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 1 | Rating | Unit | |------------------|------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------|-------------|------| | $V_{DD}$ | Positive Power Supply | GND = 0 V | | 4.6 | V | | V <sub>IN</sub> | Control Input (V <sub>C</sub> and OE) | | $\begin{aligned} V_{IN} &\leq V_{DD} + 200 \text{ mV} \\ V_{IN} &\geq \text{GND} - 200 \text{ mV} \end{aligned}$ | | V | | l <sub>OUT</sub> | LVPECL Output Current | Continuous<br>Surge | | 25<br>50 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -55 to +120 | °C | | θ <sub>JA</sub> | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | QFN-20<br>QFN-20 | 47<br>33 | °C/W | | θJC | Thermal Resistance (Junction-to-Case) (Note 3) | Standard Board | QFN-20 | 18 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | | | 265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. # **Table 5. RECOMMENDED CRYSTAL PARAMETERS** | Crystal Type | Fundamental AT-Cut | |------------------------------------|------------------------------------------| | Frequency | Various - Device dependent; see AC Table | | Load Capacitance | 16 pF | | Shunt Capacitance, C0 | 3.2 pF typical | | Motional Capacitance (C1) | 12 fF typical | | Capacitance Ratio (C0/C1) | 260 typical | | ESR (Equivalent Series Resistance) | 25 $\Omega$ max; 5 $\Omega$ typical | <sup>3.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 6. DC CHARACTERISTICS (V $_{DD}$ = 3.3 V $\pm$ 10%, GND = 0 V, T $_{A}$ = $-40^{\circ}C$ to +85 $^{\circ}C$ ) (Note 4) | Symbol | Characteristic | Min | Тур | Max | Unit | |--------|--------------------------|---------------------------|-----|---------------------------|------| | IDD | Power Supply Current | | 90 | 110 | mA | | VIH | Input HIGH Voltage, OE | 2000 | | $V_{DD}$ | mV | | VIL | Input LOW Voltage, OE | GND -<br>200 | | 800 | mV | | IIH | Input HIGH Current, OE | -100 | | +100 | uA | | IIL | Input LOW Current, OE | -100 | | +100 | uA | | VOH | Output HIGH Voltage | V <sub>DD</sub> –<br>1195 | | V <sub>DD</sub> –<br>945 | mV | | VOL | Output LOW Voltage | V <sub>DD</sub> –<br>1945 | | V <sub>DD</sub> –<br>1600 | mV | | VOUTPP | Output Voltage Amplitude | | 700 | | mV | <sup>4.</sup> Measurement taken with outputs terminated with 50 $\Omega$ to $\rm V_{DD}$ – 2.0 V. See Figure 3. Table 7. AC CHARACTERISTICS (V<sub>DD</sub> = $3.3 \pm 10\%$ , GND = 0 V, $T_A$ = $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ ) | Symbol | Char | acteristic | Conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------------------------|------------------------------|-------------------------------|------|--------|-----|------| | f <sub>CLKOUT</sub> | Output Clock Frequency | Crystal fref = 28.276363 MHz | NB3N15552 | | 155.52 | | MHz | | | | Crystal fref = 28.409090 MHz | NB3N15625 | 1 | 156.25 | | | | | | Crystal fref = 30.703125 MHz | NB3N49152 | 1 | 491.52 | | | | | | Crystal fref = 28.276363 MHz | NB3N62208 | 1 | 622.08 | | | | t <sub>jit(cp)</sub> | RMS Phase Jitter | | 12 kHz to 20 MHz | | 0.5 | 0.9 | ps | | t <sub>jitter</sub> | Cycle to Cycle, RMS | | 1000 Cycles | | 2 | 8 | ps | | | Cycle to Cycle, Peak-to-P | eak | 1000 Cycles | | 10 | 30 | | | | Period, RMS | | 10,000 Cycles | | 1 | 4 | | | | Period, Peak-to-Peak | | 10,000 Cycles | | 6 | 20 | | | t <sub>OE/OD</sub> | Output Enable/Disable Tim | е | | | | 200 | ns | | F <sub>P</sub> | Crystal Pull ability (Note 5) | | $0 \le V_C \le 3.3 \text{ V}$ | ±100 | | | ppm | | VC(bw) | Control Voltage Bandwidth | | –3 dB | 20 | | | kHz | | tDUTY_CYCLE | Output Clock Duty Cycle<br>(Measured at Cross Point) | | | 45 | 50 | 55 | % | | t <sub>R</sub> | Output Rise Time (20% and 80%) | | | | 245 | 400 | ps | | t <sub>F</sub> | Output Fall Time (80% and 20%) | | | | 245 | 400 | ps | | tstart | Start-up Time | | | | 1 | 5 | ms | <sup>5.</sup> Gain transfer is positive with a rate of 130 ppm/V. # **Table 8. PHASE NOISE PERFORMANCE** | Parameter | Characteristic | Condition | 155.52 MHZ | 156.25 MHz | 491.52 MHz | 622.08 MHZ | Unit | |----------------|--------------------------------|----------------|------------|------------|------------|------------|--------| | $\theta$ NOISE | Output Phase-Noise Performance | 100 Hz offset | -82 | -82 | -72 | -70 | dBc/Hz | | | | 1 kHz offset | -106 | -106 | -96 | -94 | dBc/Hz | | | | 10 kHz offset | -126 | -126 | -116 | -114 | dBc/Hz | | | | 100 kHz offset | -128 | -128 | -119 | -116 | dBc/Hz | | | | 1 MHz offset | -135 | -135 | -125 | -123 | dBc/Hz | | | | 10 MHz offset | -159 | -159 | -151 | -149 | dBc/Hz | # **ORDERING INFORMATION** | Device | Frequency (MHz) | Package | Shipping <sup>†</sup> | |----------------|-----------------|---------------------|-----------------------| | NB3N15552MNG | 155.52 | QFN-20<br>(Pb-Free) | 92 Units / Rail | | NB3N15552MNTXG | 155.52 | QFN-20<br>(Pb-Free) | 3000 / Tape & Reel | | NB3N15625MNG | 156.25 | QFN-20<br>(Pb-Free) | 92 Units / Rail | | NB3N15625MNTXG | 156.25 | QFN-20<br>(Pb-Free) | 3000 / Tape & Reel | | NB3N49152MNG | 491.52 | QFN-20<br>(Pb-Free) | 92 Units / Rail | | NB3N49152MNTXG | 491.52 | QFN-20<br>(Pb-Free) | 3000 / Tape & Reel | | NB3N62208MNG | 622.08 | QFN-20<br>(Pb-Free) | 92 Units / Rail | | NB3N62208MNTXG | 622.08 | QFN-20<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) #### PACKAGE DIMENSIONS # QFN20, 4x4, 0.5P CASE 485E-01 ISSUE B - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM THE TERMINAL TIP. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN MAX | | | | | Α | 0.80 | 1.00 | | | | A1 | | 0.05 | | | | A3 | 0.20 | REF | | | | b | 0.20 | 0.30 | | | | D | 4.00 | BSC | | | | D2 | 2.60 | 2.90 | | | | Е | 4.00 | BSC | | | | E2 | 2.60 | 2.90 | | | | е | 0.50 | BSC | | | | K | 0.20 REF | | | | | ٦ | 0.35 | 0.45 | | | | L1 | 0.00 | 0.15 | | | # 0.10 C A B **DETAIL A** 0.10 $\oplus$ С 1) 11/11/11 F2 20X b 0.10 | C | A | B Ф 0.05 C **BOTTOM VIEW** **DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. PureEdge is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative