## **3V W-CDMA BAND 4 LINEAR PA MODULE** Package Style: Module, 10-Pin, 3mmx3mmx1.0mm ### **Features** - HSDPA /HSUPA /HSPA+/LTE - Low Voltage Positive Bias Supply (3.0V to 4.2V) - +28.25dBm Linear Output Power (+27.25dBm HSDPA and HSPA+) - High Efficiency Operation 48% at P<sub>OUT</sub>=+28.25dBm - Low Quiescent Current in Low Power Mode: 5 mA when using DC/Dc converter - Internal Voltage Regulator Eliminates the Need for External Reference Voltage (V<sub>RFE</sub>) - 3-Mode Power States with Digital Control Interface - Optimized for DC/DC Converter Operation - Integrated Power Coupler - Integrated Blocking and Collector Decoupling Capacitors # **Applications** - WCDMA/HSDPA/HSPA+/LTE Wireless Handsets and Data Cards - Dual-Mode UMTS Wireless Handsets Functional Block Diagram # **Product Description** The RF7244 is a high-power, high-efficiency, linear power amplifier designed for use as the final RF amplifier in 3V, $50\Omega$ W-CDMA mobile cellular equipment and spread-spectrum systems. This PA is developed for UMTS Band 4 which operates in the 1710MHz to 1755MHz frequency band. The RF7244 has two digital control pins to select one of three power modes to optimize performance and current drain at lower power levels. The part also has an integrated directional coupler which eliminates the need for an external discrete coupler at the output. The RF7244 meets the spectral linearity requirements of High Speed Downlink Packet Access (HSDPA), High Speed Uplink Packet Access (HSUPA), and Long Term Evolution (LTE) data transmission and is assembled in a 10-pin, 3mmx3mm module. ### **Ordering Information** RF7244 3V W-CDMA Band 4 Linear PA Module RF7244PCBA-410 Fully Assembled Evaluation Board | Optimum Technology Watching® Applied | | | | | | | |--------------------------------------|---------------|--------------|------------|--|--|--| | ☐ GaAs HBT | ☐ SiGe BiCMOS | ☐ GaAs pHEMT | ☐ GaN HEMT | | | | | ☐ GaAs MESFET InGaP HBT | ☐ Si BiCMOS | ☐ Si CMOS | ☐ RF MEMS | | | | | <b>▼</b> InGaP HBT | ☐ SiGe HBT | ☐ Si BJT | ☐ LDMOS | | | | ## **Absolute Maximum Ratings** | Parameter | Rating | Unit | |----------------------------------------------------------|-------------|------| | Supply Voltage in Standby Mode | 6.0 | V | | Supply Voltage in Idle Mode | 6.0 | V | | Supply Voltage in Operating Mode, $50\Omega$ Load | 6.0 | V | | Supply Voltage, V <sub>BAT</sub> | 6.0 | V | | Control Voltage, V <sub>MODE0</sub> , V <sub>MODE1</sub> | 3.5 | V | | Control Voltage, V <sub>EN</sub> | 3.5 | V | | RF - Input Power | +10 | dBm | | RF - Output Power | +30 | dBm | | Output Load VSWR (Ruggedness) | 10:1 | | | Operating Ambient Temperature | -30 to +110 | °C | | Storage Temperature | -55 to +150 | °C | #### Caution! ESD sensitive device. Exceeding any one or a combination of the Absolute Maximum Rating conditions may cause permanent damage to the device. Extended application of Absolute Maximum Rating conditions to the device may reduce device reliability. Specified typical performance or functional operation of the device under Absolute Maximum Rating conditions is not implied. RoHS status based on EU Directive 2002/95/EC (at time of this document revision). The information in this publication is believed to be accurate and reliable. However, no responsibility is assumed by RF Micro Devices, Inc. ("RFMD") for its use, nor for any infringement of patents, or other rights of third parties, resulting from its use. No license is granted by implication or otherwise under any patent or patent rights of RFMD. RFMD reserves the right to change component circuitry, recommended application circuitry and specifications at any time without prior notice. | Dovemeter | Specification | | | 11 | O a sadiki a sa | | |-----------------------------------------|----------------------|------|------|------|---------------------------------------------------|--| | Parameter | Min. Typ. | | Max. | Unit | Condition | | | Recommended Operating Conditions | | | | | | | | Operating Frequency Range | 1710 | | 1755 | MHz | | | | V <sub>BAT</sub> | +3.0 | +3.4 | +4.2 | V | | | | V <sub>CC</sub> | +0.5 <sup>1</sup> | +3.4 | +4.2 | V | | | | V <sub>EN</sub> | 0 | | 0.5 | V | PA disabled. | | | | 1.5 | 1.8 | 3.0 | V | PA enabled. | | | V <sub>MODEO</sub> , V <sub>MODE1</sub> | 0 | | 0.5 | V | Logic "low". | | | | 1.5 | 1.8 | 3.0 | V | Logic "high". | | | P <sub>OUT</sub> | | | | | | | | Maximum Linear Output<br>(HPM) | 28.25 <sup>2,3</sup> | | | dBm | High Power Mode (HPM)<br>V <sub>CC</sub> =3.4V | | | Maximum Linear Output<br>(HPM) | 28.25 <sup>4</sup> | | | dBm | High Power Mode (HPM)<br>V <sub>CC</sub> =3.7 V | | | Maximum Linear Output<br>(MPM) | 19.0 <sup>3</sup> | | | dBm | Medium Power Mode (MPM)<br>V <sub>CC</sub> =1.52V | | | Maximum Linear Output<br>(LPM) | 10.0 <sup>3</sup> | | | dBm | Low Power Mode (LPM)<br>V <sub>CC</sub> =0.83V | | | Ambient Temperature | -30 | +25 | +85 | °C | | | #### Notes - 1. $V_{CC}$ down to 0.5V may be used for backed-off power when using DC/DC converter to conserve battery current. - 2. For operation at $V_{CC}$ =3.0V, derate $P_{OUT}$ by 1.0dB. - 3. $P_{OUT}$ is specified for 3GPP (Rel99) modulation. For HSPA+ operation, derate $P_{OUT}$ by 1.0dB: HSPA+ Configuration: 3GPP Rel7 Subtest 1. - 4. P<sub>OUT</sub> is specified for 3GPP (HSDPA Sub-test 2 and HSUPA Sub-test 1) modulation. | Davamatav | Specification | | | Heit | O an disting | | |---------------------------------------------------------|---------------|-------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | Min. | Тур. | Max. | Unit | Condition | | | | _ | | | | T=+25°C, $V_{BAT}$ =+3.4V, $V_{EN}$ =+1.8V, 50 Ω sys- | | | Electrical Specifications | | | | | tem, W-CDMA Rel 99 Modulation unless otherwise specified. | | | Gain | | 28 | | dB | HPM, P <sub>OUT</sub> =28.25dBm, V <sub>CC</sub> =3.4V | | | | | 26 | | dB | MPM, P <sub>OUT</sub> ≤19.0dBm, V <sub>CC</sub> =1.52V | | | | | 20 | | dB | LPM, P <sub>OUT</sub> ≤10.0dBm, V <sub>CC</sub> =0.83V | | | Gain Linearity | | ±0.7 | | dB | HPM, 19.0dBm≤P <sub>OUT</sub> ≤28.0dBm | | | ACLR - 5 MHz Offset | | -40 | | dBc | HPM, P <sub>OUT</sub> =28.25dBm, V <sub>CC</sub> =3.4V | | | | | -40 | | dBc | MPM, P <sub>OUT</sub> =19.0dBm, V <sub>CC</sub> =1.52V | | | | | -40 | | dBc | LPM, P <sub>OUT</sub> =10.0dBm, V <sub>CC</sub> =0.83V | | | ACLR - 10MHz Offset | | -52 | | dBc | HPM, P <sub>OUT</sub> =28.25dBm, V <sub>CC</sub> =3.4V | | | | | -60 | | dBc | MPM, P <sub>OUT</sub> =19.0dBm, V <sub>CC</sub> =1.52V | | | | | -60 | | dBc | LPM, P <sub>OUT</sub> = 10.0dBm, V <sub>CC</sub> =0.83V | | | PAE | | 48 | | % | HPM, P <sub>OUT</sub> =28.25dBm, V <sub>CC</sub> =3.4V | | | | | 38 | | % | MPM, P <sub>OUT</sub> =19.0dBm, V <sub>CC</sub> =1.52V | | | | | 23 | | % | LPM, P <sub>OUT</sub> = 10.0dBm, V <sub>CC</sub> = 0.83V | | | Current Drain | | 410 | | mA | HPM, P <sub>OUT</sub> = 28.25 dBm, V <sub>CC</sub> = 3.4 V | | | ourione Brain | | 138 | | mA | MPM, P <sub>OUT</sub> =19.0dBm, V <sub>CC</sub> =1.52V | | | | | 52 | | mA | LPM, P <sub>OUT</sub> = 10.0 dBm, V <sub>CC</sub> = 0.83 V | | | Quiescent Current | | 45 | | mA | HPM, DC only | | | Quiescent ourient | | 36 | | mA | MPM, DC only | | | | | 19 | | mA | LPM, DC only | | | Enable Current | | 0.1 | | mA | Source or sink current. V <sub>EN</sub> =1.8V. | | | Mode Current (I <sub>MODEO</sub> , I <sub>MODE1</sub> ) | | 0.1 | | mA | Source or sink current. V <sub>MODEO</sub> , V <sub>MODE1</sub> =1.8V. | | | Leakage Current | | 5.0 | 15.0 | μА | DC only. V <sub>CC</sub> =V <sub>BAT</sub> =4.2V, | | | | | | | · | V <sub>EN</sub> =V <sub>MODE0</sub> =V <sub>MODE1</sub> =0.5V. | | | Noise Power in Receive Band | | -145 | | dBm/Hz | All power modes, measured at duplex offset frequency (FTX+400MHz). Rx: 2110MHz to 2170MHz, P <sub>OUT</sub> ≤28.25dBm | | | Input Impedance | | 1.5:1 | | VSWR | No ext. matching, P <sub>OUT</sub> ≤28.25dBm, all modes. | | | Harmonic, 2FO | | -17 | | dBm | P <sub>OUT</sub> ≤28.25dBm, all power modes. | | | Harmonic, 3FO | | -26 | | dBm | P <sub>OUT</sub> ≤28.25dBm, all power modes. | | | Spurious Output Level | | | -70 | dBc | All spurious, P <sub>OUT</sub> ≤28.25dBm, all conditions, | | | | | | | | load VSWR≤6:1, all phase angles. | | | Insertion Phase Shift | | ±10 | | ۰ | Phase shift at 19dBm when switching from HPM to MPM and MPM to LPM at 10dBm. | | | DC Enable Time | | | 10 | μS | DC only. Time from V <sub>EN</sub> =high to stable idle current (90% of steady state value). | | | RF Rise/Fall Time | | | 6 | μS | P <sub>OUT</sub> ≤28.25 dBm, all modes. 90% of target, DC settled prior to RF. | | | Coupling Factor | | -20 | | dB | P <sub>OUT</sub> ≤28.25dBm, all modes. | | | Coupling Accuracy - Temp/Voltage | | ±0.5 | | dB | $P_{OUT} \le 28.25 dBm$ , all modes30 °C $\le T \le 85 ^{\circ}$ C, $V_{CC}$ as required, referenced to 25 °C, 3.4V conditions. | | | Coupling Accuracy - VSWR | | ±0.25 | | dB | P <sub>OUT</sub> ≤28.25dBm, all modes, load VSWR=2:1,<br>±0.25dB accuracy corresponds to 20dB directivity. | | # **RF7244** | Pin | Function | Description | | | | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | VBAT | Supply voltage for bias circuitry. | | | | | 2 | RF IN | RF input internally matched to $50\Omega$ and DC blocked. | | | | | 3 | VMODE1 | Digital control input for power mode selection (see Operating Modes truth table). | | | | | 4 | VMODE0 | Digital control input for power mode selection (see Operating Modes truth table). | | | | | 5 | VEN | Digital control input for PA enable and disable (see Operating Modes truth table). | | | | | 6 | CPL_OUT | Coupler output. | | | | | 7 | GND | This pin must be grounded. | | | | | 8 | CPL_IN | Coupler input used for cascading couplers in series. Terminate this pin with a $50\Omega$ resistor if not connected to another coupler. | | | | | 9 | RF OUT | RF output internally matched to $50\Omega$ and DC blocked. | | | | | 10 | vcc | Supply voltage for the first and second stage amplifier which can be connected to battery supply or output of DC-DC converter. | | | | | Pkg<br>Base | GND | Ground connection. The package backside should be soldered to a topside ground pad connecting to the PCB ground plane with multiple ground vias. The pad should have a low thermal resistance and low electrical impedance to the ground plane. | | | | | V <sub>EN</sub> | V <sub>MODEO</sub> | V <sub>MODE1</sub> | V <sub>BAT</sub> | V <sub>CC</sub> | Conditions/Comments | |-----------------|--------------------|--------------------|------------------|-----------------|---------------------| | Low | Low | Low | 3.0V to 4.2V | 0.5V to 4.2V | Power down mode | | Low | Х | X | 3.0V to 4.2V | 0.5V to 4.2V | Standby Mode | | High | Low | Low | 3.0V to 4.2V | 0.5V to 4.2V | High power mode | | High | High | Low | 3.0V to 4.2V | 0.5V to 4.2V | Medium power mode | | High | High | High | 3.0V to 4.2V | 0.5V to 4.2V | Low power mode | # Look Up Table for $\mathbf{V}_{\mathbf{CC}}$ Optimization | P <sub>OUT</sub> | HPM V <sub>CC</sub> | MPM V <sub>CC</sub> | LPM V <sub>CC</sub> | | |------------------|---------------------|---------------------|---------------------|--| | 28.25 | 3.4 | | | | | 28 | 3.35 | | | | | 27 | 3.05 | | | | | 26 | 2.81 | | | | | 25 | 2.51 | | | | | 24 | 2.3 | | | | | 23 | 2.11 | | | | | 22 | 1.92 | | | | | 21 | 1.75 | | | | | 20 | 1.59 | | | | | 19 | 1.44 | 1.5 | | | | 18 | 1.31 | 1.36 | | | | 17 | 1.21 | 1.25 | | | | 16 | 1.12 | 1.15 | | | | 15 | 1.05 | 1.07 | | | | 14 | 0.98 | 1 | | | | 13 | 0.94 | 0.94 | | | | 12 | 0.89 | 0.89 | | | | 11 | 0.84 | 0.84 | 0.88 | | | 10 | 0.8 | 0.8 | 0.83 | | | 9 | 0.77 | 0.77 | 0.78 | | | 8 | 0.74 | 0.74 | 0.74 | | | 7 | 0.71 | 0.72 | 0.72 | | | 6 | 0.68 | 0.69 | 0.69 | | | 5 | 0.65 | 0.66 | 0.66 | | | 4 | 0.62 | 0.63 | 0.63 | | | 3 | 0.6 | 0.6 | 0.6 | | | 2 | 0.58 | 0.58 | 0.58 | | | 1 | 0.56 | 0.56 | 0.56 | | | 0 | 0.54 | 0.54 | 0.54 | | # **Package Drawing** # **Preliminary Application Schematic** ### NOTES: 1. The 50 $\Omega$ resistor will be removed if pin 8 is connected to another coupler. # **PCB Design Requirements** ### **PCB Surface Finish** The PCB surface finish used for RFMD's qualification process is electroless nickel, immersion gold. Typical thickness is 3 µinch to 8µinch gold over 180µinch nickel. ### **PCB Land Pattern Recommendation** PCB land patterns for RFMD components are based on IPC-7351 standards and RFMD empirical data. The pad pattern shown has been developed and tested for optimized assembly at RFMD. The PCB land pattern has been developed to accommodate lead and package tolerances. Since surface mount processes vary from company to company, careful process development is recommended. #### **PCB Metal Land Pattern** Notes: 1. Shaded area represents Pin 1 location **PCB Metal Land Pattern** **PCB Solder Mask Pattern** Liquid Photo-Imageable (LPI) solder mask is recommended. The solder mask footprint will match what is shown for the PCB metal land pattern with a 2mil to 3mil expansion to accommodate solder mask registration clearance around all pads. The center-grounding pad shall also have a solder mask clearance. Expansion of the pads to create solder mask clearance can be provided in the master data or requested from the PCB fabrication supplier. Main View PCB SOLDER MASK PATTERN Notes: 1. Shaded area represents Pin 1 location #### **PCB Solder Mask Pattern** ## Thermal Pad and Via Design The PCB land pattern has been designed with a thermal pad that matches the die paddle size on the bottom of the device. Thermal vias are required in the PCB layout to effectively conduct heat away from the package. The via pattern has been designed to address thermal, power dissipation and electrical requirements of the device as well as accommodating routing strategies. The via pattern used for the RFMD qualification is based on thru-hole vias with 0.203mm to 0.330mm finished hole size on a 0.5mm to 1.2mm grid pattern with 0.025mm plating on via walls. If micro vias are used in a design, it is suggested that the quantity of vias be increased by a 4:1 ratio to achieve similar results.