Click here to ask an associate for production status of specific part numbers. ## **High-Accuracy, Adjustable Power Limiter** ### **MAX17525** ### **General Description** The Olympus series of ICs are the industry's smallest and robust integrated system protection solutions. The MAX17525 adjustable overvoltage, undervoltage, and overcurrent protection device guards systems against overcurrent faults in addition to positive overvoltage and reverse-voltage faults. When used with an optional external pMOSFET, the device also protects downstream circuitry from voltage faults up to +60V, -60V (for -(60V +VOLIT) external pFET rating). The device features a low, $31m\Omega$ , on-resistance integrated FET. During startup, the MAX17525 is designed to charge large capacitances on the output in a continuous mode for applications where large reservoir capacitors are used on the inputs to downstream devices. Two additional part options that feature a dual-stage, current-limit mode in which the current is continuously limited to 1.5x and 2x the programmed limit are available upon request. These options enable faster charging of large load capacitances during startup. The MAX17525 also features reverse-current and overtemperature protection. The device is available in a 20-pin (5mm x 5mm) TQFN package and operate over the -40°C to 125°C temperature range. #### **Applications** - Industrial Power Systems - **Control and Automation** - Motion System Drives - **Human Machine Interfaces** - **High-Power Applications** #### **Benefits and Features** - Robust, High-Power Protection Reduces System Downtime - Wide Input-Supply Range: +5.5V to +60V - Programmable Input-Supply Overvoltage Setting Up To 40V - -60V Negative Input Tolerance with External pFET (for -(60 + V<sub>OUT</sub>) External pFET Rating) - Low 31mΩ (typ) R<sub>ON</sub> - · Reverse Current-Blocking Protection with External pFET - Enables Fast Startup and Brownout Recovery - · Thermal Foldback Current-Limit Protection - 1.5x, 2x Startup Current Limit Options - Flexible Design Enables Reuse and Less Requalification - · Adjustable OVLO and UVLO Thresholds - Programmable Forward Current Limit From 0.6A to 6A with ±15% Accuracy Over Full Temperature - Normal and High-Voltage Enable Inputs (EN and HVEN) - Protected External pFET Gate Drive - Saves Board Space and Reduces External BOM Count - 20-Pin 5mm x 5mm TQFN Package - Integrated nFET Ordering Information appears at end of data sheet. ## **Typical Application Circuit** 19-8572; Rev 4; 3/22 ### **Absolute Maximum Ratings** | (All voltages referenced to GND.) | SETI0.3V to min (V <sub>IN</sub> + 0.3V, 6V) | |----------------------------------------------------------------|-------------------------------------------------------| | IN (Note 1)0.3V to +62V | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | OUT0.3V to V <sub>IN</sub> + 0.3V | TQFN (derate 34.5mW/°C above +70°C)2758mW | | HVEN (Note 1)0.3V to V <sub>IN</sub> + 0.3V | Operating Temperature Range40°C to +125°C | | GPmax (-0.3V, V <sub>IN</sub> - 20V) to V <sub>IN</sub> + 0.3V | Junction Temperature+150°C | | UVLO, OVLO0.3V to min (V <sub>IN</sub> + 0.3V, 20V) | Storage Temperature Range65°C to +150°C | | FLAG, EN, RIPEN, CLTS1, CLTS20.3V to +6V | Lead Temperature (soldering, 10s)+300°C | | Maximum Current Into IN (DC) (Note 2)6.9A | Soldering Temperature (reflow)+260°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Note 1:** An external pFET or diode is required to achieve negative input protection. Note 2: DC current-limited by R<sub>SETI</sub>, as well as by thermal design. ## **Package Information** | PACKAGE TYPE: 20 TQFN | | | | | |----------------------------------------|----------|--|--|--| | Package Code | T2055+5C | | | | | Outline Number | 21-0140 | | | | | Land Pattern Number | 90-0010 | | | | | THERMAL RESISTANCE, FOUR-LAYER BOARD | | | | | | Junction to Ambient (θ <sub>JA</sub> ) | 29°C/W | | | | | Junction to Case $(\theta_{JC})$ | 2°C/W | | | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. ## **Electrical Characteristics** $(V_{IN} = 5.5 V \text{ to } 60 V, T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12 V, T_A = +25 ^{\circ}\text{C})$ (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|------------------------|---------------------------------------------------------------------|------|------|------|----------| | POWER SUPPLY | • | | | | | | | IN Voltage Range | V <sub>IN</sub> | | 5.5 | | 60 | V | | | | V <sub>EN</sub> = 0V, V <sub>HVEN</sub> = 5V, V <sub>IN</sub> < 40V | | 4 | 15 | | | Shutdown IN Current ISHDN | | V <sub>EN</sub> = 0V, V <sub>HVEN</sub> = 5V | | 4 | 150 | μA | | Supply Current | I <sub>IN</sub> | V <sub>IN</sub> = V <sub>OUT</sub> = 24V, V <sub>HVEN</sub> = 0V | | 1.4 | 2.16 | mA | | Shutdown OUT Current | l <sub>OFF</sub> | V <sub>EN</sub> = 0V, V <sub>HVEN</sub> = 5V | | 50 | 100 | μA | | UVLO, OVLO | | | | | | | | Internal UVLO Trip Level | V. n. a. a. n. = | V <sub>IN</sub> falling, UVLO trip point | 11.5 | 12 | 12.5 | V | | internal OVEO Trip Level | V <sub>UVLO_INT</sub> | V <sub>IN</sub> rising | 11.9 | 12.4 | 13.1 | | | UVLO Hysteresis | | % of typical UVLO | | 3 | | % | | Internal OVLO Trip Level | V <sub>OVLO_INT</sub> | V <sub>IN</sub> falling | 34.5 | 35.5 | 36.6 | V | | | *OVLO_INT | V <sub>IN</sub> rising, OVLO trip point | 34.7 | 36.2 | 37.6 | ļ , | | External UVLO Adjustment Range (Note 4) | | | 5.5 | | 24 | V | | External UVLO Select Voltage | V <sub>UVLO_SEL</sub> | | 0.15 | 0.38 | 0.5 | V | | External UVLO Leakage Current | I <sub>UVLO_LEAK</sub> | | -250 | | +250 | nA | | Fishers all IVII O Cat Valtage | | Falling, UVLO trip point | 1.18 | 1.22 | 1.27 | ., | | External UVLO Set Voltage | V <sub>SET_UVLO</sub> | Rising | 1.22 | 1.25 | 1.29 | V | | External OVLO Adjustment Range (Note 4) | | | 6 | | 40 | V | | External OVLO Select Voltage | V <sub>OVLO_SEL</sub> | | 0.15 | 0.38 | 0.5 | V | | F / LOVII O O LV/ II | | Falling | 1.15 | 1.19 | 1.23 | | | External OVLO Set Voltage | V <sub>SET_OVLO</sub> | Rising, OVLO trip point | 1.18 | 1.22 | 1.27 | V | | External OVLO Leakage Current | I <sub>OVLO_LEAK</sub> | | -250 | | +250 | nA | | | | V <sub>OUT</sub> falling, UVLO trip point | 11.5 | 12 | 12.5 | | | Undervoltage Trip Level on OUT | Vuvlo_out | V <sub>OUT</sub> rising | 11.9 | 12.4 | 13 | V | | GP | | , | L. | | | | | Gate Clamp Voltage | V <sub>GP</sub> | | 10 | 16.1 | 20 | V | | Gate Active Pullup | | | | 11 | 22 | Ω | | Gate Active Pulldown | | V <sub>EN</sub> = 5V | 47 | 110 | | μA | | Shutdown Gate Active Pullup | | V <sub>EN</sub> = 0V, V <sub>HVEN</sub> = 5V | | 2.4 | | ΜΩ | | INTERNAL FETS | | | | | | | | Internal FETs On-Resistance | R <sub>ON</sub> | $I_{LOAD}$ = 100mA, $V_{IN} \ge 10V$ , $T_A = +25$ °C | | 31 | 44 | mΩ | | Current Limit Adjustment Range | I <sub>LIM</sub> | | 0.6 | | 6 | Α | | | _ | 1A ≤ I <sub>LIM</sub> ≤ 6A (T <sub>A</sub> = +25°C) | -10 | | +10 | <b>—</b> | | Current Limit Accuracy | I <sub>LIM_ACC</sub> | 0.6A ≤ I <sub>LIM</sub> ≤ 6A | -15 | | +15 | - % | # **Electrical Characteristics (continued)** $(V_{IN} = 5.5 V \text{ to } 60 V, T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12 V, T_A = +25 ^{\circ}\text{C})$ (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------| | FLAG Assertion Drop Voltage<br>Threshold | V <sub>FA</sub> | Increase in (V <sub>IN</sub> - V <sub>OUT</sub> ) drop until FLAG asserts, V <sub>IN</sub> = 24V | | 490 | | mV | | Slow Reverse Current-Blocking<br>Threshold | V <sub>RIB_SLOW</sub> | VIN - VOUT | -0.5 | -5.4 | -10.5 | mV | | Slow Reverse Current-Blocking<br>Response Time | t <sub>RIB_</sub> SLOW | See the Slow Reverse-Current Fault<br>Timing Diagram | | 17 | 30 | μs | | Fast Reverse Current-Blocking<br>Threshold | V <sub>RIB_FAST</sub> | VIN - VOUT | -85 | -100 | -115 | mV | | Fast Reverse Current-Blocking<br>Response Time | <sup>t</sup> RIB_FAST | (V <sub>IN</sub> - V <sub>OUT</sub> ) changes from 0.2V to -0.3V in 100nsec, t <sub>RIB</sub> is the interval between V <sub>IN</sub> - V <sub>OUT</sub> = V <sub>RIB</sub> _FAST and V <sub>IN</sub> -GP = 0.5V with C <sub>IN</sub> -GP = 5nF | | 0.7 | 1 | μs | | Reverse-Blocking Supply Current | I <sub>RBS</sub> | V <sub>OUT</sub> = 24V | | 3280 | 5110 | μА | | LOGIC INPUT (HVEN, CLTS1, CLT | S2, EN, RIPEN) | | | | | | | HVEN Threshold Voltage | V <sub>HVEN</sub> _TH | | 1 | 2 | 3.1 | V | | HVEN Threshold Hysteresis | | | | 5 | | % | | HVEN Input Leakage Current | IHVEN_LEAK | V <sub>HVEN</sub> = 60V | | 51 | 72 | μA | | EN, RIPEN, CLTS1, CLTS2 Input<br>Logic-High | V <sub>IH</sub> | | 1.4 | | | V | | EN, RIPEN, CLTS1, CLTS2 Input<br>Logic-Low | V <sub>IL</sub> | | | | 0.4 | V | | EN Input Leakage Current | I <sub>EN_LEAK</sub> | V <sub>EN</sub> = 0V, 5V | -1 | | +1 | μA | | CLTS_ Leakage Current | | CLTS_ = GND | | 25 | | μA | | RIPEN Leakage Current | I <sub>RIBEN_LEAK</sub> | RIPEN = GND | | 25 | | μA | | LOGIC OUTPUT (FLAG) | , | | | | | | | Logic-Low Voltage | | I <sub>SINK</sub> = 1mA | | | 0.4 | V | | Input Leakage Current | | V <sub>IN</sub> = 5.5V, FLAG deasserted | | | 1 | μΑ | | SETI | | | | | | | | R <sub>SETI</sub> × I <sub>LIM</sub> | V <sub>RI</sub> | See the Setting the Current-Limit Threshold section | | 1.5 | | V | | Current Mirror Output Ratio | C <sub>IRATIO</sub> | See the Setting the Current-Limit Threshold section | | 25000 | | | ## **Electrical Characteristics (continued)** $(V_{IN} = 5.5V \text{ to } 60V, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12V, T_A = +25^{\circ}\text{C})$ (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | DYNAMIC PERFORMANCE (NOTE 5) | | | | | | | | Switch Turn-On Time | t <sub>ON</sub> | $V_{IN}$ = 24V, switch OFF to ON, R <sub>LOAD</sub> = 240Ω, I <sub>LIM</sub> = 1A, C <sub>OUT</sub> = 4.7μF, V <sub>OUT</sub> from 20% to 80% of V <sub>IN</sub> | | 68 | | μs | | Fault Recovery nFET Turn-On Time | <sup>t</sup> ON_NFET | Turn-on delay after fault timers expired | | 200 | 500 | μs | | Fault Recovery pFET Turn-on Time | ton_pfet | V <sub>OUT</sub> > V <sub>UVLO_OUT</sub> , turn-on delay of pFET after fault timers expired | 1.08 | 1.2 | 1.32 | ms | | Reverse-Current Fault Recovery Time | <sup>t</sup> REV_REC | | 0.4 | 0.45 | 0.5 | ms | | OVP Switch Response Time | tovp_res | | | 3 | | μs | | Overcurrent Switch Response time | t <sub>OCP_RES</sub> | I <sub>LIM</sub> = 4A | | 3 | | μs | | Startup Timeout | <sup>t</sup> STO | Initial start current-limit foldback timeout (Figure 1) | 1090 | 1200 | 1320 | ms | | Startup Initial Time | t <sub>STI</sub> | Current is continuously limited to 1x/1.5x/2x in this interval (Figure 1) | 21.8 | 24 | 26.4 | ms | | IN Debounce Time | t <sub>DEB</sub> | Additional turn-on delay if V <sub>OUT</sub> < V <sub>UVLO_OUT</sub> , see the <i>Timing Diagrams</i> | 1.09 | 1.2 | 1.32 | ms | | Blanking Time | t <sub>BLANK</sub> | (Figures 3 and 4) | 21.8 | 24 | 26.4 | ms | | Autoretry Time | t <sub>RETRY</sub> | (Figure 3, Note 6) | 554 | 720 | 792 | ms | | THERMAL PROTECTION | | | | | | | | Thermal Foldback | $T_{J\_FB}$ | | | 150 | | °C | | Thermal Shutdown | $T_{J\_MAX}$ | | | 170 | | °C | | Thermal-Shutdown Hysteresis | | | | 20 | | °C | Note 3: All devices are 100% production-tested at $T_A = +25$ °C. Specifications over the operating temperature range are guaranteed by design. Note 4: Not production-tested, user-adjustable. See the Overvoltage Lockout (OVLO) and Undervoltage Lockout (UVLO) sections. Note 5: All timing is measured using 20% and 80% levels, unless otherwise specified. Note 6: The autoretry time-to-blanking time ratio is fixed and is equal to 30. # **Timing Diagrams** Figure 1. Startup Timing Figure 2. Debounce Timing ## **Typical Operating Characteristics** ( $V_{IN}$ = 12V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 4.7 $\mu$ F, $T_A$ = +25 $^{\circ}$ C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** ( $V_{IN}$ = 12V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 4.7 $\mu$ F, $T_A$ = +25 $^{\circ}$ C, unless otherwise noted.) # **Typical Operating Characteristics** $(V_{IN}$ = 12V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 4.7 $\mu$ F, $T_A$ = +25 $^{\circ}$ C, unless otherwise noted.) # **Pin Configurations** # **Pin Description** | PIN | NAME | FUNCTION | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1–5 | IN | Switch Input. Bypass IN to ground with a 1µF ceramic capacitor. In applications in which an external pFET is used, a 4.7µF capacitor should be placed at the drain of the pFET and a reduced capacitor of 10nF to 100nF should be placed at IN. The maximum slew rate allowed at IN is 30V/µs. IN serves as the undervoltage/overvoltage sensed input when preprogrammed UVLO/OVLO is used. | | 6 | GP | Gate Driver Output for External pFET. | | 7 | SETI | Overload Current-Limit Adjust. Connect a resistor from SETI to GND to program the overcurrent limit. SETI must be connected to a resistor. If SETI is connected to GND during startup, then the switch does not turn on. Do not connect more than 30pF to SETI. | | 8 | FLAG | Open-Drain Fault Indicator Output. $\overline{FLAG}$ asserts low when the V <sub>IN</sub> - V <sub>OUT</sub> voltage exceeds V <sub>FA</sub> , reverse current is detected, thermal shutdown mode is active, OVLO or UVLO threshold is reached, or SETI is connected to GND. | | 9 | OVLO | Externally-Programmable Overvoltage-Lockout Threshold. Connect OVLO to GND to use the default internal OVLO threshold. Connect OVLO to an external resistor-divider to define a threshold externally and override the preset internal OVLO threshold. | | 10 | UVLO | Externally Programmable Undervoltage-Lockout Threshold. Connect UVLO to GND to use the default internal UVLO threshold. Connect UVLO to an external resistor-divider to define a threshold externally and override the preset internal UVLO threshold. | | 11–15 | OUT | Switch Output. Bypass OUT to GND with a 4.7µF ceramic capacitor placed as close as possible to the device. | | 16 | RIPEN | Reverse-Current Protection Enable. Connect RIPEN to GND with $10k\Omega$ pulldown resistor to disable the reverse-current flow protection. Leave RIPEN open or connect RIPEN to logic-high to activate the reverse-current flow protection. | | 17 | HVEN | 60V Capable Active-Low Enable Input. See Table 1. | | 18 | CLTS2 | Current-Limit Type Select 2. See Table 2. | | 19 | CLTS1 | Current-Limit Type Select 1. See Table 2. | | 20 | EN | Active-High Enable Input. See Table 1. | | | GND/EP | Ground/Exposed Pad. Connect to a large copper ground plane to maximize thermal performance. | # **Functional Diagram** ### **Detailed Description** The MAX17525 adjustable overvoltage, undervoltage, and overcurrent protection device guards systems against overcurrent faults in addition to positive overvoltage and reverse-voltage faults. When used with an optional external pMOSFET, the device also protects downstream circuitry from voltage faults up to +60V, -60V (for -(60 + V\_OUT) external pFET rating). The device features a low, $31m\Omega$ , on-resistance integrated FET. During startup, the MAX17525 is designed to charge large capacitances on the output in a continuous mode for applications where large reservoir capacitors are used on the inputs to downstream devices. Two additional part options that feature a dual-stage current-limit mode in which the current is continuously limited to 1.5x and 2x the programmed limit, are available upon request. These options enable faster charging of large load capacitances during startup. The device features the option to set the overvoltage-lockout (OVLO) and undervoltage-lockout (UVLO) thresholds manually using external voltage-dividers or to use the factory-preset internal thresholds by connecting the OVLO and/or UVLO pin(s) to GND. The permitted external overvoltage setting range of the device is 6V to 40V. Therefore, the pFET and internal nFET must be kept off in the 40V to 60V range by appropriate OVLO resistor-divider. The device's programmable current-limit threshold can be set for currents up to 6A in autoretry, latchoff, or continuous-fault-response mode. When the device is set to autoretry mode and the current exceeds the threshold for more than 24ms (typ), both FETs are turned off for 720ms (typ), then turned back on. If the fault is still present, the cycle repeats. In latchoff mode, if a fault is present for more than 24ms (typ), both FETs are turned off until enable is toggled or the power is cycled. In continuous mode, the current is limited continuously to the programmed current-limit value. In all modes, $\overline{\text{FLAG}}$ asserts if $V_{\text{IN}}$ - $V_{\text{OUT}}$ is greater than the $\overline{\text{FLAG}}$ assertion drop voltage threshold ( $V_{\text{FA}}$ ). #### **Startup Control** The MAX17525 limits the current to 1x the set limit during this period. Two additional part options that feature a dual-stage startup sequence that continuously limits the current to 1.5x and 2.0x the set current limit during the startup initial time ( $t_{STO}$ ), allowing large capacitors present on the output of the switch to be rapidly charge. If the temperature of any device rises to the thermal-foldback threshold ( $T_{J\_FB}$ ), the device enters power-limiting mode (Figure 1). In this mode, the device thermally regulates the current through the switch to protect itself while still delivering as much current as possible to the output regardless of the current-limit type selected. If the output is not charged within the startup timeout period ( $t_{STO}$ ), the switch turns off and IN, EN, or $\overline{\text{HVEN}}$ must be toggled to resume normal operation. The $t_{STO}$ timout period is also applied when there is a restart after a turn-off event caused by UVLO, OVLO, or reverse-current block event. If the output is not charged to $(V_{IN} - V_{FA})$ level during this time, the device turns off and IN, EN, or $\overline{HVEN}$ must be toggled to resume normal operation. #### Overvoltage Lockout (OVLO) The device features two methods for determining the OVLO threshold. By connecting the OVLO pin to GND, the preset internal OVLO threshold of 36V (typ) is selected. If the voltage at OVLO rises above the OVLO select threshold (V<sub>OVLO\_SEL</sub>), the device enters adjustable OVLO mode. Connect an external voltage-divider to the OVLO pin, as shown in the *Typical Application Circuit* to adjust the V<sub>SET\_OVLO</sub> rising threshold at which the device detects an OVLŌ event. The permitted overvoltage lockout set point range of the device is 6V to 40V. R3 = 2.2M $\Omega$ is a good starting value for minimum current consumption. Since V<sub>SET\_OVLO</sub> is known (1.22V typ), R3 has been chosen, and V<sub>IN\_OVLO</sub> is the target OVLO value, R4 can then be calculated by the following equation: $$R4 = \frac{R3 \times V_{SET\_OVLO}}{V_{IN\_OVLO} - V_{SET\_OVLO}}$$ #### **Undervoltage Lockout (UVLO)** The device features two methods for determining the UVLO threshold. By connecting the UVLO pin to GND, the preset, internal UVLO threshold of 12V (typ) is selected. If the voltage at UVLO rises above the UVLO select threshold ( $V_{UVLO\_SEL}$ ), the device enters adjustable UVLO mode. Connect an external voltage-divider to the UVLO pin, as shown in the *Typical Application Circuit* to adjust the $V_{SET\_UVLO}$ falling threshold at which the device detects an UVLO event. The permitted undervoltage lockout set point range of the device is 5.5V to 24V. R1 = 2.2M $\Omega$ is a good starting value for minimum current consumption. Since $V_{SET}$ is known (1.22V typ), R1 has been chosen, and $V_{IN\_UVLO}$ is the target UVLO value, R2 can then be calculated by the following equation: $$R2 = \frac{R1 \times V_{SET\_UVLO}}{V_{IN\_UVLO} - V_{SET\_UVLO}}$$ **Table 1. Enable Inputs** | HVEN | EN | SWITCH STATUS | |------|----|---------------| | 0 | 0 | ON | | 0 | 1 | ON | | 1 | 0 | OFF | | 1 | 1 | ON | #### **Switch Control** There are two independent enable inputs on the devices: HVEN and EN. HVEN is a high-voltage-capable input, accepting signals up to 60V. EN is a low-voltage input, accepting a maximum voltage of 5V. In case of a fault condition, toggling HVEN or EN resets the fault. The enable inputs control the state of the switch based on the truth table (Table 1). #### **Input Debounce** The device features a built-in input debounce time ( $t_{DEB}$ ). The debounce time is a delay between a POR event and the switch being turned on. If the input voltage rises above the UVLO threshold voltage or if, with a voltage greater than $V_{UVLO}$ present on IN, the enable pins toggle to the on state, the switch turns on after $t_{DEB}$ . In cases where the voltage at IN falls below $V_{UVLO}$ before $t_{DEB}$ has passed, the switch remains off (Figure 2). If the voltage at OUT is already above $V_{UVLO}$ OUT when the device is turned on through either enable pin or coming out of OVLO, there is no debounce interval. This is due to the device already being out of the POR condition with OUT above $V_{UVLO}$ OUT. #### **Current-Limit Type Select** The MAX17525 feature three selectable current-limiting modes. During power-up, all devices default to continuous mode and follow the procedure defined in the <u>Startup Control</u> section. Once the part has been successfully powered on and $t_{STO}$ has expired, the device senses the condition of CLTS1 and CLTS2. The condition of CLTS1 and CLTS2 sets the current-limit mode type according to <u>Table 2</u>. CLTS1,2 are internally pulled up to an internal 5V supply. Therefore, the device is in continuous current-limit mode when CLTS1 and 2 are open. To set CLTS\_ state to low, connect a $10k\Omega$ resistor or below to ground. In addition to the selectable current-limiting modes, the device has a protection feature against a severe over load condition. If the output current exceeds 2 times the set current limit, the device will turn off the internal nFET and external pFET immediately and will attempt to restart to allow the overcurrent to last for $t_{BLANK}$ time. The off duration depends on fault condition occurred after the FETs turn **Table 2. Current-Limit Type Select** | CLTS2 | CLTS1 CURRENT-LIMIT TY | | | |-------|------------------------|-----------------|--| | 0 | 0 | LATCHOFF MODE | | | 0 | 1 | AUTORETRY MODE | | | 1 | 0 | CONTINUOUS MODE | | | 1 | 1 | CONTINUOUS MODE | | off, with the shortest duration of 420us ( $t_{ON\_FET}$ ) if there is no fault. In lacthoff mode, the device will latch off if the overcurrent fault last longer than $t_{BLANK}$ . #### **Autoretry Mode (Figure 3)** In autoretry current-limit mode, when current through the device reaches the threshold, the $t_{BLANK}$ timer begins counting. The $\overline{FLAG}$ output asserts low when the voltage drop across the switch rises above $V_{FA}.$ If the overcurrent condition is present for $t_{BLANK},$ the switch is turned off. The timer resets if the overcurrent condition disappears before $t_{BLANK}$ has elapsed. A retry time delay $(t_{RETRY})$ starts immediately once $t_{BLANK}$ has elapsed. During the retry time, the switch remains off and, once $t_{RETRY}$ has elapsed, the switch is turned back on. If the fault still exists, the cycle is repeated and $\overline{FLAG}$ remains low. If the fault has been removed, the switch stays on. The autoretry feature reduces system power in case of overcurrent or short-circuit conditions. When the switch is on during $t_{BLANK}$ time, the supply current is held at the current limit. When the switch is off during $t_{RETRY}$ time, there is no current through the switch. Thus, the output current is much less than the programmed current limit. Calculate the average output current using the following equation: $$I_{LOAD} = I_{LIM} \left[ \frac{t_{BLANK} + t_{STI} \times K}{t_{BLANK} + t_{RETRY} + t_{STI}} \right]$$ where K is the multiplication factor of the initial current limit (1x, 1.5x or 2x). With a 24ms (typ) $t_{BLANK}$ , 24ms $t_{STI}$ , K = 1 and 720ms (typ) $t_{RETRY}$ , the duty cycle is 3.1%, resulting in 97% power saving when compared to the switch being on the entire time. #### Latchoff Mode (Figure 4) In latchoff current-limit mode, when current through the device reaches the threshold, the $t_{BLANK}$ timer begins counting. $\overline{FLAG}$ asserts when the voltage drop across the switch rises above $V_{FA}$ . The timer resets if the overcurrent condition disappears before $t_{BLANK}$ has elapsed. The switch turns off if the overcurrent condition remains for the blanking time. The switch remains off until the control logic (EN or $\overline{HVEN}$ ) is toggled or the input voltage is cycled. Figure 3. Autoretry Fault Diagram Figure 4. Latchoff Fault Diagram #### **Continuous Mode (Figure 5)** In continuous current-limit mode, when current through the device reaches the threshold, the device limits the current to the programmed limit. $\overline{\text{FLAG}}$ asserts when the voltage drop across the switch rises above $V_{FA}$ , and deasserts when it falls below $V_{FA}$ . #### **Reverse-Current Blocking (Figure 6, Figure 7)** The device features current-blocking functionality to be used with external pFET. To enable the reverse-current blocking feature, pull RIPEN high or leave RIPEN unconnected as it is internally pulled high. With RIPEN high, if a reverse-current condition is detected ( $V_{\text{IN}}$ - $V_{\text{OUT}}$ < $V_{\text{RIB}}$ ), the internal nFET and the external pFET are turned off for 450µs ( $t_{\text{REV}}$ \_REC). During and after this time, the device monitors the voltage difference between OUT and IN pins to determine whether the reverse current is still present. Once $t_{\text{REV}}$ \_REC expired and the reverse-current condition has been removed, the nFET and pFET are turned back on after an additional time delay followed by the dual-stage startup control mechanism, defined in the <code>Startup Control</code> section above, is applied. The additional time delay will be 200µs (toN\_NFET) for nFET and 1.2ms (toN\_PFET) for pFET if voltage at OUT is greater than or equal to VUVLO\_OUT falling at the end of trev\_REC delay, otherwise the delay will be 1.4ms (toler + ton\_NFET) for nFET and 2.4ms (toler + ton\_PFET) for pFET. After a reverse-current event, the device will attempt a restart regardless of the current-type select. The device contains two reverse-current thresholds with slow (< $30\mu$ s) and fast (< $1\mu$ s) response time for reverse current protection. This feature results in robust operation in a noisy environment, while still delivering fast protection for severe fault, such as input short circuit. Figure 5. Continuous Fault Diagram ### Fault Indicator (FLAG) Output FLAG is an open-drain fault-indicator output. It requires an external pullup resistor to a DC supply. FLAG asserts when any of the following conditions occur: - V<sub>IN</sub> V<sub>OUT</sub> > V<sub>FA</sub> - Reverse-current protection is tripped - Die temperature exceeds +170°C - SETI is connected to ground - UVLO threshold has not been reached - OVLO threshold is reached #### **Thermal Shutdown Protection** Thermal-shutdown circuitry protects the devices from overheating. The switch turns off and FLAG asserts when the junction temperature exceeds +170°C (typ). The device exits thermal shutdown and resumes normal operation once the junction temperature cools by 20°C (typ) when the device is in autoretry or continuous current-limiting mode. When in latchoff mode, the device remains latched off until the input voltage is cycled or one of the enable pins is toggled. The thermal shutdown technology built into the devices behaves in accordance with the selected current-limit mode. While the device is in autoretry mode, the thermal limit uses the autoretry timing when coming out of a fault condition. When the device detects an overtemperature fault, the switch turns off. Once the temperature of the junction falls below the falling thermal threshold, the device turns on after the time interval t<sub>RETRY</sub>. In latchoff mode, the device latches off until the input is cycled or one of the enable pins is toggled. In continuous current-limiting mode, the device turns off while the temperature is over the limit, then turns back on after t<sub>DEB</sub> when the temperature reaches the falling threshold. There is no retry time for thermal protection. Figure 6. Slow Reverse-Current Fault Timing Diagram Figure 7. Fast Reverse-Current Fault Timing Diagram Figure 8. Overvoltage Fault Timing Diagram ### **Applications Information** #### **Setting the Current-Limit Threshold** Connect a resistor between SETI and ground to program the current-limit threshold for the device. Leaving SETI unconnected sets the current-limit threshold to 0A and, since connecting SETI to ground is a fault condition, this causes the switch to remain off and $\overline{\text{FLAG}}$ to assert. Use the following formula to calculate the current-limit threshold: $$R_{SETI}(k\Omega) = \frac{V_{RI}(\Omega \times A)}{I_{I,IM}(mA)} \times C_{IRATIO}$$ Do not use a $R_{SETI}$ smaller than $6k\Omega$ . Table 3 shows current-limit thresholds for different resistor values at SETI. A current mirror with a ratio of $C_{IRATIO}$ is implemented with a current-sense auto-zero operational amplifier. The mirrored current of the IN-OUT FET is provided on the SETI pin. Therefore, the voltage ( $V_{SETI}$ ) read on the SETI pin should be interpreted as the current through the IN-OUT FET, as shown below: $$\begin{split} I_{IN-OUT} = I_{SETI} \times C_{IRATIO} = & \frac{V_{SETI}(V)}{R_{SETI}(k\Omega)} \\ \times & C_{IRATIO} = & \frac{V_{SETI}(V)}{V_{RI}(V)} \times I_{LIM} \end{split}$$ #### **IN Bypass Capacitor** In application in which an external pFET is not used, connect a minimum of $1\mu\text{F}$ capacitor from IN to GND to limit the input voltage drop during momentary output short-circuit conditions. Larger capacitor values further reduce the voltage droop at the input caused by load transients. In applications in which an external pFET is used a $4.7\mu\text{F}$ capacitor is placed at the drain of the pFET, and capacitor at IN is reduced to 10nF (100nF, max). #### Hot Plug-In In many power applications, an input filtering capacitor is required to lower the radiated emission and enhance the ESD capability, etc. In hot-plug applications, parasitic cable inductance, along with the input capacitor, causes overshoot and ringing when a powered cable is suddenly connected to the input terminal. This effect causes the protection device to see almost twice the applied voltage. An input voltage of 24V can easily exceed 40V due to ringing. The device contains internal protection against hot-plug input transient. on the IN pins,with slew rate up to 30V/µs. However, in the case where the harsh industrial EMC test is required, use a transient voltage suppressor (TVS) placed close to the input terminal that is capable of limiting the input surge to 60V (max). #### **OUT Capacitance** For stable operation over the full temperature range and over the entire programmable current-limit range, connect a $4.7\mu F$ ceramic capacitor from OUT to ground. Other circuits connected to the output of the device may introduce additional capacitance, but it should be noted that excessive output capacitance on the device can cause faults. If the capacitance is too high, the device may not be able to charge the capacitor before the startup timeout. Calculate the maximum capacitive load ( $C_{MAX}$ ) value that can be connected to OUT using the following formula: $$C_{MAX}(mF) = I_{LIM}(A) \left[ \frac{M \times t_{STJ}(ms) + t_{STO}(ms)}{V_{IN\_MAX}(V)} \right]$$ where M is the multiplier (1x/1.5x/2x) applied to the current limit during startup. For example, when using MAX17525, if $V_{IN\_MAX} = 30V$ , $t_{STO}$ (min) = 1090ms, $t_{STI}$ (min) = 22ms, and $I_{LIM} = 3A$ , $C_{MAX}$ results in the theoretical maximum of 111mF. In this case, any capacitance larger than 111mF will cause a fault condition because the capacitor cannot be charged to a sufficient voltage before $t_{STO}$ has expired. In practical applications, the output capacitor size is limited by the thermal performance of the PCB. Poor thermal design can cause the thermal-foldback current-limiting function of the device to kick in too early, which may further limit the maximum capacitance that can be charged. Therefore, good thermal PCB design is imperative to charge large capacitor banks. Table 3. Current-Limit Threshold vs. Resistor Values | R <sub>SETI</sub> (kΩ) | CURRENT LIMIT (A) | |------------------------|-------------------| | 62.5 | 0.6 | | 37.5 | 1.0 | | 25.0 | 1.5 | | 18.75 | 2.0 | | 15.0 | 2.5 | | 12.5 | 3.0 | | 10.7 | 3.5 | | 9.375 | 4.0 | | 8.3 | 4.5 | | 7.5 | 5.0 | | 6.82 | 5.5 | | 6.25 | 6.0 | # **OUT Freewheeling Diode for Inductive Hard Short to Ground** In applications with a highly inductive load, a freewheeling diode is required between the OUT terminal and GND. This protects the device from inductive kickback that occurs during short-to-ground events. #### **PCB Layout Recommendations** To optimize the switch response to output short-circuit conditions, it is important to reduce the effect of undesirable parasitic inductance by keeping all traces as short as possible. Place input and output capacitors as close as possible to the device (no more than 5mm). IN and OUT must be connected with wide short traces to the power bus. During steady-state operation, the power dissipation is typically low and the package temperature change is usually minimal. PCB layout designs need to meet two challenges: high-current input and output paths and important heat dissipation. #### **Heat Dissipation** Maxim recommends the use of 2oz copper on FR4 isolator in a four-layer configuration. The layer stack needs to be Top (routing), GND (plane), Power (plane, connected to $V_{OUT}$ ) and Bottom (routing), in this order, from top to bottom. Install the IC on an exposed pad landing of minimum $100 \times 100$ mils, with at least five through vias to the GND plane. The vias should be 32mils in diameter, with a 16mils plated hole. The hole plating needs to be at least 0.5oz copper. Provide a minimum of 1in x 1in area of copper plane on all four layers. It is important to remember that the inner planes do not contribute much to heat dissipation, due to FR4 isolation, but are important from an electrical point of view If possible, keep the top and bottom copper areas clear of solder mask, as this will greatly improve heat dissipation. Use a similarly large copper area connected directly to the OUT pins. A dimension of 1in x 1in is also recommended. This might look oversized for current path requirements, but is essential for heat dissipation. Keep in mind that heat is generated at the drain junction of the internal nMOS pass FET, which is then eliminated through the five OUT pins and needs to be dissipated on this same copper area. #### **Current Path Requirements** Connect all five IN pins to a copper area that is at least 150mils wide. Using 2oz copper may reduce this requirement to 100mils. Remember to provide the same copper trace width on the source connection, when using the external pMOS pass FET (with the source connected to the IN pins). Use extreme caution when placing the decoupling capacitors to the IN and OUT pins. The tendency to go as close as possible to the IC pins might interfere with the minimum requirement of the trace width above. It is important to note that the return load current does not flow through the IC; therefore, it is important to provide an external ground trace of at least the same width as the input/output one. Maxim recommends the use of a GND plane. Connect the input and output grounds to this plane using at least four plated vias each. The vias should be 84mils in diameter (or 60mils x 60mils, if square), with a 35mils plated hole. #### **Additional Information** For more information on heat dissipation, see the *IC Application Section* on <a href="http://www.maximintegrated.com">http://www.maximintegrated.com</a>. #### **ESD Test Conditions** The devices are specified for $\pm 15 \text{kV}$ (HBM) ESD on IN when IN is bypassed to ground with a 1µF, low ESR ceramic capacitor. No capacitor is required for $\pm 2 \text{kV}$ (typ) (HBM) ESD on IN. All pins have $\pm 2 \text{kV}$ (HBM) ESD protection. In applications in which an external pFET is used, see the *IN Bypass Capacitor* section. #### **HBM ESD Protection** Figure 9 shows the Human Body Model and Figure 10 shows the current waveform it generates when discharged into low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a 1.5k $\Omega$ resistor. Figure 9. Human Body ESD Test Model Figure 10. Human Body Current Waveform # **Ordering Information** | PART | INITIAL CURRENT LIMIT | TEMP RANGE | PIN-PACKAGE | |---------------|-----------------------|-----------------|-------------| | MAX17525ATP+T | 1.0x | -40°C to +125°C | 20 TQFN-EP* | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. # **Chip Information** PROCESS: BICMOS Analog Devices | 20 www.analog.com T = Tape and reel. \*EP = Exposed pad. ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | 0 | 6/16 | Initial release | _ | | 1 | 1/17 | Updated text to reflect single part present in data sheet | 1, 11–12,<br>14–15, 17 | | 2 | 12/17 | Updated the Benefits and Features, Absolute Maximum Ratings, Overvoltage Lockout (OVLO), Undervoltage Lockout (UVLO), and Hot Plug-In sections. Added the ESD Test Conditions section. Replaced Typical Application Circuit and updated the Functional Diagram. | 1–2, 10–11<br>17–18 | | 3 | 2/22 | Updated General Description, Overvoltage Lockout (OVLO), and Undervoltage Lockout (UVLO) sections, Typical Application Circuit, Electrical Characteristics table, and Functional Diagram | 1, 3, 11, 12 | | 4 | 3/22 | Updated Undervoltage Lockout (UVLO) section | 12 |