

# 4A, 2.2MHz Synchronous Step-Down Regulator with 15 Preset Output Voltages

#### **POWER MANAGEMENT**

#### **Features**

- Input Voltage Range 2.9 to 5.5V
- Output Voltage Range 0.8V to 3.3V
- Output Current up to 4A
- Ultra-Small Footprint <1mm Height Solution
- Minimum 1.8MHz Switching Frequency with no AM Radio Band Interference
- Efficiency Up to 95%
- Low Output Noise Across Load Range
- Excellent Transient Response
- Start Up into Pre-Bias Output
- Duty-Cycle Low Dropout Operation 100%
- Shutdown Current <1µA</p>
- Externally Programmable Soft Start Time
- Power Good indicator
- Input Under-Voltage Lockout
- Output Over-Voltage, Current Limit Protection
- Over-Temperature Protection
- Thermally Enhanced 3 x 3 x 0.6 (mm)MLPQ-UT16 package
- Temperature Range -40 to +85°C
- Lead-free, Halogen free, and RoHS/WEEE compliant

### **Applications**

- Automotive Power Supplies
- Routers and Network Cards
- LCDTV
- Office Automation

### **Description**

The SC187 is a 4A synchronous step-down regulator designed to operate with an input voltage range of 2.9V to 5.5V. The device offers fifteen pre-determined output voltages via four control pins programmable from 0.8 to 3.3 Volts. The control pins allow for on-the-fly voltage changes, enabling system designers to implement dynamic power savings. The device is also capable of adjusting output voltage via an external resistor divider.

The SC187 operates in PWM mode with fixed 2.2MHz oscillator frequency, allowing the use of small surface mount external components.

Connecting the control pins to logic low forces the device into shutdown mode reducing the supply current to less than  $1\mu A$ . Connecting any of the control pins to logic high enables the converter and sets the output voltage according to Table 1. Other features include under-voltage lockout, programmable soft-start to limit in-rush current, power good indicator, over-temperature protection, and output short circuit protection.

The SC187 is available in a thermally-enhanced,  $3 \times 3 \times 0.6$  (mm) MLPQ-UT16 package.

# **Typical Application Circuit**





# **Pin Configuration**



# **Marking Information**



# **Ordering Information**

| Device                       | Package                    |
|------------------------------|----------------------------|
| SC187ULTRT <sup>(1)(2)</sup> | 3 x 3 x 0.6 (mm) MLPQ-UT16 |
| SC187EVB <sup>(2)</sup>      | Evaluation Board           |

#### Notes:

- (1) Available in tape and reel only. A reel contains 3,000 devices.
- (2) Device is lead-free, Halogen free, and RoHS/WEEE compliant.

**Table 1 – Output Voltage Settings** 

|      | iable i datpat rollage bettings |      |      |                |  |  |
|------|---------------------------------|------|------|----------------|--|--|
| CTL3 | CTL2                            | CTL1 | CTL0 | Output Voltage |  |  |
| 0    | 0                               | 0    | 0    | Shutdown       |  |  |
| 0    | 0                               | 0    | 1    | 0.8            |  |  |
| 0    | 0                               | 1    | 0    | 1.00           |  |  |
| 0    | 0                               | 1    | 1    | 1.025          |  |  |
| 0    | 1                               | 0    | 0    | 1.05           |  |  |
| 0    | 1                               | 0    | 1    | 1.20           |  |  |
| 0    | 1                               | 1    | 0    | 1.25           |  |  |
| 0    | 1                               | 1    | 1    | 1.30           |  |  |
| 1    | 0                               | 0    | 0    | 1.50           |  |  |
| 1    | 0                               | 0    | 1    | 1.80           |  |  |
| 1    | 0                               | 1    | 0    | 2.20           |  |  |
| 1    | 0                               | 1    | 1    | 2.50           |  |  |
| 1    | 1                               | 0    | 0    | 2.60           |  |  |
| 1    | 1                               | 0    | 1    | 2.80           |  |  |
| 1    | 1                               | 1    | 0    | 3.00           |  |  |
| 1    | 1                               | 1    | 1    | 3.30           |  |  |



### **Absolute Maximum Ratings**

| PVIN and AVIN Supply Voltages (V)        | -0.3 to +6.0 |
|------------------------------------------|--------------|
| LX (V) (1)0.3 to PVIN +                  | 0.3V, 6V Max |
| VOUT (V)0.3 to                           | AVIN + 0.3   |
| CTLx pins (V)0.3 to                      | o AVIN + 0.3 |
| VOUT Short Circuit Duration              | Continuous   |
| ESD Protection Level <sup>(2)</sup> (kV) | 3            |

### **Recommended Operating Conditions**

| PVIN and AVIN Supply (V) 2.9 to $+5.5$    |
|-------------------------------------------|
| Maximum Output Current (A) 4.0            |
| Input Capacitor (μF)                      |
| Output Capacitor ( $\mu F$ ) 47 or 2 x 22 |
| Output Inductor (μH)                      |

#### **Thermal Information**

| Thermal Resistance, Junction to Ambient $^{\!\scriptscriptstyle{(3)}}(^{\circ}\text{C/W})\ \dots 40$ |
|------------------------------------------------------------------------------------------------------|
| Thermal Resistance, Junction to Case (°C/W)                                                          |
| Operating Junction Temperature (°C)40 to +125                                                        |
| $Maximum\ Junction\ Temperature\ (^{\circ}C)+150$                                                    |
| Storage Temperature Range (°C) $ \dots $ -65 to +150                                                 |
| Peak IR Reflow Temperature (10s to 30s) (°C) $\dots +260$                                            |

Exceeding the absolute maximum ratings may result in permanent damage to the device and/or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not recommended.

#### Notes:

- (1) Due to parasitic board inductance, the transient LX pin voltage at the point of measurement may appear larger than that which exists on silicon. The device is designed to tolerate the short duration transient voltages that will appear on the LX pin due to the deadtime diode conduction, for inductor currents up to the current limit setting of the device.
- (2) Tested according to JEDEC standard JESD22-A114-B.
- (3) Calculated from package in still air, mounted to 3 x 4.5 (in), 4 layer FR4 PCB with thermal vias under the exposed pad per JESD51 standards.

#### Electrical Characteristics ———

Unless specified: PVIN = AVIN = 5.0V, VOUT = 1.50V,  $C_{IN} = 22\mu F$ ,  $C_{OUT} = 2 \times 22\mu F$ ;  $L = 1.0\mu H$ ;  $-40^{\circ}C \le T_{J} \le +125^{\circ}C$ ; Unless otherwise noted typical values are  $T_{A} = +25^{\circ}C$ .

| Parameter                                     | Symbol                      | Conditions                                       |      | Тур  | Max  | Units |
|-----------------------------------------------|-----------------------------|--------------------------------------------------|------|------|------|-------|
|                                               | 10/10                       | Rising AVIN, PVIN=AVIN                           | 2.70 | 2.80 | 2.90 | V     |
| Under-Voltage Lockout                         | UVLO                        | Hysteresis                                       |      | 300  |      | mV    |
| Output Voltage Tolerance(1)                   | $\Delta V_{ m out}$         | PVIN= AVIN= 2.9 to 5.5V; I <sub>OUT</sub> =1A    | -1.5 |      | +1.5 | %     |
| Current Limit                                 | I <sub>LIMIT</sub>          | Peak LX current                                  | 5.0  | 6.0  | 7.0  | А     |
| Supply Current                                | I <sub>Q</sub>              | I <sub>OUT</sub> = 0A                            |      | 12   |      | mA    |
| Shutdown Current                              | I <sub>SHDN</sub>           | CTL3-0 = AGND                                    |      | 1    | 10   | μΑ    |
| High Side Switch Resistance <sup>(2)</sup>    | R <sub>DSON_P</sub>         | I <sub>LX</sub> = 100mA, T <sub>J</sub> = 25 °C  |      | 50   |      | 0     |
| Low Side Switch Resistance <sup>(2)</sup>     | R <sub>DSON_N</sub>         | I <sub>LX</sub> = -100mA, T <sub>J</sub> = 25 °C |      | 35   |      | mΩ    |
| L L                                           |                             | PVIN= AVIN= 5.5V; LX= 0V; CTL3-0 = AGND          |      | 1    | 10   |       |
| L <sub>x</sub> Leakage Current <sup>(2)</sup> | LK(LX)                      | PVIN= AVIN= 5.5V; LX= 5.0V; CTL3-0 = AGND -20 -1 |      |      | μΑ   |       |
| Load Regulation                               | $\Delta V_{LOAD	ext{-}REG}$ | PVIN= AVIN= 5.0V, I <sub>OUT</sub> =800mA to 4A  |      | ±0.3 |      | %     |



# **Electrical Characteristics (continued)**

| Parameter                                     | Symbol                | Conditions                                           |      | Тур | Max | Units |
|-----------------------------------------------|-----------------------|------------------------------------------------------|------|-----|-----|-------|
| Oscillator Frequency                          | f <sub>osc</sub>      |                                                      | 1.8  | 2.2 | 2.6 | MHz   |
| Soft-Start Charging Current <sup>(2)</sup>    | I <sub>ss</sub>       |                                                      |      | +5  |     | μΑ    |
| Foldback Holding Current                      | I <sub>CL_HOLD</sub>  | Average LX Current                                   |      | 1   |     | А     |
| Impedence of PGOOD Low                        | R <sub>PGOOD_LO</sub> |                                                      |      | 10  |     | Ω     |
| PGOOD Threshold                               | $V_{PG\_TH}$          | VOUT rising                                          |      | 90  |     | %     |
| DC00D D                                       | V <sub>PG_DLY</sub> - | Asserted                                             |      | 2   |     | ms    |
| PGOOD Delay                                   |                       | PGOOD= Low                                           |      | 20  |     | μs    |
| CTL <sub>x</sub> Delay                        | t <sub>EN_DLY</sub>   | From CTL <sub>x</sub> Input High to SS starts rising |      | 50  |     | μs    |
| CTL <sub>x</sub> Input Current <sup>(2)</sup> | I <sub>CTLx</sub>     | CTL <sub>x</sub> =AVIN or AGND                       | -2.0 |     | 2.0 | μΑ    |
| CTL <sub>x</sub> Input High Threshold         | V <sub>CTLx_HI</sub>  |                                                      | 1.2  |     |     | V     |
| CTL <sub>x</sub> Input Low Threshold          | V <sub>CTLX_LO</sub>  |                                                      |      |     | 0.4 | V     |
| V <sub>OUT</sub> Over Voltage Protection      | V <sub>OVP</sub>      |                                                      | 110  | 115 | 120 | %     |
| Thermal Shutdown Temperature                  | T <sub>SD</sub>       |                                                      |      | 160 |     | °C    |
| Thermal Shutdown Hysteresis                   | T <sub>SD_HYS</sub>   |                                                      |      | 10  |     | °C    |

#### Notes:

- (1) The ``Output Voltage Tolerance'' includes output voltage accuracy, voltage drift over temperature and the line regulation.
- (2) A negative current means the current flows into the pin and a positive current means the current flows out from the pin.



# **Pin Descriptions**

| Pin #      | Pin Name    | Pin Function                                                                                                                                                                                 |  |  |  |
|------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1, 16      | PVIN        | nput supply voltage for the converter power stage                                                                                                                                            |  |  |  |
| 2          | AGND        | Ground connection for the internal circuitry — AGND needs to be connected to PGND directly.                                                                                                  |  |  |  |
| 3          | AVIN        | ower supply for the internal circuitry — AVIN is required to be connected to PVIN through an R-C filter of 10 and 10nF.                                                                      |  |  |  |
| 4, 5, 6, 7 | CTLx        | ntrol bit — see Table 1 for decoding. These pins have $500k\Omega$ internal pull-down resistors which are switche circuit whenever CTLx is low or when the part is in under-voltage lockout. |  |  |  |
| 8          | PGOOD       | Power good indicator — when the output voltage reaches the PGOOD threshold, this pin will be open-dr<br>(after the PGOOD delay), otherwise, it is pulled low internally.                     |  |  |  |
| 9          | SS          | Soft Start — Connect a soft-start capacitor to program the soft start time. There is a $5\mu A$ charging currer flowing out of the pin.                                                      |  |  |  |
| 10         | VOUT        | Output voltage sense pin                                                                                                                                                                     |  |  |  |
| 11,12,13   | PGND        | Ground connection for converter power stage                                                                                                                                                  |  |  |  |
| 14,15      | LX          | Switching node — connect an inductor between this pin and the output capacitor.                                                                                                              |  |  |  |
| Т          | Thermal Pad | Thermal pad for heat sinking purposes — recommend to connect to PGND. It is not connected internally.                                                                                        |  |  |  |



# **Block Diagram**



NOTES:

A = Pins 14,15

B = Pins 11, 12, 13

C = 1, 16



# **Typical Characteristics**

Circuit Conditions:  $C_{IN} = 22 \mu F/6.3 V$ ,  $C_{OUT} = 2 \times 22 \mu F/6.3 V$ ,  $C_{SS} = 10 n F$ . Unless otherwise noted,  $L = 1.0 \mu H$  (TOKO: FDV0530S-1R0).

0.4

0.2



 $R_{_{DS(ON)}}$  Variation vs. Input Voltage



**Load Regulation** 





**Total Loss** 

 $\boldsymbol{R}_{DS(ON)}$  Variation vs. Temperature

Output current(A)





Circuit Conditions:  $C_{IN} = 22 \mu F/6.3 V$ ,  $C_{OUT} = 2 \times 22 \mu F/6.3 V$ ,  $C_{SS} = 10 n F$ . Unless otherwise noted,  $L = 1.0 \mu H$  (TOKO: FDV0530S-1R0).

# Vout Ripple (Vin=5V, $V_{OUT}$ =1.5V) @0A Load



# Vout Ripple (Vin=3.3V, V<sub>OUT</sub>=1.5V)@ 0A Load



# Vout Ripple (Vin=5V, $V_{OUT}$ =1.5V) @ Full Load



Vout Ripple (Vin=3.3V,  $V_{OUT}$ =1.5V) @ Full Load



# Vout Ripple (Vin=5V, $V_{OUT}$ = 3.3V) @ No Load



Vout Ripple (Vin=5V,  $V_{OUT}$  = 3.3V) @ Full Load





Circuit Conditions:  $C_{IN} = 22 \mu F/6.3 V$ ,  $C_{OUT} = 2 \times 22 \mu F/6.3 V$ ,  $C_{SS} = 10 n F$ . Unless otherwise noted,  $L = 1.0 \mu H$  (TOKO: FDV0530S-1R0).

### Start Up $(CTL_x)$ — No Load



### Start Up (CTL<sub>x</sub>) — No Load



# Start Up into Pre-Biased Output ( $V_{OUT}$ =1.5V)



### Start Up (CTL<sub>v</sub>) — Full Load



### Start Up (CTL<sub>x</sub>) — Full Load



### Start Up into Pre-Biased Output (V<sub>OUT</sub>=3.3V)





Circuit Conditions:  $C_{IN} = 22 \mu F/6.3 V$ ,  $C_{OUT} = 2 \times 22 \mu F/6.3 V$ ,  $C_{SS} = 10 n F$ . Unless otherwise noted,  $L = 1.0 \mu H$  (TOKO: FDV0530S-1R0).

### **Start Up into Output Short Circuit**



#### VID Transition — Full Load



### **Output Short Circuit**



#### **Recovery from Short Circuit**



#### **Output Short Circuit**



### **Recovery from Short Circuit**





Circuit Conditions:  $C_{IN} = 22 \mu F/6.3 V$ ,  $C_{OUT} = 2 \times 22 \mu F/6.3 V$ ,  $C_{SS} = 10 n F$ . Unless otherwise noted,  $L = 1.0 \mu H$  (TOKO: FDV0530S-1R0).

# Transient Response ( $V_{OUT}$ =1.5V, $I_{STEP}$ =2A)



# Transient Response (V<sub>OUT</sub>=3.3V, I<sub>STEP</sub>=2A)





### **Applications Information**

### **Detailed Description**

The SC187 is a synchronous step-down PWM (Pulse Width Modulated) DC-DC converter utilizing a 2.2MHz fixed-frequency voltage mode architecture. The device is designed to operate in fixed-frequency PWM mode. The switching frequency is chosen to minimize the size of the external inductor and capacitors while maintaining high efficiency.

#### **Operation**

During normal operation, the PMOS MOSFET is activated on each rising edge of the internal oscillator. The period is set by the onboard oscillator. The device has an internal synchronous NMOS rectifier and does not require a Schottky diode on the LX pin. The device operates as a buck converter in PWM mode with a fixed frequency of 2.2MHz.

#### **Protection Features**

The SC187 provides the following protection features:

- Current Limit
- Over-Voltage Protection
- Soft-Start Operation
- Thermal Shutdown

#### **Current Limit & OCP**

The internal PMOS power device in the switching stage is protected by a current limit feature. If the inductor current is above the PMOS current limit for 16 consecutive cycles, the part enters foldback current limit mode and the output current is limited to the current limit holding current (I<sub>CL\_HOLD</sub>) which is approximately 1A. Under this condition, the output voltage will be the product of I<sub>CL\_HOLD</sub> and the load resistance. The SC187 is capable of sustaining an indefinite short circuit without damage. During the soft start, if current limit has occurred before the SS voltage has reached 400mV, the part enters foldback current limit mode. Foldback current limit mode will be disabled during soft-start after the SS voltage is higher than 400mV.

### **Over-Voltage Protection**

In the event of a 15% over-voltage on the output, the PWM drive is disabled with the LX pin floating. Switching

does not resume until the output voltage falls below the nominal  $V_{\text{OUT}}$  regulation voltage.

#### **Programmable Output Voltage**

The SC187 has fifteen pre-determined output voltage values which can be individually selected by programming the CTL input pins (see Table 1 — Output Voltage Settings). Each CTL pin has an active  $500k\Omega$  internal pulldown resistor. The  $500k\Omega$  resistor is switched in circuit whenever the CTL input voltage is below the input threshold, or when the part is in under voltage lockout. It is recommended to tie all high CTL pins together and use an external pull-up resistor to AVIN if there is no enable signal or if the enable input is an open drain/collector signal. The CTL pins may be driven by a microprocessor to allow dynamic voltage adjustment for systems that reduce the supply voltage when entering sleep states. Avoid all zeros being present on the CTL pins when changing programmable output voltages as this would disable the device.

SC187 is also capable of regulating a different (higher) output voltage, which is not shown in the Table 1, via an external resistor divider. There will be a typical  $2\mu A$  current flowing into the VOUT pin. The typical schematic for an adjustable output voltage option from the standard 1.0V with CTLx=[0010], is shown in Figure 2. RFB1 and RFB2 are used to adjust the desired output voltage. If the RFB2 current is such that the  $2\mu A$  VOUT pin current can be ignored, then RFB1 can be found using the next equation. RFB2 needs to be low enough in value for the current through the resistor chain to be at least  $20\mu A$  in order to ignore the VOUT pin current.



Figure 1 — Output Voltage Programming



### **Applications Information (continued)**

$$R_{\text{FB1}} = \frac{V_{\text{OUT}} - V_{\text{OSTD}}}{V_{\text{OSTD}}} \times R_{\text{FB2}}$$

where  $V_{\mbox{\scriptsize OSTD}}$  is the pre-determined output voltage via the CTL pins.

 $C_{\rm FF}$  is needed to maintain good transient response performance. The correct value of  $C_{\rm FF}$  can be found using the following equation.

$$C_{\text{FF}}[\text{nF}] = 2.5 \times \frac{\left(V_{\text{OUT}} - 0.5\right)^2}{R_{\text{FB1}}[k\Omega] \times \left(V_{\text{OUT}} - V_{\text{OSTD}}\right)} \times \left(\frac{V_{\text{OSTD}}}{V_{\text{OSTD}} - 0.5}\right)$$

To simplify the design, it is recommended to program the desired output voltage from a standard 1.0V as shown in Figure 2 with a proper  $C_{\rm FF}$  calculated from Equation 2. For programming the output voltage from other standard voltages,  $R_{\rm FB1}$ ,  $R_{\rm FB2}$  and  $C_{\rm FF}$  need to be adjusted to conform to the previous equations.

#### **Shut Down**

When all CTL pins are low, the device will run in shutdown mode, drawing less than 1µA from the input power supply. The internal switches and band-gap voltage will be immediately turned off.

#### **Thermal Shutdown**

The device has a thermal shutdown feature to protect the SC187 if the junction temperature exceeds 160°C. During thermal shutdown, the on-chip power devices are disabled, floating the LX output. When the temperature drops by 10°C, it will initiate a soft start cycle to resume normal operation.

#### **Under-Voltage Lockout**

Under-Voltage Lockout (UVLO) is enabled when the input voltage drops below the UVLO threshold. This prevents the device from entering an ambiguous state in which regulation cannot be maintained. Hysteresis of approximately 300mV is included to prevent chattering near the threshold. When the AVIN voltage rises back to the turnon threshold and  ${\rm CTL}_{\rm x}$  is high, the soft-start mode is resumed.

#### **Power Good**

The power good (PGOOD) is an open-drain output. When the output voltage drops below 10% of nominal voltage, the PGOOD pin is pulled low after a 20µs delay. During start-up, PGOOD will be asserted 2ms (typ.) after the output voltage reaches 90% of the final regulation voltage. The faults of over voltage, fold-back current limit mode and thermal shutdown will force PGOOD low after a  $20\mu s$  delay. When recovering from a fault, PGOOD will be asserted 1.8ms (typ.) after Vout reaches 90% of the final regulation voltage.

#### **Soft-Start**

The soft-start mode is activated after AVIN reaches it's UVLO voltage threshold and  ${\rm CTL_x}$  is set high to enable the part. A thermal shutdown event will also activate the soft start sequence. The soft-start mode controls the slew-rate of the output voltage during start-up thus limiting in-rush current on the input supply. During start-up, the reference voltage for the error amplifier is clamped by the voltage on the SS pin. The output voltage slew rate during soft-start is determined by the value of the external capacitor connected to the SS pin and the internal  $5\mu A$  charging current. The device requires a minimum soft-start time from enable to final regulation in the order of  $200\mu s$ , including the  $50\mu s$  enable delay. As a result the soft start capacitor, Css, should be higher than 1.5n F.

#### 100% Duty-Cycle Operation

SC187 is capable of operating at 100% duty-cycle. When the difference between the input voltage and output voltage is less than the minimum dropout voltage, the PMOS switch is completely on, operating in 100% duty-cycle. The minimum dropout voltage is the output current multiplied by the on-resistance of the internal PMOS switch and the DC-resistance of the inductor when PMOS switch is on continuously.



# **Applications Information (continued)**

#### **Output L-C filter Selection**

SC187 has fixed internal loop-gain compensation. It is optimized for X5R or X7R ceramic output capacitors and an output L-C filter corner frequency of less than 34kHz. The output L-C corner frequency can be determined by Equation 2.

$$f_{\text{C}} = \frac{1}{2\pi \sqrt{L \times C_{\text{OUT}}}}$$

In general, the inductor is chosen to set the inductor ripple current to approximately 30% of the maximum output current. It is recommended to use a typical inductor value of  $1\mu H$  to  $2.2\mu H$  with output ceramic capacitors of  $44\mu F$  or higher capacitance. Lower inductance should be considered in applications where faster transient response is required. More output capacitance will reduce the output deviation for a particular load transient. When using low inductance, the maximum peak inductor current at any condition (normal operation and start up) can not exceed 5A which is the guaranteed minimum current limit. The saturation current rating of the inductor needs to be at least larger than the peak inductor current which is the maximum output current plus half of inductor ripple current.



### **Applications Information (continued)**

#### **PCB Layout Considerations**

The layout diagram in Figure 2 shows a recommended top-layer PCB for the SC187 and supporting components. Figure 3 shows the bottom layer for this PCB. Fundamental layout rules must be followed since the layout is critical for achieving the performance specified in the Electrical Characteristics table. Poor layout can degrade the performance of the DC-DC converter and can contribute to EMI problems, ground bounce, and resistive voltage losses. Poor regulation and instability can result.

The following guidelines are recommended when developing a PCB layout:

- 1. The input capacitor,  $C_{IN}$  should be placed as close to the PVIN and PGND pins as possible. This capacitor provides a low impedance loop for the pulsed currents present at the buck converter's input. Use short wide traces to connect as closely to the IC as possible. This will minimize EMI and input voltage ripple by localizing the high frequency current pulses.
- Keep the LX pin traces as short as possible to minimize pickup of high frequency switching edges to other parts of the circuit. C<sub>OUT</sub> and L should be connected as close as possible between the LX and PGND pins, with a direct return to the PGND pin from C<sub>OUT</sub>.
- 3. Route the output voltage feedback/sense path away from the inductor and LX node to minimize noise and magnetic interference.
- 4. Use a ground plane referenced to the SC187 PGND pin. Use several vias to connect to the component side ground to further reduce noise and interference on sensitive circuit nodes.
- 5. If possible, minimize the resistance from the VOUT and PGND pins to the load. This will reduce the voltage drop on the ground plane and improve the load regulation. And it will also improve the overall efficiency by reducing the copper losses on the output and ground planes.



Figure 2 — Recommended PCB Layout (Top Layer)



Figure 3 — Bottom Layer Detail



### **Outline Drawing - 3x3 MLPQ-UT16**



### Land Pattern - 3x3 MLPQ-UT16



|     | DIMENSIONS |             |  |  |  |  |  |
|-----|------------|-------------|--|--|--|--|--|
| DIM | INCHES     | MILLIMETERS |  |  |  |  |  |
| С   | (.114)     | (2.90)      |  |  |  |  |  |
| G   | .083       | 2.10        |  |  |  |  |  |
| Н   | .067       | 1.70        |  |  |  |  |  |
| K   | .067       | 1.70        |  |  |  |  |  |
| Р   | .020       | 0.50        |  |  |  |  |  |
| R   | .006       | 0.15        |  |  |  |  |  |
| X   | .012       | 0.30        |  |  |  |  |  |
| Y   | .031       | 0.80        |  |  |  |  |  |
| Z   | .146       | 3.70        |  |  |  |  |  |

#### NOTES:

- CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
- THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY.
  CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR
  COMPANY'S MANUFACTURING GUIDELINES ARE MET.
- THERMAL VIAS IN THE LAND PATTERN OF THE EXPOSED PAD SHALL BE CONNECTED TO A SYSTEM GROUND PLANE. FAILURE TO DO SO MAY COMPROMISE THE THERMAL AND/OR FUNCTIONAL PERFORMANCE OF THE DEVICE.



#### © Semtech 2011

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECHPRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY ATTHE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

#### **Contact Information**

Semtech Corporation
Power Management Products Division
200 Flynn Road, Camarillo, CA 93012
Phone: (805) 498-2111 Fax: (805) 498-3804

www.semtech.com