Product Data Sheet

M2004-02/-12



FREQUENCY TRANSLATION PLL

# **GENERAL DESCRIPTION**

The M2004 variants -02 and -12 are VCSO (Voltage Controlled SAW Oscillator) based



clock generator PLLs designed for clock frequency translation and jitter attenuation in a high-speed data communications system. The clock multiplication ratio and output divider ratio are pin selectable.

External loop components allow the tailoring of PLL loop response. The M2004-12 adds Hitless Switching with Phase Build-out (HS/PBO) to ensure that reference clock reselection does not disrupt the output clock.

Also read about device variants -22, -32, -42, and -52 in the M2004-x2 Preliminary Information sheet.

# FEATURES

- ◆ Ideal for OC-48/192 data clock
- ◆ Integrated SAW (surface acoustic wave) delay line
- VCSO frequency from 300 to 700MHz (Specify VCSO center frequency at time of order)
- Low phase jitter of < 0.5ps rms, typical (12kHz to 20MHz or 50kHz to 80MHz)
- ◆ Pin-selectable configuration
- The M2004-12 adds Hitless Switching with Phase Build-out (HS/PBO) to ensure SONET/SDH MTIE and TDEV compliance during reference clock reselection
- Reference clock inputs support differential LVDS, LVPECL, as well as single-ended LVCMOS, LVTTL
- ◆ Industrial temperature available
- Single 3.3V power supply
- Small 9 x 9 mm SMT (surface mount) package

## SIMPLIFIED BLOCK DIAGRAM

## **PIN ASSIGNMENT (9 x 9 mm SMT)**



Figure 1: Pin Assignment

## Example Input / Output Frequency Combinations

| Input Clock<br>(MHz) | VCSO <sup>1</sup><br>Freq (MHz) | Output<br>Freq (MHz) | Application      |
|----------------------|---------------------------------|----------------------|------------------|
| 19.44                |                                 | 77.76                |                  |
| 38.80                | 622.08                          | 155.52               | OC-12 / 48 /192  |
| 77.76                | 022.00                          | 311.04               | 00 127 107102    |
| 155.52               |                                 | 622.08               |                  |
| 25.00                | 625.00                          | 156.25               | Gigabit Ethernet |

Table 1: Example Input / Output Frequency Combinations

Note 1: Specify VCSO center frequency at time of order



Figure 2: Simplified Block Diagram

M2004-02/-12 Datasheet Rev 1.3

Revised 17Dec2004



## **PIN DESCRIPTIONS**

| Number              | Name              | I/O    | Configuration                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------|-------------------|--------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 10, 14, 26 | GND               | Ground |                                          | Power supply ground connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4<br>9              | OP_IN<br>nOP_IN   | Input  |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5<br>8              | nOP_OUT<br>OP_OUT | Output |                                          | External loop filter connections. See Figure 4, External Loop Filter, on pg. 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6<br>7              | nVC<br>VC         | Input  |                                          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11, 19, 33          | VCC               | Power  |                                          | Power supply connection, connect to +3.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 12<br>13            | N0<br>N1          | Input  | Internal pull-down resistor <sup>1</sup> | N divider (output divider) inputs N1:N0.<br>LVCMOS/LVTTL. See Table 5, N Divider Pin<br>Selection, on pg. 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15<br>16            | FOUT<br>nFOUT     | Output | No internal terminator                   | Clock output pair. Differential LVPECL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 17                  | MR                | Input  | Internal pull-down resistor <sup>1</sup> | Reset:<br>Logic 1 resets M and N dividers and forces<br>FOUT to LOW and nFOUT to HIGH.<br>Logic 0 enables the outputs.<br>LVCMOS/LVTTL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18<br>20<br>21      | NC<br>NC<br>NC    |        |                                          | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 22                  | REF_SEL           | Input  | Internal pull-down resistor <sup>1</sup> | Reference clock input selection. LVCMOS/LVTTL.<br>See Table 3, Reference Clock Input Selection, on<br>pg. 3. For the M2004-12, REF_SEL triggers Hitless<br>Switching (HS/PBO) when toggled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 23                  | nDIF_REF          |        | Internal pull-UP resistor <sup>1</sup>   | Reference clock input pair.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 24                  | DIF_REF           | Input  | Internal pull-down resistor <sup>1</sup> | Differential LVPECL or LVDS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 25                  | REF_CLK           | Input  | Internal pull-down resistor <sup>1</sup> | Reference clock input. LVCMOS/LVTTL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 27                  | MO                |        |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 28                  | M1                |        |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 29                  | M2                |        | Internal pull-down resistor <sup>1</sup> | M divider (feedback divider) inputs M5:M0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 30                  | M3                | Input  | -                                        | See Table 4, M Divider Pin Selection, on pg. 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 31                  | M4                |        |                                          | ····, ·····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ···, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ····, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ···, ··· |
| 32                  | M5                |        | Internal pull-UP resistor <sup>1</sup>   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 34, 35, 36          | DNC               |        |                                          | Do Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Note 1: For typical values of internal pull-down and pull-up resistors, see DC Characteristics on pg. 6.



# **DETAILED BLOCK DIAGRAM**



# **PLL DIVIDER SELECTION TABLES**

#### **Reference Clock Input Selection**

| REF_SEL<br>Pin Setting<br>(Pin 22) | Reference Input Selection |
|------------------------------------|---------------------------|
| 0                                  | DIF_REF, nDIF_REF         |
| 1                                  | REF_CLK                   |

Table 3: Reference Clock Input Selection

#### **M Divider Pin Selection**

| M5:0 Pin<br>Settings<br>(Pins 32 - 27)<br>M5 - M0 | Definition                 | $\begin{array}{c} \textbf{Sample Input Clock} \\ \textbf{Freq (MHz)} \\ \textbf{F}_{vcso} = & \textbf{F}_{vcso} = \\ 622.08^{1}, & 625.00^{2} \end{array}$ |
|---------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>5<sup>3</sup>43210</u>                         | Feedback Divider Value "M" |                                                                                                                                                            |
| 0 0 0 0 1 1                                       | M = 3 minimum              |                                                                                                                                                            |
| 0 0 0 1 0 0                                       | M = 4                      | 155.52 156.25                                                                                                                                              |
|                                                   |                            |                                                                                                                                                            |
| 0 0 1 0 0 0                                       | M = 8                      | 77.76                                                                                                                                                      |
|                                                   |                            |                                                                                                                                                            |
| 0 1 0 0 0 0                                       | M = 16                     | 38.80                                                                                                                                                      |
| :                                                 |                            |                                                                                                                                                            |
| 0 1 1 0 0 1                                       | M = 25                     | 25.00                                                                                                                                                      |
| 1 0 0 0 0 0                                       | N 00                       | 10.44                                                                                                                                                      |
| 1 0 0 0 0 0                                       | M = 32                     | 19.44                                                                                                                                                      |
| :                                                 | M = 63                     |                                                                                                                                                            |
|                                                   |                            | : M Divider Pin Selection                                                                                                                                  |

 Table 4: M Divider Pin Selection

 Note 1:  $F_{VCSO} = 622.08 \text{ MHz}$  (e.g., M2004-02-622.0800)

 Note 2:  $F_{VCSO} = 625.00 \text{ MHz}$  (e.g., M2004-02-625.0000)

 Note 3: M5 pin has a pull-up resister; M4-M0, pull-down.

#### **N Divider Pin Selection**

| N1:0 Se<br>(Pin 13 a<br>N1 | N1:0 Settings<br>(Pin 13 and 12)<br>N1 N0 |   | Sample Output<br>Frequency (MHz) <sup>1</sup><br>(FOUT, nFOUT) |
|----------------------------|-------------------------------------------|---|----------------------------------------------------------------|
| 0                          | 0                                         | 1 | 622.08                                                         |
| 0                          | 1                                         | 2 | 311.04                                                         |
| 1                          | 0                                         | 4 | 155.52                                                         |
| 1                          | 1                                         | 8 | 77.76                                                          |

 Table 5: N Divider Pin Selection

 Note 1: F<sub>VCSO</sub> = 622.08MHz (e.g., M2004-02-622.0800)

Revised 17Dec2004



# **FUNCTIONAL DESCRIPTION**

The M2004-02/-12 is a PLL (Phase Locked Loop) based clock generator that generates output clocks synchronized to one of two selectable input reference clocks. An internal high "Q" SAW delay line provides a low jitter clock signal.

The device can be pin-configured for feedback divider and output divider values. Output is LVPECL compatible. External loop filter component values set the PLL bandwidth to optimize jitter attenuation characteristics.

The M2004-12 adds Hitless Switching with Phase Build-out (HS/PBO) to provide SONET/SDH MTIE and TDEV compliance during a reference clock reselection using the internal mux or when using an external mux.

The M2004-02/-12 is ideal for clock jitter attenuation and frequency translation in 2.5 or 10 Gb optical network line card applications.

## **Input Reference Clocks**

An internal input MUX is provided for input reference clock selection. One input reference clock is selected from between a single-ended LVCMOS / LVTTL clock input or a differential LVPECL or LVDS clock input pair. The maximum input frequency is 175MHz.

## **PLL Operation**

The M2004-02/-12 is a complete clock PLL. It uses a phase detector and configurable dividers to synchronize the output of the VCSO with the selected reference clock.

The "M Divider" divides the VCSO output frequency, feeding the result into the phase detector. The selected input reference clock is fed into the other input of the phase detector. The phase detector compares its two inputs. It then causes the VCSO to increase or decrease in speed as needed to phase- and frequency-lock the VCSO to the reference input.

The value of M directly affects closed loop bandwidth.

## The M Divider

The relationship between the VCSO center frequency (Fvcso), the M divider, and the input reference frequency (Fref\_clk) is:

 $Fvcso = Fref\_clk \times M$ 

The product of M and the input frequency must be such that it falls within the "lock" range of the VCSO.

See APR in AC Characteristics on pg. 7.

## N Divider and Outputs

The M2004-02/-12 provides one differential LVPECL output pair: FOUT, nFOUT. By using the N divider, the output frequency can be the VCSO center frequency (Fvcso) or 1/2, 1/4, or 1/8 Fvcso.

See Table 5, N Divider Pin Selection, on pg. 3.

When the N divider is included, the complete relationship for the output frequency (Fout) is defined as:

Fout = 
$$\frac{Fvcso}{N}$$
 = Fref\_clk ×  $\frac{M}{N}$ 

## Configuration of M and N Dividers

The M and N dividers can be set by pin configuration using the input pins M0 - M5, N0, and N1.

The data on pins M5:0 and pins N1:0 is passed directly to the M and N dividers.

The divider configuration of the M2004-02/-12 is reset when the input pin MR is set HIGH. MR is set LOW for divider configuration to be operational.

M2004-02/-12 Datasheet Rev 1.3

4 of 10

Revised 17Dec2004



#### Hitless Switching and Phase Build-o

A proprietary automatic Hitless Switching (HS) function is included in the M2004-12. The HS function provides SONET/SDH MTIE and TDEV compliance during a reference clock reselection using the internal mux or when using an external mux (through detection of the resulting phase transient). A Phase Build-out (PBO) function is also incorporated to absorb most of the phase change in the reference clock input.

The combined HS/PBO function is armed after the device locks to the input clock reference. Once armed, HS/PBO is triggered by either:

- Changing REF\_SEL to switch the input reference clock.
- Detection at the phase detector of an input phase transient beyond 4 ns.

Once triggered, the HS function narrows loop bandwidth to control MTIE during locking to the new input phase. With proper configuration of the external loop filter, the output clocks will comply with MTIE and TDEV specifications for GR-253 (SONET) and ITU G.813 (SDH) during input reference clock changes.

The Phase Build-out (PBO) function enables the PLL to absorb most of the phase change of the input clock. The PBO function selects a new VCSO clock edge for the phase detector feedback clock, selecting the edge closest in phase to the new input clock phase. This reduces re-lock time, the generation of wander, and extra output clock cycles.

Note \*: The M2004-02 does not include HS/PBO.

Note \*\*: Transient-triggered HS/PBO is not suitable for use with an unstable reference clock that would induce phase jitter beyond 2 ns at the phase detector (e.g., Stratum DPLL clock sources and unstable recovered network clocks intended for loop timing configuration). Therefore, the M2004-12 also offers the internal mux-triggered HS/PBO capability.

### External Loop Filter Component Values <sup>1</sup> M2004-02/-12

VCSO Parameters: K<sub>VCO</sub> = 800kHz/V, R<sub>IN</sub> = 16kQ, VCSO Bandwidth = 700kHz. See AC Characteristics on pg. 7 for PLL Loop Constants.

|       | FREQUENCY TRANSLATION PLL                            |
|-------|------------------------------------------------------|
|       | Product Data Sheet                                   |
| out * | When the PLL locks to within 2 ns of the input clock |

clock phase, the PLL returns to normal loop bandwidth and the HS/PBO function is re-armed.

M2004-02/-12

#### **External Loop Filter**

To provide stable PLL operation, and thereby a low jitter output clock, the M2004-02/-12 requires the use of an external loop filter components. These are connected to the provided filter pins (see Figure 4). Due to the differential signal path design, the implementation consists of two identical complementary RC filters as shown in Figure 4, below.



PLL bandwidth is affected by the "M" value as well as the VCSO frequency. See Table 6, External Loop Filter Component Values M2004-02/-12, on pg. 5.

#### **PLL Simulator Tool Available**

A free PC software utility is available on the ICS website (www.icst.com). The M2000 Timing Modules PLL Simulator is a downloadable application that simulates PLL jitter and wander transfer characteristics. This enables the user to set appropriate external loop component values in a given application.

| Devi                      | Device Configuration       |                    |               | Example External Loop Filter Component Values |               |        | Nominal Performance Using These Values |                   |                          |  |
|---------------------------|----------------------------|--------------------|---------------|-----------------------------------------------|---------------|--------|----------------------------------------|-------------------|--------------------------|--|
| F <sub>Ref</sub><br>(MHz) | F <sub>vcso</sub><br>(MHz) | M Divider<br>Value | R loop        | C loop                                        | R post        | C post | PLL Loop<br>Bandwidth                  | Damping<br>Factor | Passband<br>Peaking (dB) |  |
| 19.44                     | 622.08                     | 32                 | 13k $\Omega$  | 0.47µF                                        | 33k $\Omega$  | 220pF  | 3.8kHz                                 | 5.6               | 0.06                     |  |
| 19.44                     | 622.08                     | 32                 | 39k $\Omega$  | 0.022µF                                       | 20k $\Omega$  | 220pF  | 12.7kHz                                | 7.7               | 0.03                     |  |
| 19.44                     | 622.08                     | 32                 | 2.2k $\Omega$ | 10.0μF                                        | 22k $\Omega$  | 3300pF | 710Hz                                  | 4.4               | 0.10                     |  |
| 155.52                    | 622.08                     | 4                  | 3.9k $\Omega$ | 0.47µF                                        | 39k $\Omega$  | 100pF  | 11.0kHz                                | 4.7               | 0.09                     |  |
| 155.52                    | 622.08                     | 4                  | $750\Omega$   | 10.0μF                                        | 7.5k $\Omega$ | 1000pF | 1.6kHz                                 | 4.2               | 0.10                     |  |
| Table 6: Exter            |                            |                    |               |                                               |               |        | al Loon Filter Co                      | mnonent Value     | s M2004-02/-12           |  |

Table 6: External Loop Filter Component Values M2004-02/-12

Note 1: K<sub>VCO</sub>, VCSO Bandwidth, M Divider Value, and External Loop Filter Component Values determine Loop Bandwidth, Damping Factor, and Passband Peaking. For PLL Simulator software, go to www.icst.com.



# ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Symbol          | Parameter            | Rating                       | Unit        |  |  |  |
|-----------------|----------------------|------------------------------|-------------|--|--|--|
| VI              | Inputs               | -0.5 to V <sub>CC</sub> +0.5 | V           |  |  |  |
| Vo              | Outputs              | -0.5 to V <sub>CC</sub> +0.5 | V           |  |  |  |
| V <sub>cc</sub> | Power Supply Voltage | 4.6                          | V           |  |  |  |
| Ts              | Storage Temperature  | -45 to +100                  |             |  |  |  |
|                 |                      | Table 7: Absolute Maxi       | mum Ratings |  |  |  |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in Recommended Conditions of Operation, DC Characteristics, or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

## **RECOMMENDED CONDITIONS OF OPERATION**

| Symbol          | Parameter                   |            | Min         | Тур      | Max          | Unit     |
|-----------------|-----------------------------|------------|-------------|----------|--------------|----------|
| V <sub>cc</sub> | Positive Supply Voltage     |            | 3.135       | 3.3      | 3.465        | ۷        |
| T,              | Ambient Operating Temperatu | re         |             |          |              |          |
| ~               |                             | Commercial | 0           |          | +70          | °C       |
|                 |                             | Industrial | -40         |          | +85          | °C       |
|                 |                             | Table      | 8: Recommen | ded Cond | ditions of O | peration |

## **ELECTRICAL SPECIFICATIONS**

#### **DC Characteristics**

Unless stated otherwise,  $V_{CC} = 3.3V \pm 5\%$ ,  $T_A = 0$  °C to +70 °C (commercial),  $F_{VCSO} = F_{OUT} = 622-675$ MHz, Outputs terminated with 50 $\Omega$  to  $V_{CC} - 2V$  $T_A = -40$  °C to +85 °C (industrial)

| Ś                           | Symbol                | Parameter                                  |                                                | Min                   | Тур | Max                    | Unit | Conditions               |
|-----------------------------|-----------------------|--------------------------------------------|------------------------------------------------|-----------------------|-----|------------------------|------|--------------------------|
| Power Supply                | V <sub>cc</sub>       | Positive Supply Voltage                    |                                                | 3.135                 | 3.3 | 3.465                  | V    |                          |
|                             | I <sub>cc</sub>       | Power Supply Current                       |                                                |                       | 162 |                        | mA   |                          |
| Differential<br>Input: LVDS | $V_{P-P}$             | Peak to Peak Input<br>Voltage <sup>1</sup> | DIF_REF, nDIF_REF                              | 0.15                  |     |                        | V    |                          |
| / LVPECL                    | V <sub>CMR</sub>      | Common Mode Input <sup>1</sup>             |                                                | 0.5                   |     | V <sub>cc</sub> - 0.85 | V    |                          |
| LVCMOS /                    | V <sub>IH</sub>       | Input High Voltage                         | REF_CLK, REF_SEL, MR, N0:N1,                   | 2                     |     | V <sub>cc</sub> + 0.3  | ۷    |                          |
| LVTTL Input                 | V <sub>IL</sub>       | Input Low Voltage                          | M0:M5                                          | -0.3                  |     | 1.3                    | ۷    |                          |
| Inputs with                 | I <sub>IH</sub>       | Input High Current                         | DIF_REF, REF_CLK, REF_SEL,<br>MR, N0:N1, M0:M4 |                       |     | 150                    | μA   | $V_{CC} = V_{IN} =$      |
| Pull-down                   | I                     | Input Low Current                          |                                                | -5                    |     |                        | μA   | — 3.456V                 |
|                             | R <sub>pulldown</sub> | Internal Pull-down Resistor                | , ,                                            |                       | 51  |                        | kΩ   |                          |
| Inputs with                 | I <sub>IH</sub>       | Input High Current                         |                                                |                       |     | 5                      | μA   | V <sub>CC</sub> = 3.456V |
| Pull-up                     | I                     | Input Low Current                          | nDIF_REF, M5                                   | -150                  |     |                        | μA   | - V <sub>IN</sub> = 0 V  |
|                             | R <sub>pullup</sub>   | Internal Pull-up Resistor                  |                                                |                       | 51  |                        | kΩ   |                          |
| All Inputs                  | C <sub>IN</sub>       | Input Capacitance                          | All Inputs                                     |                       |     | 4                      | pF   |                          |
| Differential                | V <sub>OH</sub>       | Output High Voltage                        | FOUT, nFOUT                                    | V <sub>cc</sub> - 1.4 |     | V <sub>cc</sub> - 1.0  | ۷    |                          |
| Outputs                     | V <sub>OL</sub>       | Output Low Voltage                         |                                                | V <sub>cc</sub> - 2.0 |     | V <sub>cc</sub> - 1.7  | ۷    |                          |
|                             | $V_{P-P}$             | Peak to Peak Output Voltag                 | le <sup>2</sup>                                | 0.4                   |     | 0.85                   | ۷    |                          |

Table 9: DC Characteristics

Note 1: Single-ended measurement. See Figure 6, Differential Input Level on pg. 8. Note 2: Single-ended measurement. See Figure 5, Input and Output Rise and Fall Time on pg. 8.



# **ELECTRICAL SPECIFICATIONS (CONTINUED)**

**AC Characteristics** Unless stated otherwise,  $V_{cc} = 3.3V \pm 5\%$ ,  $T_A = 0$  °C to +70 °C (commercial),  $F_{VCSO} = F_{OUT} = 622-675$ MHz, Outputs terminated with 50 $\Omega$  to  $V_{cc} - 2V$   $T_A = -40$  °C to +85 °C (industrial)

|                                    |                    | A                                                |                                                                            |      |         |           |           |                 |
|------------------------------------|--------------------|--------------------------------------------------|----------------------------------------------------------------------------|------|---------|-----------|-----------|-----------------|
|                                    | Symbol             | Parameter                                        |                                                                            | Min  | Тур     | Мах       | Unit      | Conditions      |
|                                    | F <sub>IN</sub>    | Input Frequency                                  | DIF_REF, nDIF_REF, REF_CLK                                                 | 1    |         | 175       | MHz       |                 |
|                                    | F <sub>OUT</sub>   | Output Frequency                                 | FOUT, nFOUT                                                                | 38   |         | 700       | MHz       |                 |
|                                    | APR                | VCSO Pull-Range                                  | Commercial                                                                 | ±120 | ±200    |           | ppm       |                 |
|                                    | 7.0.11             | vooo run nango                                   | Industrial                                                                 | ±50  | ±150    |           | ppm       |                 |
| DILL                               | K <sub>vco</sub>   | VCO Gain                                         |                                                                            |      | 800     |           | kHz/V     |                 |
| PLL Loop<br>Constants <sup>1</sup> | R <sub>IN</sub>    | Internal Loop Resistor                           |                                                                            |      | 16      |           | kΩ        | -               |
| Constants                          | BW <sub>VCSO</sub> | VCSO Bandwidth                                   |                                                                            |      | 700     |           | kHz       | -               |
|                                    | $\Phi$ n           | Single Side Band                                 | 1kHz Offset                                                                |      | -72     |           | dBc/Hz    |                 |
| Dhace Maine                        |                    | Phase Noise                                      | 10kHz Offset                                                               |      | -94     |           | dBc/Hz    | -               |
| Phase Noise and Jitter             |                    | @622.08MHz                                       | 100kHz Offset                                                              |      | -123    |           | dBc/Hz    | -               |
|                                    | J(t)               | Jitter (rms)                                     | 12kHz to 20MHz                                                             |      | 0.5     |           | ps        |                 |
|                                    |                    |                                                  | 50kHz to 80MHz                                                             |      | 0.5     |           | ps        |                 |
|                                    | odc                | Output Duty Cycle <sup>2</sup>                   | N = 2, 4, or 8                                                             | 45   | 50      | 55        | %         |                 |
|                                    | _                  |                                                  | N = 1                                                                      | 40   | 50      | 60        | %         |                 |
|                                    | _                  |                                                  | N = 1, using AC coupled LVPECL output circuit as shown in Figure 8, page 8 | 45   | 50      | 55        | %         |                 |
|                                    |                    | Output Rise Time <sup>2</sup>                    | F <sub>OUT</sub> =155.52MHz N = 4 (N1:0 = 10)                              | 350  | 450     | 550       | ps        |                 |
|                                    | t <sub>R</sub>     | for FOUT, nFOUT                                  | F <sub>OUT</sub> =311.04MHz N = 2 (N1:0 = 01)                              | 325  | 425     | 500       | ps        | 20% to 80%      |
|                                    | _                  |                                                  | F <sub>OUT</sub> =622.08MHz N = 1 (N1:0 = 00)                              | 200  | 275     | 350       | ps        | -               |
|                                    |                    |                                                  | F <sub>OUT</sub> =155.52MHz N = 4 (N1:0 = 10)                              | 350  | 450     | 550       | ps        |                 |
|                                    | t <sub>F</sub>     | Output Fall Time <sup>2</sup><br>for FOUT, nFOUT | F <sub>OUT</sub> =311.04MHz N = 2 (N1:0 = 01)                              | 325  | 425     | 500       | ps        | 20% to 80%      |
|                                    | _                  | · · · · · · · · · · · · · · · · · · ·            | F <sub>OUT</sub> =622.08MHz N = 1 (N1:0 = 00)                              | 200  | 275     | 350       | ps        | -               |
|                                    | t <sub>LOCK</sub>  | PLL Lock Time                                    |                                                                            |      |         | 100       | ms        |                 |
|                                    | MTIE               | Mean Time Interval Erro                          | or <sup>3</sup> M2004-12                                                   |      | Complia | nt with G | R-253-C   | ORE             |
|                                    |                    |                                                  |                                                                            |      |         | Talal     | . 40 . 40 | Characteristics |

Note 1: Parameters needed for PLL Simulator software; see Table 6, External Loop Filter Component Values M2004-02/-12 on pg. 5. Note 2: See Parameter Measurement Information below. Note 3: Requires proper loop filter settings. Consult factory.



## **PARAMETER MEASUREMENT INFORMATION**



AC Coupled LVPECL Output Circuit for 45-55% Duty Cycle at Fvco



Figure 8: AC Coupled Output

AC coupled termination can be used with the M2004-02/-12 LVPECL output, as shown above in Figure 8, to achieve an improved output duty cycle of 45-55% or better at the load when N=1 (output N Divider). This performance has been characterized when R1 = R2 =  $200\Omega$  C1 = C2 =  $0.1\mu$ F, and when termination resistance at the receiver (combination of R3 with R5, and R4 with R6) is 50 ohms.



# DEVICE PACKAGE - 9 x 9mm CERAMIC LEADLESS CHIP CARRIER

#### Mechanical Dimensions:



Figure 9: Device Package - 9 x 9mm Ceramic Leadless Chip Carrier



## **ORDERING INFORMATION**



| For VCSO Freq (MHZ) | Temperature | Part Number                              |
|---------------------|-------------|------------------------------------------|
| 622.08              | commercial  | M2004-02-622.0800 or M2004-12-622.0800   |
| 022.00              | industrial  | M2004-021 622.0800 or M2004-121 622.0800 |
|                     |             | Table 11: Example Part Numbers           |

Consult ICS for the availability of other VCSO frequencies.

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.

M2004-02/-12 Datasheet Rev 1.3