Data Sheet: Advance Information Document Number: MC12XSFD3 Rev. 1.0, 8/2016 # Penta 40 mOhm high-side switch The 12XSF is the latest SMARTMOS achievement in DC motors and lighting drivers. It belongs to an expanding family that helps to control and diagnose incandescent lamps and light-emitting diodes (LEDs) with enhanced precision. It combines flexibility through daisy-chainable SPI 5.0 MHz, extended digital and analog feedbacks, safety and robustness. Output edge shaping helps to improve electromagnetic performance. To avoid shutting off the device upon inrush current, while still being able to closely track the load current, a dynamic overcurrent threshold profile is featured. Current of each channel can be sensed with a programmable sensing ratio. Whenever communication with the external microcontroller is lost, the device enters a Fail operation mode, but remains operational, controllable, and protected. This new generation of high-side switch products family facilitates ECU design thanks to compatible MCU software and PCB foot print for each device variant. This family is in an End of Life Vehicles directive compliant package. #### **Features** - Penta 40 m $\Omega$ high-side switches with high transient current capability - 16-bit 5.0 MHz SPI control of overcurrent profiles, channel control including PWM duty cycles, output-ON and -OFF OpenLoad detections, thermal shutdown and prewarning, and fault reporting - Output current monitoring with programmable synchronization signal and supply voltage feedback - Limp Home mode - · External smart power switch control - Operating voltage is 7.0 to 18 V with sleep current < 5.0 μA, extended mode from 6.0 to 28 V - -16 V reverse polarity and ground disconnect protections - Compatible PCB foot print and SPI software driver among the family ### 12XSFD3 #### **ENHANCED PENTA HIGH-SIDE SWITCH** EK SUFFIX (PB-FREE) 98ASA00368D 32-PIN SOICEP #### **Applications** - · Low-voltage exterior lighting - Incandescent bulbs (up to 21 W) - · Light-emitting diodes (LEDs) - · Low-voltage DC motors Figure 1. Penta 40 m $\Omega$ high-side simplified application diagram <sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice. © 2016 NXP B.V. # 1 Orderable parts This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.nxp.com">http://www.nxp.com</a> and perform a part number search for the following device numbers. Table 1. Orderable part variations | Part number | Notes | Temperature<br>(T <sub>A</sub> ) | Package | OUT1 R <sub>DS(on)</sub> | OUT2<br>R <sub>DS(on)</sub> | OUT3<br>R <sub>DS(on)</sub> | OUT4<br>R <sub>DS(on)</sub> | OUT5<br>R <sub>DS(on)</sub> | ОПТ6 | |--------------|-------|----------------------------------|--------------------------|--------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------| | MC40XSF500EK | (1) | -40 to 125 °C | SOIC 32 pins exposed pad | 40 mΩ | 40 mΩ | 40 mΩ | 40 mΩ | 40 mΩ | Yes | #### Notes 1. To order parts in Tape and Reel, add the R2 suffix to the part number. # **Table of Contents** | 1 | Orderable parts | 2 | |---|---------------------------------------------------------------------------------------------------------|----| | 2 | Internal block diagram | 4 | | 3 | Pin connections | 5 | | | 3.1 Pinout diagram | 5 | | | 3.2 Pin definitions | 5 | | 4 | General product characteristics | | | | 4.1 Relationship between ratings and operating requirements | | | | 4.2 Maximum ratings | | | | 4.3 Thermal characteristics | | | | 4.4 Operating conditions | | | | 4.5 Supply currents | | | 5 | General IC functional description and application information | | | Ŭ | 5.1 Introduction | | | | 5.2 Features | | | | 5.3 Block diagram | | | | 5.4 Functional description | | | | 5.5 Modes of operation | | | | 5.6 SPI interface and configurations | | | 6 | Functional block requirements and behaviors | | | Ĭ | 6.1 Self-protected high-side switches description and application information | | | | 6.2 Power supply functional block description and application information | | | | 6.3 Communication interface and device control functional block description and application information | | | 7 | Typical applications | | | | 7.1 Application diagram | | | | 7.2 Bill of materials | | | | 7.3 EMC and EMI considerations | | | | 7.4 PCB layout recommendations | | | | 7.5 Thermal information | | | 8 | Packaging | | | | 8.1 Marking information | | | | 8.2 Package mechanical dimensions | | | a | Revision history | 65 | # 2 Internal block diagram Figure 2. 12XSF simplified internal block diagram (penta version) # 3 Pin connections # 3.1 Pinout diagram Figure 3. 12XSF pinout diagram # 3.2 Pin definitions Table 2. 12XSF pin definitions | Pin number | Pin name | Pin function | Formal name | Definition | |------------|----------|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | СР | Internal<br>supply | Charge Pump | This pin is the connection for an external capacitor for charge pump use only. | | 2 | RSTB | SPI | Reset | This input pin is used to initialize the device configuration and fault registers, as well as place the device in a low-current sleep mode. This pin has a passive internal pull-down. | | 3 | CSB | SPI | Chip Select | This input pin is connected to a chip select output of a master microcontroller (MCU). When this digital signal is high, SPI signals are ignored. Asserting this pin low starts the SPI transaction. The transaction is indicated as completed when this signal returns to a high level. This pin has a passive internal pull-up to $V_{CC}$ through a diode. | | 4 | SCLK | SPI | Serial Clock | This input pin is connected to the MCU providing the required bit shift clock for SPI communication. This pin has a passive internal pull-down. | | 5 | SI | SPI | Serial input | This pin is the data input of the SPI communication interface. The data at the input is sampled on the positive edge of the SCLK. This pin has a passive internal pull-down. | | 6 | VCC | Power<br>Supply | MCU Power Supply | This pin is a power supply pin is for internal logic, the SPI I/Os, and the OUT6 driver. | Table 2. 12XSF pin definitions(continued) | Pin number | Pin name | Pin function | Formal name | Definition | |------------|---------------|-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SO | SPI | Serial Output | This output pin is connected to the SPI serial data input pin of the MCU, or to the SI pin of the next device of a daisy chain of devices. The SPI changes on the negative edge of SCLK. When CSB is high, this pin is high-impedance. | | 8 | OUT6 | Output | External Solid State | This output pin controls an external Smart Power Switch by logic level. This pin has a passive internal pull-down. | | 9, 24 | GND | Ground | Ground | These pins are the ground for the logic and analog circuitries of the device. For ESD and electrical parameter accuracy purpose, the ground pins must be shorted in the board. | | 10, 11 | OUT2 | Output | Channel #2 | Protected high-side power output pins to the load. | | 12, 13, 14 | OUT4 | Output | Channel #4 | Protected high-side power output pins to the load. | | 15, 16 | NC | N/A | Not Connected | These pins may not be connected. It is recommended to connect those pins to ground. | | 17, 18 | OUT5 | Output | Channel #5 | Protected high-side power output pins to the load. | | 19, 20, 21 | OUT3 | Output | Channel #3 | Protected high-side power output pins to the load. | | 22, 23 | OUT1 | Output | Channel #1 | Protected high-side power output pins to the load. | | 25 | CSNS | Feedback | Current Sense | This pin reports an analog value proportional to the designated OUT[1:5] output current, or the temperature of the exposed pad, or the supply voltage. It is used externally to generate a ground referenced voltage for the microcontroller (MCU). Current recopy and analog voltage feedbacks are SPI programmable. | | 26 | CSNS<br>SYNCB | Feedback | Current Sense<br>Synchronization | This open drain output pin allows synchronizing the MCU A/D conversion. This pin requires an external pull-up resistor to $\rm V_{\rm CC}$ . | | 27 | IN1 | Input | Direct Input #1 | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode, the control of the outputs by the control inputs is SPI programmable. This pin has a passive internal pull-down. | | 28 | IN2 | Input | Direct Input #2 | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode, the control of the outputs by the control inputs is SPI programmable. This pin has a passive internal pull-down. | | 29 | IN3 | Input | Direct Input #3 | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode, the control of the outputs by the control inputs is SPI programmable. This pin has a passive internal pull-down. | | 30 | IN4 | Input | Direct Input #4 | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode the control of the outputs by the co.ntrol inputs is SPI programmable. This pin has a passive internal pull-down. | | 31 | LIMP | Input | Limp Home | The Fail mode can be activated by this digital input. This pin has a passive internal pull-down. | | 32 | CLK | Input/Output | Device Mode<br>Feedback<br>Reference PWM<br>Clock | This pin is an input/output pin. It is used to report the device sleep-state information. It is also used to apply the reference PWM clock which is divided by 2 <sup>8</sup> in Normal operating mode. This pin has a passive internal pull-down. | | 33 | VPWR | Power<br>Supply | Power Supply | This exposed pad connects to the positive power supply and is the source of operational power for the device. | # 4 General product characteristics # 4.1 Relationship between ratings and operating requirements The analog portion of device is supplied by the voltage applied to the VPWR exposed pad. Thereby the supply of internal circuitry (logic in case of $V_{CC}$ disconnect, charge pump, gate drive,...) is derived from the VPWR pin. In case of reverse supply: - the internal supply rail is protected (max. -16 V) - the output drivers (OUT1:OUT5) are switched on to reduce the power consumption in the drivers, when using incandescent bulbs The device's digital circuitry is powered by the voltage applied to the VCC pin. In case of a $V_{CC}$ disconnection, the logic part is supplied by the VPWR pin. The output driver for SPI signals, CLK pin (wake feedback) and OUT6 are supplied by the VCC pin only. This pin shall be protected externally, in case of a reverse polarity, or in case of high-voltage disturbance. Figure 4. Ratings vs. operating requirements (VPWR pin) Figure 5. Ratings vs. operating requirements (VCC pin) # 4.2 Maximum ratings #### Table 3. Maximum ratings All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Description (rating) | Min. | Max. | Unit | Notes | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|------|-------| | ELECTRICAL RA | TINGS | | | | 1 | | V <sub>PWR</sub> | VPWR Voltage Range | -16 | 40 | V | | | V <sub>CC</sub> | VCC Logic Supply Voltage | -0.3 | 7.0 | V | | | V <sub>IN</sub> | Digital Input Voltage IN1:IN4 and LIMP CLK, SI, SCLK, CSB, and RSTB | -0.3<br>-0.3 | 40<br>20 | V | (2) | | V <sub>OUT</sub> | Digital Output Voltage • SO, CSNS, SYNC, OUT6, CLK | -0.3 | 20 | V | (2) | | I <sub>CL</sub> | Negative Digital Input Clamp Current | _ | 5.0 | mA | (3) | | Іоит | Power Channel Current | _ | 3.9 | Α | (4) | | E <sub>CL</sub> | Power Channel Clamp Energy Capability • Initial $T_J = 25 ^{\circ}\text{C}$ • Initial $T_J = 150 ^{\circ}\text{C}$ | -<br>- | 40<br>20 | mJ | (5) | | V <sub>ESD</sub> | ESD Voltage Human Body Model (HBM) - VPWR, Power Channel and GND pins Human Body Model (HBM) - All other pins Charge Device Model (CDM) - Corner pins Charge Device Model (CDM) - All other pins | -8000<br>-2000<br>-750<br>-500 | +8000<br>+2000<br>+750<br>+500 | V | (6) | #### Notes - 2. Exceeding voltage limits on those pins may cause a malfunction or permanent damage to the device. - 3. Maximum current in negative clamping for IN1:IN4, LIMP, RSTB, CLK, SI, SO, SCLK, and CSB pins. - 4. Continuous high-side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required. - 5. Active clamp energy using single-pulse method (L = 2.0 mH, $R_L$ = 0 $\Omega$ , $V_{PWR}$ = 14 V). Please refer to Output clamps section. - 6. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP}$ = 100 pF, $R_{ZAP}$ = 1500 $\Omega$ ), and the Charge Device Model. ### 4.3 Thermal characteristics #### Table 4. Thermal ratings All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Description (rating) | Min. | Max. | Unit | Notes | |----------------------------------|------------------------------------------------------------------|------------|--------------|------|-----------| | Thermal ratings | | | | | | | T <sub>A</sub><br>T <sub>J</sub> | Operating Temperature | -40<br>-40 | +125<br>+150 | °C | (7) | | T <sub>STG</sub> | Storage Temperature | -55 | +150 | °C | | | T <sub>PPRT</sub> | Peak Package Reflow Temperature During Reflow | _ | 260 | °C | (8) (9) | | Thermal resistance | e and package dissipation ratings | | | | • | | $R_{ heta JB}$ | Junction-to-Board | _ | 2.5 | °C/W | (10) | | $R_{ heta JA}$ | Junction-to-Ambient, Natural Convection, Four-layer Board (2s2p) | _ | 22 | °C/W | (11) (12) | | $R_{ heta JC}$ | Junction-to-Case (Case top surface) | _ | 20 | °C/W | (13) | #### Notes - 7. To achieve high reliability over 10 years of continuous operation, the device's operating junction temperature should not exceed 125°C - 8. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - 9. NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.nxp.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. - Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 11. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 12. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 13. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). # 4.4 Operating conditions This section describes the operating conditions of the device. Conditions apply to all the following data, unless otherwise noted. #### Table 5. Operating conditions All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Min. | Max. | Unit | Notes | |------------------|-----------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>PWR</sub> | Functional operating supply voltage - Device is fully functional. All features are operating. | 7.0 | 18 | V | | | | Reverse Supply | -16 | - | V | | | V <sub>CC</sub> | Functional operating supply voltage - Device is fully functional. All features are operating. | 4.5 | 5.5 | V | | # 4.5 Supply currents This section describes the current consumption characteristics of the device. #### Table 6. Supply currents Characteristics noted under conditions 4.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Ratings | Min. | Тур. | Max. | Unit | Notes | |--------------------|-----------------------------------------------------------------------------------------------------|--------|-----------|-----------|------|-----------| | VPWR current c | onsumptionS | | | | | 1 | | I <sub>QVPWR</sub> | Sleep mode measured at V <sub>PWR</sub> = 12 V • T <sub>A</sub> = 25 °C • T <sub>A</sub> = 125 °C | -<br>- | 1.2<br>10 | 5.0<br>30 | μА | (14) (15) | | I <sub>VPWR</sub> | Operating mode measured at V <sub>PWR</sub> = 18 V | _ | 7.0 | 8.0 | mA | (15) | | VCC current cor | sumptionS | | | | | • | | I <sub>QVCC</sub> | Sleep mode measured at V <sub>CC</sub> = 5.5V | _ | 0.05 | 5.0 | μΑ | | | I <sub>VCC</sub> | Operating mode measured at V <sub>PWR</sub> = 5.5 V (SPI frequency 5.0 MHz) | _ | 2.8 | 4.0 | mA | | #### Notes - 14. With the OUT1:OUT5 power channels grounded. - 15. With the OUT1:OUT5 power channels opened. # 5 General IC functional description and application information #### 5.1 Introduction The 12XSF family is an evolution of the successful 12XSC by providing improved features of a complete family of devices using NXP's latest and unique technologies for the controller and the power stages. It consists of a scalable family of devices with different $R_{DS(on)}$ and different number of outputs, compatible in terms of software driver and package footprint. It allows diagnosing the light-emitting diodes (LEDs) or low current loads with an enhanced current sense precision with synchronization pin as well as driving low power motors with a perfect control of its current consumption. It combines flexibility through daisy chainable SPI 5.0 MHz, extended digital and analog feedbacks, safety, and robustness. It integrates an enhanced PWM module with an 8-bit duty cycle capability and PWM frequency prescaler, per power channel. ### 5.2 Features The main attributes of 12XSF are: - Dual, Triple, Quad, or Penta high-side switches devices with overload, overtemperature, and undervoltage protection - · Control output for one external smart power switch - 16-bit SPI communication interface with daisy chain capability - · Dedicated control inputs for use in Fail mode - Analog feedback pin with SPI programmable multiplexer and sync signal - · Channel diagnosis by SPI communication - · Advanced current sense mode for LED usage - · Synchronous PWM module with external clock, prescaler and multi-phase feature - · Excellent EMC behavior - Power net and reverse polarity protection - Ultra low-power mode - · Scalable and flexible family concept - · Board layout compatible SOIC54 and SOIC32 package with exposed pad 12XSFD3 NXP Semiconductors 11 # 5.3 Block diagram The choice of multi-die technology in SOIC exposed pad package including low cost vertical trench FET power die associated with Smart Power control die lead to an optimized solution. Figure 6. Functional block diagram # 5.3.1 Self-protected high-side switches OUT1:OUT5 are the output pins of the power switches. The power channels are protected against various kinds of short-circuits and have active clamp circuitry which may be activated when switching off inductive loads. Many protective and diagnostic functions are available. # 5.3.2 Power supply The device operates with supply voltages from 5.5 to 40 V ( $V_{PWR}$ ), but is full spec. compliant only between 7.0 and 18 V. The VPWR pin supplies power to the internal regulator, analog, and logic circuit blocks. The VCC pin (5.0 V typ.) supplies the output register of the Serial Peripheral Interface (SPI). Consequently, the SPI registers cannot be read without presence of $V_{CC}$ . The employed IC architecture guarantees a low quiescent current in Sleep mode. #### 5.3.3 MCU interface and device control In Normal mode the power output channels are controlled by the embedded PWM module, which is configured by the SPI register settings. For bidirectional SPI communication, V<sub>CC</sub> has to be in the authorized range. Failure diagnostics and configuration are also performed through the SPI port. The reported failure types are: OpenLoad, short-circuit to supply, severe short-circuit to ground, overcurrent, overtemperature, clock-fail, and under and overvoltage. The device allows driving loads at different frequencies up to 400 Hz. # 5.4 Functional description The device has four fundamental operating modes: Sleep, Normal, Fail, and Power off. It possesses multiple high-side switches (power channels) each of which can be controlled independently: - in Normal mode by SPI interface. A second supply voltage (V<sub>CC</sub>) is required for bidirectional SPI communication - in Fail mode by the corresponding direct inputs IN1:IN4. The OUT5 for the Penta version and the OUT6 are off in this mode # 5.5 Modes of operation The operating modes are based on the signals: - wake = (IN1\_ON) OR (IN2\_ON) OR (IN3\_ON) OR (IN4\_ON) OR (RST\). More details in Logic I/O plausibility check section - fail = (SPI fail) OR (LIMP). More details in Loss of communication interface section Figure 7. General IC operating modes ### 5.5.1 Power off mode The power off mode is applied when $V_{PWR}$ and $V_{CC}$ are below the power on reset threshold ( $V_{PWR}$ POR, $V_{CC}$ POR). In power off, no functionality is available but the device is protected by the clamping circuits. Refer to the Supply voltages disconnection section. # 5.5.2 Sleep mode The Sleep mode is used to provide ultra low-current consumption. During Sleep mode: - · the component is inactive and all outputs are disabled - · the outputs are protected by the clamping circuits - · the pull-up/pull-down resistors are present The Sleep mode is the default mode of the device after applying the supply voltages ( $V_{PWR}$ or $V_{CC}$ ) prior to any wake-up condition (wake = [0]). The wake-up from Sleep mode is provided by the wake signal. #### 5.5.3 Normal mode The Normal mode is the regular operating mode of the device. The device is in Normal mode, when the device is in Wake state (wake = [1]) and no fail condition (fail = [0]) is detected. During Normal mode: - · the power outputs are under control of the SPI - the power outputs are controlled by the programmable PWM module - · the power outputs are protected by the overload protection circuit - the control of the power outputs by SPI programming - the digital diagnostic feature transfers status of the smart switch via the SPI - · the analog feedback output (CSNS and CSNS SYNC) can be controlled by the SPI The channel control (CHx) can be summarized: - CH1:4 controlled by ONx or iINx (if it is programmed by the SPI) - · CH5:6 controlled by ONx - Rising CHx by definition means starting overcurrent window for OUT1:5 #### 5.5.4 Fail mode The device enters the Fail mode, when: - the LIMP input pin is high (logic [1]) - · or the SPI failure is detected During Fail mode (wake = [1] & fail = [1]): - the OUT1:OUT4 outputs are directly controlled by the corresponding control inputs (IN1:IN4) - the OUT5:OUT6 are turned off - · the PWM module is not available - · while no SPI control is feasible, the SPI diagnosis is functional (depending on the fail mode condition): - the SO shall report the content of SO register defined by SOA0:3 bits - the outputs are fully protected in case of an overload, overtemperature and undervoltage - · no analog feedback is available - the max. output overcurrent profile is activated (OCLO and window times) - in case of an overload condition or undervoltage, the auto-restart feature controls the OUT1:OUT4 outputs - in case of an overtemperature condition or OCHI1 detection or severe short-circuit detection, the corresponding output is latched OFF until a new wake-up event The channel control (CHx) can be summarized: - · CH1: 4 controlled by iINx, while the overcurrent windows are controlled by IN ONx - · CH5: 6 are off ## 5.5.5 Mode transitions After a wake-up: - a power on reset is applied and all SPI SI and SO registers are cleared (logic[0]) - the faults are blanked during t<sub>BLANKING</sub> The device enters in Normal mode after start-up if following sequence is provided: - V<sub>PWR</sub> and V<sub>CC</sub> power supplies must be above their undervoltage thresholds (Sleep mode) - generate wake-up event (wake = 1) setting RSTB from 0 to 1 The device initialization is completed after 50 $\mu$ sec (typ.). During this time, the device is robust, in case of $V_{PWR}$ interrupts higher than 150 nsec. The transition from "Normal mode" to "Fail mode" is executed immediately when a fail condition is detected. During the transition, the SPI SI settings are cleared and the SPI SO registers are not cleared. When the fail mode condition was a: - LIMP input, WD toggle timeout, WD toggle sequence or the SPI modulo 16 error, the SPI diagnosis is available during Fail - SI/SO stuck to static level, the SPI diagnosis is not available during Fail mode The transition from "Fail mode" to "Normal mode" is enabled, when: - · the fail condition is removed and - two SPI commands are sent within a valid watchdog cycle (first WD = [0] and then WD = [1]) During this transition: - all SPI SI and SO registers are cleared (logic[0]) - the DSF (device status flag) in the registers #1:#7 and the RCF (Register Clearer flag) in the device status register #1 are set (logic[1]) To delatch the RCF diagnosis, a read command of the quick status register #1 must be performed. # 5.6 SPI interface and configurations #### 5.6.1 Introduction The SPI is used to: - · control the device in case of Normal mode - · provide diagnostics in case of Normal and Fail mode The SPI is a 16-Bit full-duplex synchronous data transfer interface with daisy chain capability. The interface consists of 4 I/O lines with 5.0 V CMOS logic levels and termination resistors: - · The SCLK pin clocks the internal shift registers of the device - The SI pin accepts data into the input shift register on the rising edge of the SCLK signal - The SO pin changes its state on the rising edge of SCLK and reads out on the falling edge - · The CSB enables the SPI interface - · with the leading edge of CSB the registers are loaded - · while CSB is logic [0] SI/SO data are shifted - with the trailing edge of the CSB signal, SPI data is latched into the internal registers - · when CSB is logic [1], the signals at the SCLK and SI pins are ignored and SO is high-impedance When the RSTB input is: - low (logic [0]), the SPI and the fault registers are reset. The Wake state then depends on the status of the input pins (IN ON1:IN ON4) - high (logic[1]), the device is in Wake status and the SPI is enabled The functionality of the SPI is checked by a plausibility check. In case of the SPI failure, the device enters the Fail mode. # 5.6.2 SPI input register and bit descriptions The first nibble of the 16 bit data word (D15:D12) serves as address bits. | Register | | SI | addres | ss | | | SI data | | | | | | | | | | | |----------|---|-----|--------|-----|-----|-----|----------------|----|----|----|----|----|----|----|----|----|----| | register | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | name | 8 | | | | | WD | 11 Bit address | | | | | | | | | | | <sup>11</sup> bits (D10:D1) are used as data bits. The D11 bit is the WD toggle bit. This bit has to be toggled with each write command. When the toggling of the bit is not executed within the WD timeout, the SPI fail is detected. All register values are logic [0] after a reset. The predefined value is off/inactive, unless otherwise noted. | Register | | SI | addre | ss | | | | | | | SI | data | | | | | | |---------------------------|------|-----|-------|-----|-----|-----|-----------------|-------------------|--------------|--------------|--------------|---------------|----------------|----------------|----------------|----------------|----------------| | | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initialization 1 | 0 | 0 | 0 | 0 | 0 | WD | WD SEL | SYNC<br>EN1 | SYNC<br>EN0 | MUX2 | MUX1 | MUX0 | SOA<br>MODE | SOA3 | SOA2 | SOA1 | SOA0 | | initialization 2 | 1 | 0 | 0 | 0 | 1 | WD | OCHI<br>THERMAL | OCHI<br>TRANSIENT | NO HID1 | NO HID0 | OCHI<br>OD5 | OCHI<br>OD4 | OCHI<br>OD3 | OCHI<br>OD2 | OCHI<br>OD1 | PWM<br>sync | OTW<br>SEL | | CH1 control | 2 | 0 | 0 | 1 | 0 | WD | PH11 | PH01 | ON1 | PWM71 | PWM61 | PWM51 | PWM41 | PWM31 | PWM21 | PWM11 | PWM01 | | CH2 control | 3 | 0 | 0 | 1 | 1 | WD | PH12 | PH02 | ON2 | PWM72 | PWM62 | PWM52 | PWM42 | PWM32 | PWM22 | PWM12 | PWM02 | | CH3 control | 4 | 0 | 1 | 0 | 0 | WD | PH13 | PH03 | ON3 | PWM73 | PWM63 | PWM53 | PWM43 | PWM33 | PWM23 | PWM13 | PWM03 | | CH4 control | 5 | 0 | 1 | 0 | 1 | WD | PH14 | PH04 | ON4 | PWM74 | PWM64 | PWM54 | PWM44 | PWM34 | PWM24 | PWM14 | PWM04 | | CH5 control | 6 | 0 | 1 | 1 | 0 | WD | PH15 | PH05 | ON5 | PWM75 | PWM65 | PWM55 | PWM45 | PWM35 | PWM25 | PWM15 | PWM05 | | CH6 control | 7 | 0 | 1 | 1 | 1 | WD | PH16 | PH06 | ON6 | PWM76 | PWM66 | PWM56 | PWM46 | PWM36 | PWM26 | PWM16 | PWM06 | | output<br>control | 8 | 1 | 0 | 0 | 0 | WD | PSF5 | PSF4 | PSF3 | PSF2 | PSF1 | ON6 | ON5 | ON4 | ON3 | ON2 | ON1 | | Global PWM | 9-1 | 1 | 0 | 0 | 1 | WD | 0 | Х | х | Х | Х | GPWM<br>EN6 | GPWM<br>EN5 | GPWM<br>EN4 | GPWM<br>EN3 | GPWM<br>EN2 | GPWM<br>EN1 | | control | 9-2 | 1 | 0 | 0 | 1 | WD | 1 | Х | х | GPWM7 | GPWM6 | GPWM5 | GPWM4 | GPWM3 | GPWM2 | GPWM1 | GPWM0 | | over current | 10-1 | 1 | 0 | 1 | 0 | WD | 0 | OCLO5 | OCLO4 | OCLO3 | OCLO2 | OCLO1 | ACM EN5 | ACM EN4 | ACM EN3 | ACM EN2 | ACM<br>EN1 | | control | 10-2 | 1 | 0 | 1 | 0 | WD | 1 | NO<br>OCHI5 | NO<br>OCHI4 | NO<br>OCHI3 | NO<br>OCHI2 | NO<br>OCHI1 | SHORT<br>OCHI5 | SHORT<br>OCHI4 | SHORT<br>OCHI3 | SHORT<br>OCHI2 | SHORT<br>OCHI1 | | input enable | 11 | 1 | 0 | 1 | 1 | WD | 0 | Х | Х | INEN14 | INEN04 | INEN13 | INEN03 | INEN12 | INEN02 | INEN11 | INEN01 | | prescaler | 12-1 | 1 | 1 | 0 | 0 | WD | 0 | PRS15 | PRS05 | PRS14 | PRS04 | PRS13 | PRS03 | PRS12 | PRS02 | PRS11 | PRS01 | | settings | 12-2 | 1 | 1 | 0 | 0 | WD | 1 | Х | Х | Х | Х | х | х | Х | Х | PRS16 | PRS06 | | OL control | 13-1 | 1 | 1 | 0 | 1 | WD | 0 | OLON<br>DGL5 | OLON<br>DGL4 | OLON<br>DGL3 | OLON<br>DGL2 | OLON<br>DGL1 | OLOFF<br>EN5 | OLOFF<br>EN4 | OLOFF<br>EN3 | OLOFF<br>EN2 | OLOFF<br>EN1 | | OLLED control | 13-2 | 1 | 1 | 0 | 1 | WD | 1 | res | res | res | res | OLLED<br>TRIG | OLLED<br>EN5 | OLLED<br>EN4 | OLLED<br>EN3 | OLLED<br>EN2 | OLLED<br>EN1 | | increment /<br>dercrement | 14 | 1 | 1 | 1 | 0 | WD | INCR<br>SGN | INCR15 | INCR05 | INCR14 | INCR04 | INCR13 | INCR03 | INCR12 | INCR02 | INCR11 | INCR01 | | testmode | 15 | 1 | 1 | 1 | 1 | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Χ | Х | | | WD | #0~#14 | = watchdog toggle bit | #0 | MUX2 | MUX1 | MUX0 | CSNS | | | | |--------|-------------------|----------|------------------------------------------------------------------------|-------|--------|---------|----------|---------------------|---------------------------------|-------------|--| | | SOA0 ~ SOA3 | #0 | = address of next SO data word | | 0 | 0 | 0 | off | | | | | | SOA MODE | #0 | = single read address of next SO data word | | 0 | 0 | 1 | OUT1 cu | rrant | | | | | MUX0 ~ MUX2 | #0 | = CSNS multiplexer setting | | 0 | 1 | o | OUT2 cu | | | | | | | #0 | , | | 0 | 1 | 1 | OUT3 cu | | | | | SYNCEN | 10~ SYNC EN1 | | = SYNC delay setting | | - | | | | OUT4 current | | | | | WD SEL<br>OTW SEL | #0<br>#1 | = watchdog timeout select | | 1<br>1 | 0 | 0<br>1 | OUT5 Cu | | | | | | PWM SYNC | #1 | = over temperature warning threshold selection<br>= reset clock module | | 1 | 1 | 0 | VPWR m | | | | | | OCHI ODx | #1 | = OCHI window on load demand | | 1 | 1 | 1 | | | onitor | | | | NO HIDX | #1 | = HID outputs selection | #0 | , | SYNC | SYNC | Sync sta | | IOTIILOT | | | 0. | CHI THERMAL | #1 | = OCHI1 level depending on control die temperature | #0 | | EN1 | EN0 | Sylle Sta | itus | | | | | HI TRANSIENT | #1 | = OCHIx levels adjusted during OFF-to-ON transition | | | 0 | 0 | sync off | | | | | | M0x ~ PWM7x | | = PWM value (8Bit) | | | 0 | 1 | valid | | | | | | PH0x ~ PH1x | #2~#7 | = phase control | | | 1 | o | trig0 | | | | | | ONx | | = channel on/off incl. OCHI control | | | 1 | 1 | trig1/2 | | | | | | PSFx | #8 | = pulse skipping feature for power output channels | | | , | , | ang mz | | | | | | GPWM ENx | #9-1 | = global PWM enable | #2~#7 | | PH 1x | PH 0x | Phase | | | | | GPV | VM1 ~ GPWM7 | #9-2 | = global PWM value (8Bit) | | | 0 | 0 | 0° | | | | | | ACM ENX | #10-1 | = advanced current sense mode enable | | | 0 | 1 | 90° | | | | | | OCLOx | #10-1 | = OCLO level control | | | 1 | 0 | 180° | | | | | | SHORT OCHIX | #10-2 | = use short OCHI window time | | | 1 | 1 | 270° | | | | | | NO OCHIx | #10-2 | = start with OCLO threshold | #11 | ONx | INIENIA | INEN0x | <b>GPWM</b> | IN | lx=0 | | | INE | N0x ~ INEN1x | #11 | = input enable control | | ONX | INCIVIX | INCINUX | ENx | OUTx | <b>PWMx</b> | | | PI | RS0x ~ PRS1x | #12 | = pre scaler setting | | 0 | X | X | X | OFF | X | | | | OLOFF ENx | #13-1 | = OL load in off state enable | | | 0 | 0 | 0 | ON | individual | | | | OLON DGLx | #13-1 | = OL ON deglitch time | | | Ü | Ü | 1 | ON | global | | | | OLLED ENx | #13-2 | = OL LED mode enable | | | 0 | 1 | 0 | OFF | individual | | | | OLLED TRIG | #13-2 | = trigger for OLLED detetcion in 100% d.c. | | 1 | | | 1 | OFF | global | | | | INCR SGN | #14 | = PWM increment / decrement sign | | | 1 | 0 | 0 | OFF | individual | | | INC | R0x ~ INCR1x | #14 | = PWM increment / decrement setting | | | | | 1 | OFF | global | | | | | | | | | 1 | 1 | 0 | ON | individual | | | | | | | #12 | | DDC 4 | DDC 0 | PRS divi | ON | global | | | #1 | NO HID1 | NO HIDO | HID Selection | #12 | | 0 | O PRS UX | /4 | <b>aer</b><br>25Hz | 100H= | | | #1 | 0 NO HIDT | 0<br>0 | available for all channels | | | 0 | 1 | /4 | 25HZ | | | | | 0 | 1 | available for channel 3 only | | | 1 | × | /2 | | 400Hz | | | | - | 0 | available for channels 3 and 4 only | #14 | | | SGN | | | | | | | | | unavailable for all channels | #14 | | | o SGN | | ncrement/decrement<br>decrement | | | | | 1 | - 1 | | | | | 1 | increment | | | | | | 1 | 1 | unavaliable for all chariffels | | | | | increment/decrement | | | | | | | 1 | unavaliable for all challiness | #14 | | | | | nt/decre | | | | | | 1 | unavallable IOI all Challinets | #14 | | INCR 1x | INCR 0x | increme | | nent | | | | | 1 | unavanable for an originers | #14 | | INCR 1x | INCR 0x | | nent/decr | nent | | | | | 1 | unavanable ioi an unameis | #14 | | INCR 1x | INCR 0x | increme | | nent | | #### 12XSFD3 16 NXP Semiconductors # 5.6.3 SPI output register and bit descriptions The first nibble of the 16 Bit data word (D12:D15) serves as address bits. All register values are logic [0] after a reset, except DSF and RCF bits. The predefined value is off/inactive unless otherwise noted. | Register | | SC | addre | ess | | | | | | | so | data | | | | | | |---------------|----|-----|-------|-----|-----|-----|-----|--------|------|------------|------------|------------|------------|------------|------------|------------|------------| | | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | not used | 0 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | quick status | 1 | 0 | 0 | 0 | 1 | FM | DSF | OVLF | OLF | CPF | RCF | CLKF | QSF5 | QSF4 | QSF3 | QSF2 | QSF1 | | CH1 status | 2 | 0 | 0 | 1 | 0 | FM | DSF | OVLF | OLF | res | OTS1 | OTW1 | OC21 | OC11 | OC01 | OLON1 | OLOFF1 | | CH2 status | 3 | 0 | 0 | 1 | 1 | FM | DSF | OVLF | OLF | res | OTS2 | OTW2 | OC22 | OC12 | OC02 | OLON2 | OLOFF2 | | CH3 status | 4 | 0 | 1 | 0 | 0 | FM | DSF | OVLF | OLF | res | OTS3 | OTW3 | OC23 | OC13 | OC03 | OLON3 | OLOFF3 | | CH4 status | 5 | 0 | 1 | 0 | 1 | FM | DSF | OVLF | OLF | res | OTS4 | OTW4 | OC24 | OC14 | OC04 | OLON4 | OLOFF4 | | CH5 Status | 6 | 0 | 1 | 1 | 0 | FM | DSF | OVLF | OLF | res | OTS5 | OTW5 | OC25 | OC15 | OC05 | OLON5 | OLOFF5 | | device status | 7 | 0 | 1 | 1 | 1 | FM | DSF | OVLF | OLF | res | res | res | TMF | OVF | UVF | SPIF | iLIMP | | I/O status | 8 | 1 | 0 | 0 | 0 | FM | res | TOGGLE | iIN4 | iIN3 | ilN2 | ilN1 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | | device ID | 9 | 1 | 0 | 0 | 1 | FM | UVF | res | res | DEVID<br>7 | DEVID<br>6 | DEVID<br>5 | DEVID<br>4 | DEVID<br>3 | DEVID<br>2 | DEVID<br>1 | DEVID<br>0 | | not used | 10 | 1 | 0 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | not used | 11 | 1 | 0 | 1 | 1 | Х | Х | Х | X | Х | Х | Х | Х | Х | Х | Х | Х | | not used | 12 | 1 | 1 | 0 | 0 | X | Х | Х | X | Х | Х | X | Х | Х | Х | Х | Х | | not used | 13 | 1 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | not used | 14 | 1 | 1 | 1 | 0 | Х | Х | Х | Х | Х | Х | X | Х | Х | Х | Х | Х | | testmode | 15 | 1 | 1 | 1 | 1 | Х | X | Х | X | X | X | X | X | X | X | X | Х | | QSFx | #1 | = quick status (OC or OTW or OTS or OLON or OLOFF) | #2~#6 | OC2x | OC1x | OC0x | over current status | |-----------------|-------|-------------------------------------------------------------------|-------|--------|--------|--------|---------------------| | CLKF | #1 | = PWM clock fail flag | | 0 | 0 | 0 | no overcurrent | | RCF | #1 | = registers clear flag | | 0 | 0 | 1 | OCHI1 | | CPF | #1 | = charge pump flag | | 0 | 1 | 0 | OCHI2 | | OLF | #1~#7 | = open load flag (wired or of all OL signals) | | 0 | 1 | 1 | OCHI3 | | OVLF | #1~#7 | = over load flag (wired or of all OC and OTS signals) | | 1 | 0 | 0 | OCLO | | DSF | #1~#7 | = device status flag (UVF or OVF or CPF or RCF or CLKF or TMF) | | 1 | 0 | 1 | OCHIOD | | FM | #1~#8 | = fail mode flag | | 1 | 1 | 0 | SSC | | OLOFFx | #2~#6 | = open load in off state status bit | | 1 | 1 | 1 | not used | | OLONx | #2~#6 | = open load in on state status bit | #9 | DEVID2 | DEVID1 | DEVID0 | device type | | OTWx | #2~#6 | = over temperature warning bit | | 0 | 0 | 0 | Penta3/2 | | OTSx | #2~#6 | = over temperature shutdown bit | | 0 | 0 | 1 | Penta0/5 | | iLIMP | #7 | = status of LIMP input after deglitcher (reported in real-time) | | 0 | 1 | 0 | Quad2/2 | | SPIF | #7 | = SPI fail flag | | 0 | 1 | 1 | Quad0/4 | | UVF | #7 | = under voltage flag | | 1 | 0 | 0 | Triple1/2 | | OVF | #7 | = over voltage flag | | 1 | 0 | 1 | Triple0/3 | | TMF | #7 | = testmode activation flag | | 1 | 1 | 0 | res | | OUTx | #8 | = status of VPWR/2 comparator (reported in real time) | | 1 | 1 | 1 | res | | ilNx | #8 | = status of ilNx signal (reported in real time) | | | | | | | TOGGLE | #8 | = status of INx_ON signals (IN1_ON or IN2_ON or IN3_ON or IN4_ON) | | | | | | | DEVID0 ~ DEVID2 | #9 | = device type | | | | | | | DEVID3 ~ DEVID4 | #9 | = device family | | | | | | | DEVID5 ~ DEVID7 | #9 | = design status (incremented number) | | | | | | 12XSFD3 NXP Semiconductors 17 # 5.6.4 Timing diagrams Figure 8. Timing requirements during SPI communication Figure 9. Timing diagram for serial output (SO) data communication # 5.6.5 Electrical characterization #### Table 7. Electrical characteristics Characteristics noted under conditions 4.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------|--------------------------------------------------------------------------------------|----------------------|------|------|------|-------| | PI signals CSB | , SI, SO, SCLK, SO | | | I | ı | | | f <sub>SPI</sub> | SPI Clock Frequency | 0.5 | _ | 5.0 | MHz | | | V <sub>IH</sub> | Logic Input High State Level (SI, SCLK, CSB, RSTB) | 3.5 | - | _ | ٧ | | | V <sub>IH(WAKE)</sub> | Logic Input High State Level for wake-up (RSTB) | 3.75 | _ | _ | V | | | V <sub>IL</sub> | Logic Input Low State Level (SI, SCLK, CSB, RSTB) | _ | _ | 0.85 | ٧ | | | V <sub>OH</sub> | Logic Output High State Level (SO) | V <sub>CC</sub> -0.4 | - | _ | ٧ | | | V <sub>OL</sub> | Logic Output Low State Level (SO) | _ | _ | 0.4 | V | | | I <sub>IN</sub> | Logic Input Leakage Current in Inactive State (SI = SCLK = RSTB = [0] and CSB = [1]) | -0.5 | _ | +0.5 | μА | | | I <sub>OUT</sub> | Logic Output Tri-state Leakage Current (SO from 0 V to V <sub>CC</sub> ) | -10 | _ | +1.0 | μA | | | R <sub>PULL</sub> | Logic Input Pull-up/Pull-down Resistor | 25 | - | 100 | kΩ | | | C <sub>IN</sub> | Logic Input Capacitance | - | - | 20 | pF | (16) | | t <sub>RST_DGL</sub> | RSTB deglitch Time | 7.5 | 10 | 12.5 | μs | | | t <sub>SO</sub> | SO Rising and Falling Edges with 80 pF | - | - | 20 | ns | | | t <sub>WCLKh</sub> | Required High State Duration of SCLK (Required Setup Time) | 80 | - | _ | ns | | | t <sub>WCLKI</sub> | Required Low State Duration of SCLK (Required Setup Time) | 80 | - | _ | ns | | | t <sub>CS</sub> | Required duration from the Rising to the Falling Edge of CSB (Required Setup Time) | 1.0 | _ | _ | μs | | | t <sub>RST</sub> | Required Low State Duration for reset RSTB | 1.0 | _ | _ | μs | | | t <sub>LEAD</sub> | Falling Edge of CSB to Rising Edge of SCLK (Required Setup Time) | 320 | - | _ | ns | | | $t_{LAG}$ | Falling Edge of SCLK to Rising Edge of CSB (Required Setup lag Time) | 100 | _ | _ | ns | | | t <sub>SI(SU)</sub> | SI to Falling Edge of SCLK (Required Setup Time) | 20 | _ | _ | ns | | | t <sub>SI(H)</sub> | Falling Edge of SCLK to SI (Required hold Time of the SI signal) | 20 | - | _ | ns | | | t <sub>RSI</sub> | SI, CSB, SCLK, Max. Rise Time Allowing Operation at Maximum f <sub>SPI</sub> | _ | 20 | 50 | ns | | | t <sub>FSI</sub> | SI, CSB, SCLK, Max. Fall Time Allowing Operation at Maximum f <sub>SPI</sub> | _ | 20 | 50 | ns | | | t <sub>SO(EN)</sub> | Time from Falling Edge of CSB to Reach Low-impedance on SO (access time) | _ | _ | 60 | ns | | | t <sub>SO(DIS)</sub> | Time from Rising Edge of CSB to Reach Tri-state on SO | _ | _ | 60 | ns | | Notes <sup>16.</sup> Parameter is derived from simulations. # 6 Functional block requirements and behaviors # 6.1 Self-protected high-side switches description and application information #### 6.1.1 Features Up to five power outputs are foreseen to drive bulbs, LEDs, and other primarily resistive or low inductive loads. The smart switches are controlled by use of high sophisticated gate drivers. The gate drivers provide: - · output pulse shaping - · output protections - · active clamps - · output diagnostics # 6.1.2 Output Pulse Shaping The outputs are controlled with a closed loop active pulse shaping in order to provide the best compromise between: - · low switching losses - · low EMC emission performance - · minimum propagation delay time Depending on the programming of the prescaler setting register #12-1, #12-2 the switching speeds of the outputs are adjusted to the output frequency range of each channel. The edge shaping shall be designed according the following table: | | divider | PWM freq. (Hz) | | PWM freq. (Hz) PWM period (ms) | | d.c. ran | ge (hex) | d.c. rang | min. on/off | | |---|---------|----------------|------|--------------------------------|------|----------|----------|-----------|-------------|-------------------------| | | factor | min. | max. | min. | max. | min. | max. | min. | max | duty cycle<br>time (μs) | | | 4 | 25 | 100 | 10 | 40 | 03 | FB | 4 | 252 | 156 | | ĺ | 2 | 50 | 200 | 5 | 20 | 07 | F7 | 8 | 248 | 156 | | | 1 | 100 | 400 | 2.5 | 10 | 07 | F7 | 8 | 248 | 78 | The edge shaping provides full symmetry for rising and falling transition: - · the slopes for the rising and falling edge are matched to provide best EMC emission performance - the shaping of the upper edges and the lower edges is matched to provide the best EMC emission performance - the propagation delay time for the rising edge and the falling edge are matched in order to provide true duty cycle control of the output duty cycle error ≤ 1 LSB at the max. frequency - · a digital regulation loop is used to minimize the duty cycle error of the output signal # 6.1.2.1 SPI control and configuration A Synchronous clock module is integrated for optimized control of the outputs. The PWM frequency and output timing during Normal mode is generated from the clock input (CLK) by the integrated PWM module. In case of clock fail (very low frequency, very high frequency), the output duty cycle is 100%. Each output (OUT1:OUT6) can be controlled by an individual channel control register: | Register | | SI | addres | ss | | SI data | | | | | | | | | | | | |----------------|-----|-----|---------|---------|-----|---------|------|------|-----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | rtegister | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | CHx<br>control | 2-7 | C | channel | address | 5 | WD | PH1x | PH0x | Onx | PWM<br>7x | PWM<br>6x | PWM<br>5x | PWM<br>4x | PWM<br>3x | PWM<br>2x | PWM<br>1x | PWM<br>0x | #### where: - PH0x:PH1x: phase assignment of the output channel x - ONx: on/off control including overcurrent window control of the output channel x - PWM0x:PWM7x: 8-bit PWM value individually for each output channel x The ONx bits are duplicated in the output control register #8, in order to control the outputs with either the CHx control register or the output control register. The PRS1x:PRS0x prescaler settings can be set in the prescaler settings register #12-1 and #12-2. The following changes of the duty cycle are performed asynchronous (with pos. edge of CSB signal): - turn on with 100% duty cycle (CHx = ON) - change of duty cycle value to 100% - turn off (CHx = OFF) - phase setting (PH0x:PH1x) - prescaler setting (PRS1x:PRS0x) A change in phase setting or prescaler setting during CHx = ON may cause an unwanted long ON-time. Therefore it is recommended to turn off the output(s) before execution of this change. The following changes of the duty cycle are performed synchronous (with the next PWM cycle): - turn on with less than 100% duty cycle (OUTx = ONx) - change of duty cycle value to less than 100% A change of the duty cycle value can be achieved by a change of the: - PWM0x:PWM7x bits in individual channel control register #2:#7 - GPWM EN1:GPWM EN6 bits (change between individual PWM and global PWM settings) in global PWM control register #9-1 - incremental/decremental register #14 The synchronisation of the switching phases between different devices is provided by the PWM SYNC bit in the initialization 2 register #1. On the SPI write into initialization 2 register (#1): - initialization when the bit D1 (PWM SYNC) is logic[1], all counters of the PWM module are reset with the positive edge of CSB, i.e. the phase synchronization is performed immediately within one SPI frame. It could help to synchronize different 12XSF devices in the board - · when the bit D1 is logic[0], no action is executed The switching frequency can be adjusted for the corresponding channel as described in the table below: | CLK fre | eq. (kHz) | prescale | prescaler setting | | PWM fr | eq. (Hz) | slew rate | PWM res | solution) | |---------|-----------|----------|-------------------|--------|--------|----------|-----------|---------|-----------| | min. | max. | PRS1x | PRS0x | factor | min. | max. | Siew late | (Bit) | (steps) | | | | 0 | 0 | 4 | 25 | 100 | slow | | | | 25.6 | 102.4 | 0 | 1 | 2 | 50 | 200 | slow | 8 | 256 | | | | 1 | Х | 1 | 100 | 400 | fast | | | No PWM feature is provided in case of: - · Fail mode - · clock input signal failure #### 6.1.2.2 Global PWM control In addition to the individual PWM register, each channel can be assigned independently to a global PWM register. The setting is controlled by the GPWM EN bits inside the global PWM control register #9-1. When no control by direct input pin is enabled and the GPWM EN bit is: - low (logic[0]), the output is assigned to individual PWM (default status) - · high (logic[1]), the output is assigned to global PWM The PWM value of the global PWM channel is controlled by the global PWM control register #9-2. Table 8. Global PWM register | ONx | INEN1x | INEN0x | GPWM ENx | INx | = 0 | INx | = 1 | |-----|--------|--------|----------|-----|------------|-----|------------| | ONX | INENTX | INENUX | GPWW ENX | СНх | PWMx | СНх | PWMx | | 0 | х | х | х | OFF | х | OFF | х | | | 0 | 0 | 0 | ON | individual | ON | individual | | | U | U | 1 | ON | global | ON | global | | 1 | 0 | 1 | 0 | OFF | individual | ON | individual | | ' | 1 | 0 | 1 | OFF | global | ON | global | | | 1 | 1 | 0 | ON | individual | ON | global | | | ' | ' | 1 | ON | global | ON | individual | When a channel is assigned to global PWM, the switching phase the prescaler and the pulse skipping are according the corresponding output channel setting. #### 6.1.2.3 Incremental PWM control To reduce the control overhead during soft start/stop of bulbs (e.g. theatre dimming) or DC motors, an incremental PWM control feature is implemented. With the incremental PWM control feature, the PWM values of all internal channels OUT1:OUT5 can be incremented or decremented with one SPI frame. The incremental PWM feature is not available for: - · the global PWM channel - the external channel OUT6 The control is according the increment/decrement register #14: - INCR SGN: sign of incremental dimming (valid for all channels) - · INCR 1x, INCR 0x increment/decrement #### INCR SGN increment/decrement 0 de crement1 increment #### INCR 1x INCR 0x increment/decrement | 0 | 0 | n o increment/decrement | |---|---|-------------------------| | 0 | 1 | 4 | | 1 | 0 | 8 | | 1 | 1 | 16 | This feature limits the duty cycle to the rails (00 resp. FF) in order to avoid any overflow. ### 6.1.2.4 Pulse skipping Due to the output pulse shaping feature and the thereof resulting switching delay time of the smart switches, duty cycles close to 0% resp. 100% can not be generated by the device. Therefore the pulse skipping feature (PSF) is integrated to interpolate this output duty cycle range in normal mode. The pulse skipping provides a fixed duty cycle pattern with eight states to interpolate the duty cycle values between F7 (Hex) and FF (Hex). The range between 00 (Hex) and 07 (Hex) is not considered to be provided. The pulse skipping feature: - is available individually for the power output channels (OUT1:OUT5) - is not available for the external channel (OUT6) The feature is enabled with the PSF bits in the output control register #8. When the corresponding PSF bit is: - low (logic[0]), the pulse skipping feature is disabled on this channel (default status) - high (logic[1]), the pulse skipping feature is enabled on this channel | Pl | WM duty | cycle | | р | ulse | skip | ping | fram | е | | |-----|---------|---------|----|----|------|------|------|------|----|----| | hex | dec | [%] | S0 | S1 | S2 | S3 | S4 | S5 | S6 | S7 | | FF | 256 | 100,00% | FF | FE | 255 | 99,61% | F7 | FF | FD | 254 | 99,22% | F7 | FF | FF | FF | F7 | FF | FF | FF | | FC | 253 | 98,83% | F7 | FF | F7 | FF | F7 | FF | FF | FF | | FB | 252 | 98,44% | F7 | FF | F7 | FF | F7 | FF | F7 | FF | | FA | 251 | 98,05% | F7 | F7 | F7 | FF | F7 | FF | F7 | FF | | F9 | 250 | 97,66% | F7 | F7 | F7 | FF | F7 | F7 | F7 | FF | | F8 | 249 | 97,27% | F7 FF | | F7 | 248 | 96,88% | | | | | | | | | | F6 | 247 | 96,48% | | | | | | | | | | F5 | 246 | 96,09% | | | | | | | | | | F4 | 245 | 95,70% | | | | | | | | | | | | • | | | | | | | | | | | • | • | | | | | | | | | | 1 : | : | | | | | | | | | | | 03 | 4 | 1,56% | | | | | | | | | | 02 | 3 | 1,17% | | | | | | | | | | 01 | 2 | 0,78% | | | | | | | | | | 00 | 1 | 0,39% | | | | | | | | | # 6.1.2.5 Input control Up to 4 dedicated control inputs (IN1:IN4) are foreseen to: - · wake-up the device - · fully control the corresponding output in case of Fail mode - control the corresponding output in case of Normal mode The control during Normal mode is according the INEN0x and INEN1x bits in the input enable register #11. See <u>Table 8</u>. An input deglitcher is provided at each control input in order to avoid high frequency control of the outputs. The internal signal is called ilNx. The channel control (CHx) can be summarized: - · Normal mode: - CH1: 4 controlled by ONx or INx (if it is programmed by the SPI) - · CH5: 6 controlled by ONx - Rising CHx by definition means starting overcurrent window for OUT1:5 - · Fail mode: - CH1: 4 controlled by iINx, while the overcurrent windows are controlled by IN ONx - · CH5: 6 are off The input thresholds are logic level compatible, so the input structure of the pins are able to withstand supply voltage level (max. 40 V) without damage. External current limit resistors (i.e. $1.0 \text{ k}\Omega$ :10 k $\Omega$ ) can be used to handle reverse current conditions. The inputs have an integrated pull-down resistor. # 6.1.2.6 Electrical characterization Table 9. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|-------------------------|------|-------| | wer outputs O | UT1:OUT5 | | 1 | 1 | ı | ı. | | R <sub>DS(on)</sub> | ON-Resistance, Drain-to-Source • T <sub>J</sub> = 25 °C • T <sub>J</sub> = 150 °C • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = -12 V • T <sub>J</sub> = 150 °C, V <sub>PWR</sub> = -12 V | -<br>-<br>-<br>- | 32<br>-<br>-<br>- | -<br>60<br>60<br>90 | mΩ | | | I <sub>LEAK</sub> SLEEP | Sleep Mode Output Leakage Current (Output shorted to GND) per Channel • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = 12 V • T <sub>J</sub> = 125 °C, V <sub>PWR</sub> = 12 V • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = 35 V • T <sub>J</sub> = 125 °C, V <sub>PWR</sub> = 35 V | -<br>-<br>-<br>- | -<br>-<br>-<br>- | 0.5<br>5.0<br>5.0<br>25 | μА | | | I <sub>OUT OFF</sub> | Operational Output Leakage Current in OFF-State per Channel • T <sub>J</sub> = 25 °C, V = 18 V • T <sub>J</sub> = 125 °C, V <sub>PWR</sub> = 18 V | -<br>- | _<br>_ | 10<br>20 | μΑ | | | $\delta_{PWM}$ | Output PWM Duty Cycle Range (measured at V <sub>OUT</sub> = V <sub>PWR/2</sub> ) • Low Frequency Range (25 to 100 Hz) • Medium Frequency Range (50 to 200 Hz) • High Frequency Range (100 to 400 Hz) | 4.0<br>8.0<br>8.0 | -<br>-<br>- | 252<br>248<br>248 | LSB | | | SR | Rising and Falling Edges Slew Rate at V <sub>PWR</sub> = 14 V (measured from V <sub>OUT</sub> = 2.5 V to V <sub>PWR</sub> -2.5 V) • Low Frequency Range • Medium Frequency Range • High Frequency Range | 0.35<br>0.35<br>0.75 | 0.6<br>0.6<br>1.3 | 0.85<br>0.85<br>1.9 | V/µs | (17) | | ΔSR | Rising and Falling Edges Slew Rate Matching at V <sub>PWR</sub> = 14 V (SRr/SRf) | 0.8 | 1.0 | 1.1 | | (17) | | t <sub>DLY</sub> | Turn-on and Turn-off Delay Times at V <sub>PWR</sub> = 14 V • Low Frequency Range • Medium Frequency Range • High Frequency Range | 20<br>20<br>10 | 50<br>50<br>25 | 80<br>80<br>40 | μs | (17) | | $\Delta t_{DLY}$ | Turn-on and Turn-off Delay Times Matching at V <sub>PWR</sub> = 14 V • Low Frequency Range • Medium Frequency Range • High Frequency Range | -20<br>-20<br>-10 | -<br>-<br>- | 20<br>20<br>10 | μs | (17) | | t <sub>OUTPUT SD</sub> | Shutdown Delay Time in case of Fault | 0.5 | 2.5 | 4.5 | μs | | | ference PWM | clock | | | | | | | f <sub>CLK</sub> | Clock Input Frequency Range | 25.6 | _ | 102.4 | kHz | | Notes 17. With nominal resistive load 5.0 $\Omega$ . # 6.1.3 Output protections The power outputs are protected against fault conditions in Normal and Fail mode in case of: - · overload conditions - · harness short-circuit - overcurrent protection against ultra-low resistive short-circuit conditions due to smart overcurrent profile and severe short-circuit protection - · overtemperature protection including overtemperature warning - · under and overvoltage protections - · charge pump monitoring - · reverse polarity protection If a fault condition is detected, the corresponding output is commanded off immediately after the deglitch time t<sub>FAULT SD</sub>. The turn off in case of a fault shutdown (OCHI1, OCHI2, OCHI3, OCLO, OTS, UV, CPF, OLOFF) is provided by the FTO feature (fast turn off). #### The FTO: - · does not use edge shaping - is provided with high slew rate to minimize the output turn-off time t<sub>OUTPUT SD</sub>, in regards to the detected fault - uses a latch, which keeps the FTO active during an undervoltage condition (0 ≤ V<sub>PWR</sub> ≤ V<sub>PWR UVF</sub>) Figure 10. Power output switching in nominal operation and in case of fault #### Normal mode In case of a fault condition during Normal mode: the status is reported in the quick status register #1 and the corresponding channel status register #2:#6. To restart the output: • the channel must be restarted by writing the corresponding ON bit in the channel control register #2:#6 or output control register #8 #### Definitions of key logic signals (fault x):= (UV) or (OCHI1x) or (OCHI2x) or (OCHI3x) or (OCLOx) or (OTx) or (SSCx) (set CHx=1):= [(ONx=0) then (ONx=1)] or [(iINx=0) then (iINx=1)] (rewrite CHx=1):= (rewrite ONx=1) after (fault x=1) SSCx:= severe short circuit detection tochi2 is depending on NO HID settings and output current during OCHI2 state Figure 11. Output control diagram in normal mode #### Fail mode In case of an overcurrent (OCHI2, OCHI3, OCLO) or undervoltage, the restart is controlled by the auto-restart feature Figure 12. Auto-restart in fail mode In case of an overtemperature (OTSx), or severe short-circuit (SSCx), or OCHI1 overcurrent, the corresponding output enters a latch off state until the next wake-up cycle or mode change. Figure 13. Output control diagram in fail mode 12XSFD3 NXP Semiconductors 27 ### 6.1.3.1 Overcurrent protections Each output channel is protected against overload conditions by use of a multilevel overcurrent shutdown. Figure 14. Transient overcurrent profile The current thresholds and the threshold window times are fixed for each type of power channel. When the output is in PWM mode, the clock for the OCHI time counters ( $t_{OCHI1}$ : $t_{OCHI3}$ ) is gated (logic AND) with the referring output control signal: - the clock for the t<sub>OCHI</sub> counter is activated when the output = [1] respectively CHx = 1 - the clock for the $t_{OCHI}$ counter is stopped when the output = [0] respectively CHx = 0 Figure 15. Transient overcurrent profile in PWM mode This strategy counts the OCHI time only when the bulb is actually heated up. The window counting is stopped in case of UV, CPF and OTS. A severe short-circuit protection (SSC) is implemented to limit the power dissipation in Normal and Fail modes, in case of a severe short-circuit event. This feature is active only for a very short period of time, during OFF-to-ON transition. The load impedance is monitored during the output turn-on. #### Normal mode The enabling of the high current window (OCHI1:OCHI3) is dependent on CHx signal. When no control input pin is enabled, the control of the overcurrent window depends on the ON bits inside channel control registers #2:#7 or the output control register #8. When the corresponding CHx signal is: • toggled (turn OFF and then ON), the OCHI window counter is reset and the full OCHI windows are applied Figure 16. Resetable overcurrent profile • rewritten (logic [1]), the OCHI window time is proceeding without reset of the OCHI counter Figure 17. Overcurrent level fixed to OCLO #### Fail mode The enabling of the high current window (OCHI1:OCHI3) is dependent on INx\_ON toggle signal. The enabling of output (OUT1:5) is dependent on CHx signal. #### 6.1.3.1.1 Overcurrent control programming A set of overcurrent control programming functions is implemented to provide a flexible and robust system behavior: HID Ballast Profile (NO HID). **Note:** This kind of load is not suitable for the 40xsF500 due to low values for its OCHI threshold, but offers the possibility to allow transient space in time for some specific LEDs modules. A smart overcurrent window control strategy is implemented to turn on a HID ballast, due to long power on reset times. When the output is in 100% PWM mode (including PWM clock failure in Normal mode and iINx = 1 in Fail mode), the clock for the OCHI2 time counter is divided by eight, when no load current is demanded from the output driver. - the clock for the t<sub>OCHI2</sub> counter is divided by eight when the OpenLoad signal is high (logic[1]), to accommodate the HID ballast being in power on reset mode - the clock for the t<sub>OCHI2</sub> counter is connected directly to the window time counter when the OpenLoad signal is low (logic[0]), to accommodate the HID demanding load current from the output Figure 18. HID ballast overcurrent profile This feature extends the OCHI2 time depending on the status of the HID ballast and ensures to bypass even a long power on reset time of HID ballast. Nominal t<sub>OCHI2</sub> duration is up to 64 ms (instead of 8.0 ms). This feature is automatically active at the beginning of smart overcurrent window, except for OCHI On Demand as described by the following. The functionality is controlled by the NO\_HID1 and NO\_HID0 bits inside the initialization #2 register. When the NO HID1 and NO HID0 bits are respectively: - [0 0]: smart HID feature is available for all channels (default status and during Fail mode) - [0 1]: smart HID feature is available for channel 3 only - [1 0]: smart HID feature is available for channels 3 and 4 only - [1 1]: smart HID feature is not available for any channel #### OCHI on demand (OCHI OD) In some instances, a lamp might be unpowered when its supply is interrupted by the opening of a switch (as in a door), or by disconnecting the load (as in a trailer harness). In these cases, the driver should be tolerant of the inrush current occurring when the load is reconnected. The OCHI On Demand feature allows such control individually for each channel through the OCHI ODx bits inside the Initialization #2 register. When the OCHI ODx bit is: - low (logic[0]), the channel operates in its normal, default mode. After end of OCHI window timeout the output is protected with an OCLO threshold - high (logic[1], the channel operates in the OCHI On Demand mode and uses the OCHI2 and OCHI3 windows and times after an OCLO event To reset the OCHI ODx bit (logic[0]) and change the response of the channel, first change the bit in the Initialization #2 register and then turn the channel off. The OCHI ODx bit is also reset after an overcurrent event at the corresponding output. The fault detection status is reported in the quick status register #1 and the corresponding channel status registers #2:#6, as presented in Figure 19. Figure 19. OCHI on demand profile #### OCLO threshold setting The static overcurrent threshold can be programmed individually for each output in 2 levels in order to adapt low duty cycle dimming and a variety of loads. The CSNS recopy factor and OCLO threshold depend on OCLO and ACM settings. The OCLO setting is controlled by the OCLOx bits inside the overcurrent control register #10-1. When the OCLOx bit is: - low (logic[0]), the output is protected with the higher OCLO threshold (default status and during Fail mode) - high (logic[1]), the lower OCLO threshold is applied #### **Short OCHI** The length of the OCHI windows can be shortened by a factor of 2, to accelerate the availability of the CSNS diagnosis, and to reduce the potential stress inside the switch during an overload condition. The setting is controlled individually for each output by the SHORT OCHIx bits inside the overload control register #10-2. When the SHORT OCHIx bit is: - low (logic[0]), the default OCHI window times are applied (default status and during Fail mode) - high (logic[1]), the short OCHI window times are applied (50% of the regular OCHI window time) ### No OCHI The switch on process of an output can be done without an OCHI window, to accelerate the availability of the CSNS diagnosis. The setting is controlled individually for each channel by the NO OCHIx bits inside the overcurrent control register #10-2. When the NO OCHIx bit is: - low (logic[0]), the regular OCHI window is applied (default status and during Fail mode) - high (logic[1]), the turn on of the output is provided without OCHI windows The NO OCHI bit is applied in real time. The OCHI window is left immediately when the NO OCHI is high (logic[1]). The overcurrent threshold is set to OCLO when: - . the NO OCHIx bit is set to logic [1] while CHx is ON or - · CHx turns ON if NO OCHIx is already set #### **Thermal OCHI** To minimize the electro-thermal stress inside the device in case of short-circuit, the OCHI1 level can be automatically adjusted in regards to the control die temperature. The functionality is controlled for all channels by the OCHI THERMAL bit inside the initialization 2. When the OCHI THERMAL bit is: - low (logic[0]), the output is protected with default OCHI1 level - high (logic[1]), the output is protected with the OCHI1 level reduced by R<sub>THERMAL OCHI</sub> = 15% (typ) when the control die temperature is above T<sub>THERMAL OCHI</sub> = 63 °C (typ) #### **Transient OCHI** To minimize the electro-thermal stress inside the device in case of short-circuit, the OCHIx levels can be dynamically evaluated during the OFF-to-ON output transition. The functionality is controlled for all channels by the OCHI TRANSIENT bit inside the initialization 2 register. When the OCHI TRANSIENT bit is: - low (logic[0]), the output is protected with default OCHIx levels - high (logic[1]), the output is protected with an OCHIx levels depending on the output voltage (V<sub>OUT</sub>): - OCHIx level reduced by R<sub>TRANSIENT OCHI</sub> = 50% typ for 0 ≤ V<sub>OUT</sub> < V<sub>OUT DETECT</sub> (V<sub>PWR/2</sub> typ) - Default OCHIx level for $V_{OUT DETECT} \le V_{OUT}$ If the resistive load is less than $V_{PWR}/I_{OCHI1}$ , the overcurrent threshold is exceeded before output reaches $V_{PWR/2}$ and output current reaches $I_{OCHI1}$ . The output is then switched off at much lower and safer currents. When the load has significant series inductance, the output current transition falls behind voltage with $L_{LOAD}/R_{LOAD}$ constant time. The intermediate overcurrent threshold could not reach and the output current continues to rise up to OCHIx levels. #### 6.1.3.1.2 Electrical characterization #### Table 10. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------------|----------------------------------------------------------|-------------|------------|-------------|------|-------| | Power outputs OU | T1:OUT5 | | I. | I. | l | | | l <sub>осні1</sub> | High Overcurrent Level 1 | 28 | 32.5 | 37 | А | | | I <sub>OCHI2</sub> | High Overcurrent Level 2 | 16 | 19.5 | 22.8 | Α | | | Госніз | High Overcurrent Level 3 | 10.2 | 12 | 13.8 | Α | | | Госьо | Low Overcurrent • High Level • Low Level | 6.4<br>3.0 | 7.6<br>3.8 | 8.8<br>4.4 | А | | | I <sub>OCLO</sub> ACM | Low Overcurrent in ACM Mode • High Level • Low Level | 3.0<br>1.4 | 3.8<br>1.9 | 4.4<br>2.2 | А | | | R <sub>TRANSIENT OCHI</sub> | High Overcurrent Ratio 1 | 0.45 | 0.5 | 0.55 | | | | R <sub>THERMAL OCHI</sub> | High Overcurrent Ratio 2 | 0.835 | 0.85 | 0.865 | | | | T <sub>THERMAL OCHI</sub> | Temperature Threshold for IOCHI1 Level Adjustment | 50 | 63 | 70 | °C | | | t <sub>OCHI1</sub> | High Overcurrent Time 1 Default Value SHORT OCHI option | 1.5<br>0.75 | 2.0<br>1.0 | 2.5<br>1.25 | ms | | #### Table 10. Electrical characteristics (continued) Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |---------------------------|----------------------------------------------------------|------------|------------|------------|------|-------| | Power outputs Ol | JT1:OUT5 (Continued) | | I. | I . | | 1 | | t <sub>OCHI2</sub> | High Overcurrent Time 2 | 6.0<br>3.0 | 8.0<br>4.0 | 10<br>5.0 | ms | | | tocніз | High Overcurrent Time 3 Default Value SHORT OCHI option | 48<br>24 | 64<br>32 | 80<br>40 | ms | | | R <sub>SC MIN</sub> | Minimum Severe Short-circuit Detection | 20 | _ | - | mΩ | | | t <sub>FAULT</sub> SD | Fault Deglitch Time OCLO and OCHI OD OCHI1:3 and SSC | 1.0<br>1.0 | 2.0<br>2.0 | 3.0<br>3.0 | μs | (18) | | t <sub>AUTO-RESTART</sub> | Fault Auto-restart Time in Fail Mode | 48 | 64 | 80 | ms | | | t <sub>BLANKING</sub> | Fault Blanking Time after Wake-up | _ | 50 | 100 | μs | | Notes ### 6.1.3.2 Overtemperature protection A dedicated temperature sensor is located on each power transistor, to protect the transistors and provide SPI status monitoring. The protection is based on a two stage strategy. When the temperature at the sensor exceeds the: - selectable overtemperature warning threshold (T<sub>OTW1</sub>, T<sub>OTW2</sub>), the output stays on and the event is reported in the SPI - overtemperature threshold (T<sub>OTS</sub>), the output is switched off immediately after the deglitch time t<sub>FAULT SD</sub> and the event is reported in the SPI after the deglitch time t<sub>FAULT SD</sub> ### 6.1.3.2.1 Overtemperature warning (OTW) Receiving an overtemperature warning: - · the output remains in current state - the status is reported in the guick status register #1 and the corresponding channel status register #2:#6 The OTW threshold can be selected by the OTW SEL bit inside the initialization 2 register #1. When the bit is: - low (logic[0]) the high overtemperature threshold is enabled (default status) - high (logic[1]) the low overtemperature threshold is enabled To delatch the OTW bit (OTWx): - · the temperature has to drop below the corresponding overtemperature warning threshold - a read command of the corresponding channel status register #2:#6 must be performed <sup>18.</sup> Guaranteed by testmode. #### 6.1.3.2.2 Overtemperature shutdown (OTS) During an over temperature shutdown: - the corresponding output is disabled immediately after the deglitch time t<sub>FAULT SD</sub>. - the status is reported after t<sub>FAULT SD</sub> in the quick status register #1 and the corresponding channel status register #2:#6. To restart the output after an overtemperature shutdown event in Normal mode: the overtemperature condition must be removed, and the channel must be restarted with a write command of the ON bit in the corresponding channel control register #2:#6, or in the output control register #8. To delatch the diagnosis: - the overtemperature condition must be removed - a read command of the corresponding channel status register #2:#6 must be performed To restart the output after an overtemperature shutdown event in Fail mode • a mode transition is needed. Refer to the Mode transitions section. #### 6.1.3.2.3 Electrical characterization #### Table 11. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-----------------------------------------------------------------------------|------------|------------|------------|------|-------| | POWER OUTPUT | S OUT1:OUT5 | | | | I. | | | T <sub>OW</sub> | Overtemperature Warning • T <sub>OW1</sub> level • T <sub>OW2</sub> level | 100<br>120 | 115<br>135 | 130<br>150 | °C | (19) | | T <sub>OTS</sub> | Overtemperature Shutdown | 155 | 170 | 185 | °C | (19) | | <sup>t</sup> FAULT SD | Fault Deglitch Time • OTS | 2.0 | 5.0 | 10 | μs | | Notes # 6.1.3.3 Undervoltage and overvoltage protections #### 6.1.3.3.1 Undervoltage During an undervoltage condition ( $V_{PWRPOR} \le V_{PWR} V_{PWR}$ The undervoltage condition is reported after the deglitch time $t_{FAULT\,SD}$ - in the device status flag (DSF) in the registers #1:#7 - in the undervoltage flag (UVF) inside the device status register #7 #### Normal mode The reactivation of the outputs is controlled by the microcontroller. To restart the output the undervoltage condition must be removed and: a write command of the ON Bit in the corresponding channel control register #2:#6 or in the output control register #8 must be performed To delatch the diagnosis: - · the undervoltage condition must be removed - a read command of the device status register #7 must be performed #### Fail mode When the device is in Fail mode, the restart of the outputs is controlled by the auto-restart feature. Guaranteed by test mode. ### 6.1.3.3.2 Overvoltage The device is protected against overvoltage on $V_{PWR}$ . During: - jump start condition, the device may be operated, but with respect to the device limits - load dump condition (V<sub>PWR LD MAX</sub> = 40 V) the device does not conduct energy to the loads The overvoltage condition $(V_{PWR} \ge V_{PWR \ OVF})$ is reported in the: - device status flag (DSF) in the registers #1:#7 - · overvoltage flag (OVF) inside the device status register #7 To delatch the diagnosis: - · the overvoltage condition must be removed - · a read command of the device status register #7 must be performed During an overvoltage ( $V_{PWR} \ge V_{PWR \ HIGH}$ ), the device is not short-circuit proof. #### 6.1.3.3.3 Electrical characterization #### Table 12. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |--------------------------|-----------------------------------------------------|------|------|------|------|-------| | Supply VPWR | | | J | I. | | -1 | | V <sub>PWR UVF</sub> | Supply Undervoltage | 5.0 | 5.25 | 5.5 | V | | | V <sub>PWR UVF HYS</sub> | Supply Undervoltage Hysteresis | 200 | 350 | 500 | mV | | | V <sub>PWR OVF</sub> | Supply Overvoltage | 28 | 30 | 32 | V | | | V <sub>PWR OVF HYS</sub> | Supply Overvoltage Hysteresis | 0.5 | 1.0 | 1.5 | V | | | V <sub>PWR LD MAX</sub> | Supply Load Dump Voltage (2.0 min at 25 °C) | 40 | _ | - | V | | | V <sub>PWR HIGH</sub> | Maximum Supply Voltage for Short-circuit Protection | 32 | _ | - | V | | | t <sub>FAULT</sub> SD | Fault Deglitch Time • UV and OV | 2.0 | 3.5 | 5.5 | μs | | # 6.1.3.4 Charge pump protection The charge pump voltage is monitored to protect the smart switches in case of: - power up - · failure of external capacitor - · failure of charge pump circuitry During power up, when the charge pump voltage has not yet settled to its nominal output voltage range, the outputs cannot be turned on. Any turn on command during this phase is executed immediately after settling of the charge pump. When the charge pump voltage is not within its nominal output voltage range: - the power outputs are disabled immediately after the deglitch time $t_{\mbox{\scriptsize FAULT SD}}$ - the failure status is reported after t<sub>FAULT SD</sub> in the device status flag DSF in the registers #1:#7 and the CPF in the quick status register #1 - Any turn on command during this phase is executed, including the OCHI windows immediately after the charge pump output voltage has reached its valid range To delatch the diagnosis: - · the charge pump failure condition must be removed - a read command of the guick status register #1 is necessary #### 6.1.3.4.1 Electrical characterization #### **Table 13. Electrical Characteristics** Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | | | | |-----------------------|------------------------------------------------|------|------|------|------|-------|--|--|--| | Charge pump CP | | | | | | | | | | | C <sub>CP</sub> | Charge Pump Capacitor Range (Ceramic type X7R) | 47 | _ | 220 | nF | | | | | | V <sub>CP MAX</sub> | Maximum Charge Pump Voltage | - | - | 16 | V | | | | | | t <sub>FAULT</sub> SD | Fault Deglitch Time • CPF | - | 4.0 | 6.0 | μs | | | | | ### 6.1.3.5 Reverse polarity protection The device is protected against reverse polarity of the V<sub>PWR</sub> line. In a reverse polarity condition: - the output transistors OUT1:5 are turned ON to prevent the device from thermal overload - the OUT6 pin is pulled down to GND. An external current limit resistor shall be added in series with OUT6 terminal - · no output protection is available in this condition # 6.1.4 Output clamps # 6.1.4.1 Negative output clamp In case of an inductive load (L), the energy is dissipated after the turn-off inside the N-channel MOSFET. When $t_{CL}$ (= lo x L/V<sub>CL</sub>) > 1.0 ms, the turn-off waveform can be simplified with a rectangle, as shown in Figure 20. Figure 20. Simplified negative output clamp waveform The energy dissipated in the N-Channel MOSFET is: $E_{CL} = 1/2 \times L \times lo^2 \times (1 + V_{PWR}/|V_{CL}|)$ . In the case $t_{CL} < 1.0$ ms, contact the factory for guidance. ## 6.1.4.2 Supply clamp The device is protected against dynamic overvoltage on the $V_{PWR}$ line by means of an active gate clamp, which activates the output transistors to limit the supply voltage ( $V_{DCCLAMP}$ ). In case of an overload on an output, the corresponding switch is turned off, which leads to high voltage at $V_{PWR}$ with an inductive $V_{PWR}$ line. The maximum $V_{PWR}$ voltage is limited at $V_{DCCLAMP}$ by active clamp circuitry through the load. In case of an OpenLoad condition, the positive transient pulses are handled by the application. In case of negative transients on the $V_{PWR}$ line (acc. automotive ISO7637-2/pulse 1), the energy of the pulses is dissipated inside the load, or drained by an external clamping circuit. ## 6.1.4.3 Electrical characterization ### Table 14. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |----------------------|--------------------------------------|------|------|------|------|-------| | supply VPWR | | | | | | · | | V <sub>DCCLAMP</sub> | Supply Clamp Voltage | 41 | _ | 50 | V | | | Power outputs C | UT1:OUT5 | | | | | | | V <sub>CL</sub> | Negative Power Channel Clamp Voltage | -21 | - | -18 | V | | # 6.1.5 Digital diagnostics The device offers several modes for load status detection in on state and off state through the SPI. # 6.1.5.1 Open load detections ## 6.1.5.1.1 Open load in on state OpenLoad detection during ON state is provided for each power output (OUT1:OUT5) based on the current monitoring circuit. The detection is activated automatically when the output is in on state. The detection threshold is dependent on: • the OLLED EN bits inside the OLLED control register #13-2 The detection result is reported in: - the corresponding QSFx bit in the quick status register #1 - the global OpenLoad flag OLF (registers #1:#7) - the OLON bit of the corresponding channel status registers #2:#6 To delatch the diagnosis: - · the OpenLoad condition must be removed - a read command of the corresponding channel status register #2:#6 must be performed When an OpenLoad has been detected, the output remains in on state. The deglitch time of the OpenLoad in on state can be controlled individually for each output in order to be compliant with different load types. The setting is dependent on the OLON DGL bits inside the OpenLoad control register #13-1: - low (logic[0]) the deglitch time is $t_{OLON\ DGL}$ = 64 µs typ (bulb mode) - high (logic[1]) the deglitch time is t<sub>OLON DGL</sub> = 2.0 ms typ (converter mode) The deglitching filter is reset whenever output falls low and is only active when the output is high. ## 6.1.5.1.2 Open load in on state for LED For detection of small load currents (e.g. LED) in on state of the switch a special low current detection mode is implemented by using the OLLED EN bit. The detection principle is based on a digital decision during regular switch off of the output. Thereby a current source $(I_{OLLED})$ is switched on and the falling edge of the output voltage is evaluated by a comparator at $V_{PWR}$ - 0.75 V (typ.). . Figure 21. Open load in on state diagram for LED The OLLED fault is reported when the output voltage is above $V_{PWR}$ - 0.75 V after 2.0 ms off-time, or at each turn-on command if the off-time < 2.0 ms. The detection mode is enabled individually for each channel with the OLLED EN bits inside the LED control register #13-2. When the corresponding OLLED EN bit is: - low (logic[0]), the standard OpenLoad in on state (OLON) is enabled - high (logic[1]), the OLLED detection is enabled The detection result is reported in: - · the corresponding QSFx bit in the quick status register #1 - the global OpenLoad flag OLF (register #1:#7) - the OLON bit of the corresponding channel status register #2:#6 When an OpenLoad has been detected, the output remains in on state. When output is in PWM operation: - · the detection is performed at the end of the on time of each PWM cycle - the detection is active during the off time of the PWM signal, up to 2.0 ms max. The current source (I<sub>OLLED</sub>) is disabled after "no OLLED" detection or after 2.0 ms. Figure 22. Open load in on state for LED in PWM operation (off time > 2.0 ms) Figure 23. Open load in on state for LED in PWM operation (off time < 2.0 ms) When the output is in fully ON operation (100% PWM): - the detection on all outputs is triggered by setting the OLLED TRIG bit inside the LED control register #13-2 - at the end of detection time, the current source (I<sub>OLLED</sub>) is disabled 100 µsec (typ) after the output reactivation Figure 24. Open load in on state for LED in fully on operation The OLLED TRIG bit is reset after the detection. To delatch the diagnosis: • a read command of the corresponding channel status register #2:#6 must be performed A false "open" result could be reported in the OLON bit: - for high duty cycles, the PWM off-time becomes too short - · for capacitive load, the output voltage slope becomes too slow ## 6.1.5.1.3 Open load in off state An OpenLoad in off state detection is provided individually for each power output (OUT1:OUT5). The detection is enabled individually for each channel by the OLOFF EN bits inside the OpenLoad control register #13-1. When the corresponding OLOFF EN is: - low (logic[0]), the diagnosis mode is disabled (default status) - high (logic[1]), the diagnosis mode is started for t<sub>OLOFF</sub>. It is not possible to restart any OLOFF or disable the diagnosis mode during active OLOFF state This detection can be activated independently for each power output (OUT1:OUT5). But when it is activated, it is always activated synchronously for all selected outputs (with positive edge of CSB). When the detection is started, the corresponding output channel is turned on with a fixed overcurrent threshold of I<sub>OLOFF</sub> threshold. When this overcurrent threshold: - $\bullet$ is reached within the detection timeout $t_{OLOFF}$ , the output is turned off and the OLOFF EN bit is reset. No OCLOx and no OLOFFx is reported - is not reached within the detection timeout t<sub>OLOFF</sub>, the output is turned off after t<sub>OLOFF</sub> and the OLOFF EN bit is reset. The OLOFFx is reported The overcurrent behavior, as commanded by the overcurrent control settings (NO OCHIx, OCHI ODx, SHORTOCHIx, OCLOx, ACM ENx), is not be affected by applying the OLOFF ENx bit. The same is true for the output current feedback and the current sense synchronization. The detection result is reported: - in the corresponding QSFx bit in the quick status register #1 - in the global OpenLoad flag OLF (register #1:#7) - in the OLOFF bit of the corresponding channel status register #2:#6 To delatch the diagnosis a read command of the corresponding channel status register #2:#6 must be performed. During any fault during $t_{OLOFF}$ (OTS, UV, CPF,), the OpenLoad in off state detection is disabled and the output(s) is (are) turned off after the deglitch time $t_{FAULT}$ SD. The corresponding fault is reported in SPI SO registers. ### 6.1.5.1.4 Electrical characterization ### Table 15. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|----------------|-------| | Power outputs OU | T1:OUT5 | | | <u>I</u> | I. | 1 | | I <sub>OL</sub> | OpenLoad Current Threshold in ON State • T <sub>J</sub> = -40 °C • T <sub>J</sub> = 25 °C and 125 °C | 22.5<br>40 | 65<br>65 | 100<br>90 | mA | | | δ <sub>РWM</sub> OLON | Output PWM Duty Cycle Range for OpenLoad Detection in ON state • Low Frequency Range (25 to 100 Hz) • Medium Frequency Range (100 to 200 Hz) • High Frequency Range (200 to 400 Hz) | 18<br>18<br>17 | -<br>-<br>- | -<br>-<br>- | LSB | | | I <sub>OLLED</sub> | OpenLoad Current Threshold in ON state/OLLED mode | 2.0 | 4.0 | 5.0 | mA | | | t <sub>OLLED100</sub> | Maximum OpenLoad Detection Time/OLLED mode with 100% duty cycle | 1.5 | 2.0 | 2.6 | ms | | | t <sub>OLOFF</sub> | OpenLoad Detection Time in OFF State | 0.9 | 1.2 | 1.5 | ms | | | <sup>t</sup> FAULT SD | Fault Deglitch Time OLOFF OLON with OLON DGL = 0 OLON with OLON DGL = 1 | 2.0<br>48<br>1.5 | 3.3<br>64<br>2.0 | 5.0<br>80<br>2.5 | μs<br>μs<br>ms | | | I <sub>OLOFF</sub> | OpenLoad Current Threshold in OFF state | 0.3 | 0.375 | 0.46 | Α | | # 6.1.5.2 Output shorted to V<sub>PWR</sub> in off state A short to $V_{PWR}$ detection during OFF state is provided individually for each power output OUT1:OUT5, based on an output voltage comparator referenced to $V_{PWR/2}$ ( $V_{OUT\ DETECT}$ ) and external pull-down circuitry. The detection result is reported in the OUTx bits of the I/O status register #8 in real time. In case of UVF, the OUTx bits are undefined. ## 6.1.5.2.1 Electrical characterization ### Table 16. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-------------------------------------|------|------|------|-----------|-------| | Power outputs OU | T1:OUT5 | • | | • | | | | V <sub>OUT DETECT</sub> | Output Voltage Comparator Threshold | 0.42 | 0.5 | 0.58 | $V_{PWR}$ | | # 6.1.5.3 SPI fault reporting Protection and monitoring of the outputs during normal mode is provided by digital switch diagnosis via the SPI. The selection of the SO data word is controlled by the SOA0:SOA3 bits inside the initialization 1 register #0. The device provides two different reading modes, depending on the SOA MODE bit. When the SOA MODE bit is: - low (logic[0]), the programmed SO address is used for a single read command. After the reading the SO address returns to quick status register #1 (default state) - high (logic[1]), the programmed SO address is used for the next and all further read commands until a new programming The "quick status register" #1 provides one glance failure overview. As long as no failure flag is set (logic[1]), no control action by the microcontroller is necessary. | Register | | sc | ) addre | ss | | | | | | | so | data | | | | | | |------------------|---|-----|---------|-----|-----|-----|-----|------|-----|-----|-----|------|------|------|------|------|------| | Register | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | quick<br>address | 1 | 0 | 0 | 0 | 1 | FM | DSF | OVLF | OLF | CPF | RCF | CLKF | QSF5 | QSF4 | QSF3 | QSF2 | QSF1 | - FM: Fail mode indication. This bit is present also in all other SO data words and indicates the fail mode by a logic[1]. When the device is in Normal mode, the bit is logic[0] - global device status flags (D10:D8): These flags are also present in the channel status registers #2:#6 and the device status register #7 and are cleared when all fault bits are cleared by reading the registers #2:#7 - DSF = device status flag (RCF, or UVF, or OVF, or CPF, or CLKF, or TMF). UVF and TMF are also reported in the device status register #7 - OVLF = overload flag (wired OR of all OC and OTS signals) - OLF = OpenLoad flag - · CPF: charge pump flag - RCF: registers clear flag: this flag is set (logic[1]) when all SI and SO registers are reset - CLKF: clock fail flag. Refer to Logic I/O plausibility check section - QSF1:QSF5: channel quick status flags (QSFx = OC0x, or OC1x, or OC2x, or OTWx, or OTSx, or OLONx, or OLOFFx) The SOA address #0 is also mapped to register #1 (D15:D12 bits reports logic [0001]). When a fault condition is indicated by one of the quick status bits (QSF1:QSF5, OVLF, OLF), the detailed status can be evaluated by reading of the corresponding channel status registers #2:#6. | Bogiotor | | sc | ) addre | ss | | | | | | | so | data | | | | | | |------------|---|-----|---------|-----|-----|-----|-----|------|-----|-----|------|------|------|------|------|-------|--------| | Register | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | CH1 status | 2 | 0 | 0 | 1 | 0 | FM | DSF | OVLF | OLF | res | OTS1 | OTW1 | OC21 | OC11 | OC01 | OLON1 | OLOFF1 | | CH2 status | 3 | 0 | 0 | 1 | 1 | FM | DSF | OVLF | OLF | res | OTS2 | OTW2 | OC22 | OC12 | OC02 | OLON2 | OLOFF2 | | CH3 status | 4 | 0 | 1 | 0 | 0 | FM | DSF | OVLF | OLF | res | OTS3 | OTW3 | OC23 | OC13 | OC03 | OLON3 | OLOFF3 | | CH4 status | 5 | 0 | 1 | 0 | 1 | FM | DSF | OVLF | OLF | res | OTS4 | OTW4 | OC24 | OC14 | OC04 | OLON4 | OLOFF4 | | CH5 status | 6 | 0 | 1 | 1 | 0 | FM | DSF | OVLF | OLF | res | OTS5 | OTW5 | OC25 | OC15 | OC05 | OLON5 | OLOFF5 | - · OTSx: overtemperature shutdown flag - OTWx: overtemperature warning flag - OC0x:OC2x: overcurrent status flags - · OLONx: OpenLoad in on state flag - · OLOFFx: OpenLoad in off state flag The most recent OC fault is reported by the OC0x:OC2x bits if a new OC occurs before an old OC on the same output was read: | #2~#6 | OC2x | OC1x | O COx | over current status | |-------|------|------|-------|---------------------| | | 0 | 0 | 0 | n o ov erc urre nt | | | 0 | 0 | 1 | OCHI1 | | | 0 | 1 | 0 | OCHI2 | | | 0 | 1 | 1 | OCHI3 | | | 1 | 0 | 0 | OCLO | | | 1 | 0 | 1 | O CHIOD | | | 1 | 1 | 0 | SSC | | | 1 | 1 | 1 | not us ed | When a fault condition is indicated by one of the global status bits (FM, DSF), the detailed status can be evaluated by reading of the device status registers #7. | Register | | sc | ) addre | ss | | | | | | | SO | data | | | | | | |------------------|---|-----|---------|-----|-----|-----|-----|------|-----|-----|-----|------|-----|-----|-----|------|------| | Register | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | device<br>status | 7 | 0 | 1 | 1 | 1 | FM | DSF | OVLF | OLF | res | res | res | TMF | OVF | UVF | SPIF | iLMP | - TMF: test mode activation flag. Test mode is used for manufacturing testing only. If this bit is set to logic [1], the MCU shall reset the device - OVF: overvoltage flagUVF: undervoltage flag - · SPIF: SPI fail flag - iLIMP (real time reporting after the t<sub>IN DGL</sub>, not latched) The I/O status register #8 can be used for system test, Fail mode test, and the power down procedure. | Register | | sc | ) addre | ss | | | | | | | SO | data | | | | | | |------------|---|-----|---------|-----|-----|-----|-----|------------|------|------|------|------|------|------|------|------|------| | Register | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | I/O status | 8 | 1 | 0 | 0 | 0 | FM | res | TOG<br>GLE | ilN4 | iIN3 | iIN2 | iIN1 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | The register provides the status of the control inputs, the toggle signal and the power outputs state in real time (not latched): - TOGGLE = status of the 4 input toggle signals (IN1 ON or IN2 ON or IN3 ON or IN4 ON), reported in real time - ilNx = status of ilNx signal (real time reporting after the t<sub>IN\_DGL</sub>, not latched) - OUTx = status of output pins OUTx (the detection threshold is V<sub>PWR/2</sub>) when an undervoltage condition does not occur The device can be clearly identified by the device ID register #9 when the supply voltage is within its nominal range: | Register | | sc | ) addre | ss | | | | | | | so | data | | | | | | |-----------|---|-----|---------|-----|-----|-----|-----|----|----|------------|------------|------------|------------|------------|------------|------------|------------| | Rogistor | # | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | device ID | 9 | 1 | 0 | 0 | 1 | Х | Х | Х | X4 | DEVID<br>7 | DEVID<br>6 | DEVID<br>5 | DEVID<br>4 | DEVID<br>3 | DEVID<br>2 | DEVID<br>1 | DEVID<br>0 | The register delivers DEVIDx bits = 41hex for the 40XSF500. During an undervoltage condition (UVF = 1), DEVIDx bits report 00hex. # 6.1.6 Analog diagnostics The analog feedback circuit (CSNS) is implemented to provide load and device diagnostics during Normal mode. During Fail and Sleep modes the analog feedback is not available. The routing of the integrated multiplexer is controlled by MUX0:MUX2 bits inside the initialization 1 register #0. # 6.1.6.1 Output current monitoring The current sense monitor provides a current proportional to the current of the selected output (OUT1:OUT5). CSNS output delivers 1.0 mA full scale range current source reporting channel 1:5 current feedback (I<sub>ESR</sub>). Figure 25. Output current sensing The feedback is suppressed during OCHI window ( $t \le t_{OCHI1} + t_{OCHI2} + t_{OCHI3}$ ) and only enabled during low overcurrent shutdown threshold (OCLO). During PWM operation the current feedback circuit (CSNS) delivers current only during the on time of the output switch. Current sense settling time, $t_{CSNS(SET)}$ , varies with current amplitude. Current sense valid time, $t_{CSNS(VAL)}$ , depends on the PWM frequency. An advanced current sense mode (ACM) is implemented in order to diagnose LED loads in Normal mode and to improve current sense accuracy for low current loads. In the ACM mode, the offset sign of current sense amplifier is toggled on every CSNS SYNC\ rising edge. The error amplifier offset contribution to the CSNS error can be fully eliminated from the measurement result by averaging each two sequential current sense measurements. The ACM mode is enabled with the ACM ENx bits inside the ACM control register #10-1. When the ACM ENx bit is: - low (logic[0]), ACM disabled (default status and during Fail mode) - · high (logic[1]), ACM enabled ### In ACM mode: - the precision of the current recopy feature (CSNS) is improved especially at low output current by averaging CSNS reporting on sequential PWM periods - the current sense full scale range (FSR) is reduced by a factor of two - the overcurrent protection threshold OCLO is reduced by a factor of two The following figure describes the timings between the selected channel current and the analog feedback current. Current sense validation time pertains to stabilization time needed after turn on. Current sense settling time pertains to the stabilization time needed after the load current changes while the output is continuously on, or when another output signal is selected. Figure 26. Current sensing response time Internal circuitry limits the voltage of the CSNS pin when its sense resistor is absent. This feature prevents damage to other circuitry sharing that electrical node; such as a microcontroller pin. Several 12XSF devices may be connected to one shared CSNS resistor. # 6.1.6.2 Supply voltage monitoring The $V_{PWR}$ monitor provides a voltage proportional to the supply tab. The CSNS voltage is proportional to the $V_{PWR}$ voltage as shown in Figure 27. Figure 27. Supply voltage reporting ## 6.1.6.3 Temperature monitoring The average temperature of the control die is monitored by an analog temperature sensor. The CSNS pin can report the voltage of this sensor. The chip temperature monitor output voltage is independent of the resistor connected to the CSNS pin, provided the resistor is within the min/max range of 5.0 k $\Omega$ to 50 k $\Omega$ . Temperature feedback range, T<sub>FB</sub>, -40 °C to 150 °C. Figure 28. Temperature Reporting # 6.1.6.4 Analog diagnostic synchronization A current sense synchronization pin is provided to simplify the synchronous sampling of the CSNS signal. The CSNS SYNCB pin is an open drain requiring an external 5.0 k $\Omega$ (min.) pull-up resistor to V<sub>CC</sub>. The CSNS SYNC signal is: - · available during normal mode only - behavior depends on the type of signal selected by the MUX2:MUX0 bits in the initialization 1 register #0. This signal is either a current proportional to an output current or a voltage proportional to temperature or the supply voltage ### **Current sense signal** When a current sense signal is selected: • the pin delivers a recopy of the output control signal during on phase of the PWM defined by the SYNC EN0, SYNC EN1 bits inside the initialization 1 register #0 | SYNC EN1 | SYNC EN0 | Setting | Behavior | |----------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | OFF | CSNS SYNC is inactive (high) | | 0 | 1 | VALID | CSNS SYNC is active (low) when CSNS is valid. During switching the output of MUXMUX, the CSNS SYNC is inactive (high) | | 1 | 0 | TRIG0 | As in setting VALID, but after a change of the MUX, the CSNS SYNC is inactive (high) until the next PWM cycle is started | | 1 | 1 | TRIG1/2 | Pulses (active low) from the middle of the CSNS pulse to its end are generated. Switching phases (output and MUX) and the time from the MUX switching to the next middle of the CSNS pulse are blanked (high) | Figure 29. CSNS SYNCB Valid Setting Figure 30. CSNS SYNCB TRIG0 setting Figure 31. CSNS SYNCB TRIG1/2 setting - the CSNS SYNCB pulse is suppressed during OCHI and during OFF phase of the PWM - the CSNS SYNCB is blanked during settling time of the CSNS multiplexer and ACM switching by a fixed time of t<sub>DLY(ON)</sub> + t<sub>CSNS(SET)</sub> - · when a PWM clock fail is detected, the CSNS SYNCB delivers a signal with 50% duty cycle at a fixed period of 6.5 ms - when the output is programmed with 100% PWM, the CSNS SYNCB delivers a logic[0] a high pulse with the length of 100 μs typ during the PWM counter overflow for TRIG0 and TRIG1/2 settings, as shown in Figure 32 Figure 32. CSNS SYNCB when the output is programmed with 100% • During an output fault, the CSNS SYNCB signal for current sensing does not deliver a trigger signal until the output is enabled again ## Temperature signal or V<sub>PWR</sub> monitor signal When a voltage signal (average control die temperature or supply voltage) is selected: - the CSNS SYNCB delivers a signal with 50% duty cycle and the period of the lowest prescaler setting ( $f_{CLK}$ / 1024) - and a PWM clock fail is detected, the CSNS SYNCB delivers a signal with 50% duty cycle at a fixed period of 6.5 ms (t<sub>SYNC</sub> DEFAULT) ## 6.1.6.5 Electrical characterization ### Table 17. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------|-----------------------------|------|-----------| | CURRENT SENSE | CSNS | | | | | • | | R <sub>CSNS</sub> | Current Sense Resistor Range | 5.0 | _ | 50 | kΩ | | | I <sub>CSNS LEAK</sub> | Current Sense Leakage Current when CSNS is disabled | -1.0 | _ | +1.0 | μA | | | V <sub>CS</sub> | Current Sense Clamp Voltage | 6.0 | _ | 8.0 | V | | | I <sub>FSR</sub> | Current Sense Full Scale Range • High OCLO and ACM = 0 • Low OCLO and ACM = 0 • High OCLO and ACM = 1 • Low OCLO and ACM = 1 | -<br>-<br>-<br>- | 7.8<br>3.9<br>3.9<br>1.95 | -<br>-<br>-<br>- | А | | | ACC I <sub>CSNS</sub> | Current Sense Accuracy for 9.0 V ≤ V <sub>PWR</sub> ≤ 18 V • I <sub>OUT</sub> = 80% FSR • I <sub>OUT</sub> = 25% FSR • I <sub>OUT</sub> = 10% FSR • I <sub>OUT</sub> = 5.0% FSR | -11<br>-14<br>-20<br>-29 | -<br>-<br>-<br>- | +11<br>+14<br>+20<br>+29 | % | (20) | | ACC I <sub>CSNS 1 CAL</sub> 2% or 50% | Current Sense Accuracy for $9.0 \text{ V} \le \text{V}_{\text{PWR}} \le 18 \text{ V}$ with 1 calibration point at 25 °C for 2.0% FSR or 50% FSR and $\text{V}_{\text{PWR}} = 14 \text{ V}$ • $\text{I}_{\text{OUT}} = 80\%$ FSR • $\text{I}_{\text{OUT}} = 25\%$ FSR • $\text{I}_{\text{OUT}} = 10\%$ FSR • $\text{I}_{\text{OUT}} = 5.0\%$ FSR | -7.0<br>-7.0<br>-20<br>-29 | -<br>-<br>-<br>- | +7.0<br>+7.0<br>+20<br>+29 | % | (20) (22) | | ACC I <sub>CSNS 2 CAL</sub> | Current Sense Accuracy for 9.0 V $\leq$ V <sub>PWR</sub> $\leq$ 18 V with 2 calibration points at 25 °C for 2.0% and 50% FSR and V <sub>PWR</sub> = 14 V • I <sub>OUT</sub> = 80% FSR • I <sub>OUT</sub> = 25% FSR • I <sub>OUT</sub> = 10% FSR • I <sub>OUT</sub> = 5.0% FSR | -6.0<br>-6.0<br>-8.0<br>-11 | -<br>-<br>-<br>- | +6.0<br>+6.0<br>+8.0<br>+11 | % | (20) (22) | 12XSFD3 ## Table 17. Electrical characteristics (continued) Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|----------------------|-------|-----------| | Current sense CS | NS (Continued) | | | | I | 1 | | I <sub>CSNSMIN</sub> | Minimum Current Sense Reporting • for 9.0 V ≤ V <sub>PWR</sub> ≤ 18 V | _ | _ | 1.0 | % | (20) (23) | | $V_{PWR}$ | Supply Voltage Feedback Range | V <sub>PWRMAX</sub> | _ | 20 | V | | | ACC V <sub>PWR</sub> | Supply Feedback Precision • Default • 1 calibration point at 25 °C and V <sub>PWR</sub> = 12 V, for 7.0 V ≤ V <sub>PWR</sub> ≤ 20 V • 1 calibration point at 25 °C and V <sub>PWR</sub> = 12 V, for 6.0 V ≤ V <sub>PWR</sub> < 7.0 V | -5.0<br>-1.0<br>-2.2 | -<br>-<br>- | +5.0<br>+1.0<br>+2.2 | % | (22) | | T <sub>FB</sub> | Temperature Feedback Range | -40 | _ | 150 | °C | (21) | | $V_{FB}$ | Temperature Feedback Voltage at 25 °C | _ | 2.31 | - | V | | | Coef V <sub>FB</sub> | Temperature Feedback Thermal Coefficient | _ | 7.72 | - | mV/°C | (22) | | ACC T <sub>FB</sub> | Temperature Feedback Voltage Precision Default 1 calibration point at 25 °C and V <sub>PWR</sub> = 7.0 V | -15<br>-5.0 | -<br>- | +15<br>+5.0 | °C | (22) | | <sup>t</sup> CSNS(SET) | Current Sense Settling Time Current Sensing Feedback for I <sub>OUT</sub> from 75% FSR to 50% FSR Current Sensing Feedback for I <sub>OUT</sub> from 10% FSR to 1.0% FSR Temperature and Supply Voltage Feedbacks | | - | 40<br>260<br>10 | μs | (21) | | <sup>t</sup> CSNS(VAL) | Current Sense Valid Time Current Sensing Feedback • Low/Medium Frequency for I <sub>OUT</sub> > 20% FSR • High Frequency for I <sub>OUT</sub> > 20% FSR Temperature and Supply Voltage Feedback | -<br>-<br>- | -<br>-<br>- | 100<br>50<br>12 | μs | (24) | | t <sub>SYNC DEFAULT</sub> | Current Sense Synchronization Period for PWM Clock Failure | 4.8 | 6.5 | 8.2 | ms | | | Current sense sy | nchronization CSNS SYNCB | • | | | • | • | | R <sub>CSNS SYNC</sub> | Pull-up Current Sense Synchronization Resistor Range | 5.0 | _ | _ | kΩ | | | V <sub>OL</sub> | Current Sense Synchronization Logic Output Low State Level at 1.0 mA | - | - | 0.4 | V | | | I <sub>OUT MAX</sub> | Current Sense Synchronization Leakage Current in Tri-state (CSNS SYNC from 0 V to 5.5 V) | -1.0 | _ | +1.0 | μА | | ## Notes - 20. Precision either OCLO and ACM setting. - 21. Parameter is derived mainly from simulations. - 22. Parameter is guaranteed by design characterization. Measurements are taken from a statistically relevant sample size across process variations. - 23. Error of $\pm 100\%$ without calibration and $\pm 50\%$ with 1 calibration point done at 25 °C. - 24. Tested at 5% of final value. Parameter guaranteed by design at 1% of final value. # 6.2 Power supply functional block description and application information ## 6.2.1 Introduction The device is functional when wake = [1] with supply voltages from 5.5 to 40 V ( $V_{PWR}$ ), but is fully specification compliant only between 7.0 and 18 V. The VPWR pin supplies power to the internal regulator, analog, and logic circuit blocks. The VCC pin (5.0 V typ) supplies the output register of the Serial Peripheral Interface (SPI) and the OUT6 driver. Consequently, the SPI registers cannot be read without presence of $V_{CC}$ . The employed IC architecture guarantees a low quiescent current in Sleep mode (wake = [0]). # 6.2.2 Wake state reporting The CLK input/output pin is also used to report the wake state of the device to the microcontroller as long as RSTB is logic [0]. When the device is in: - "wake state" and RSTB is inactive, the CLK pin reports a high signal (logic[1]) - "Sleep mode" or the device is wake by the RSTB pin, the CLK is an input pin ## 6.2.2.1 Electrical characterization ### Table 18. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |--------------------|-----------------------------------------------|-----------------------|------|------|------|-------| | Clock input/output | CLK | | | | | | | V <sub>OH</sub> | Logic Output High State Level (CLK) at 1.0 mA | V <sub>CC</sub> - 0.6 | _ | _ | V | | # 6.2.3 Supply voltages disconnection # 6.2.3.1 Loss of $V_{PWR}$ In case of a $V_{PWR}$ disconnection ( $V_{PWR} \le V_{PWR}$ POR), the device behavior depends on the $V_{CC}$ voltage value: - V<sub>CC</sub> ≤ V<sub>CC POR</sub>: the device enters the power off mode. All outputs are shut off immediately. All registers and faults are cleared - V<sub>CC</sub> > V<sub>CC POR</sub>: all registers and faults are maintained. OUT1:5 are shut off immediately. The ON/OFF state of OUT6 depends on the current SPI configuration. SPI reporting is available when V<sub>CC</sub> remains within its operating voltage range (4.5 to 5.5 V) The wake-up event is not reported to CLK pin. The clamping structures (supply clamp, negative output clamp) are available to protect the device. No current is conducted from $V_{CC}$ to $V_{PWR}$ . An external current path shall be available to drain the energy from an inductive load in case supply disconnection occurs when an output is ON. # 6.2.3.2 Loss of V<sub>CC</sub> In case of $V_{CC}$ disconnection the device behavior depends on $V_{PWR}$ voltage: - V<sub>PWR</sub> ≤ V<sub>PWR POR</sub>: the device enters the power off mode. All outputs are shut off immediately. All registers and faults are cleared - V<sub>PWR</sub> > V<sub>PWR POR</sub>: the SPI is not available. Therefore, the device enters WD timeout The clamping structures (supply clamp, negative output clamp) are available to protect the device. No current is conducted from $V_{PWR}$ to $V_{CC}$ . ### 6.2.3.3 Loss of device GND During loss of ground, the device cannot drive the loads, therefore the OUT1:OUT5 outputs are switched off and the OUT6 voltage is pulled up. The device shall not be damaged by this failure condition. For protection of the digital inputs series resistors (1.0 k $\Omega$ typ) can be provided externally in order to limit the current to $I_{Cl}$ . 12XSFD3 ## 6.2.3.4 Electrical characterization ### Table 19. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | | Тур. | Max. | Unit | Notes | |------------------------|-------------------------------------------------------|------|------|------|------|-------| | Supply VPWR | | | | | | | | V <sub>PWR POR</sub> | Supply Power On Reset | 2.0 | 3.0 | 4.0 | V | | | vcc | | | | | | | | V <sub>CC POR</sub> | VCC Power On Reset | 2.0 | 3.0 | 4.0 | V | | | Ground GND | | | | | | | | V <sub>GND SHIFT</sub> | Maximum Ground Shift between GND Pin and Load Grounds | -1.5 | _ | +1.5 | V | | # 6.3 Communication interface and device control functional block description and application information ## 6.3.1 Introduction In Normal mode the power output channels are controlled by the embedded PWM module, which is configured by the SPI register settings. For bidirectional SPI communication, $V_{CC}$ has to be in the authorized range. Failure diagnostics and configuration are also performed through the SPI port. The reported failure types are: OpenLoad, short-circuit to supply, severe short-circuit to ground, overcurrent, overtemperature, clock fail, and under and overvoltage. For direct input control, the device shall be in Fail-safe mode. $V_{CC}$ is not required and this mode can be forced by LIMP input pin. # 6.3.2 Fail mode input (LIMP) The Fail mode of the component can be activated by LIMP direct input. The Fail mode is activated when the input is logic [1]. In Fail mode, the channel power outputs are controlled by the corresponding inputs. Even though the input thresholds are logic level compatible, the input structure of the pins shall be able to withstand supply voltage level (max. 40 V) without damage. External current limit resistors (i.e. $1.0 \text{ k}\Omega$ :10 k $\Omega$ ) can be used to handle reverse current conditions. The direct inputs have an integrated pull-down resistor. The LIMP input has an integrated pull-down resistor. The status of the LIMP input can be monitored by the LIMP IN bit inside the device status register #7. ## 6.3.2.1 Electrical characterization ### Table 20. Electrical characteristics Characteristics noted under conditions $4.5 \text{ V} \le \text{V}_{PWR} \le 5.5 \text{ V}$ , $-40 \,^{\circ}\text{C} \le \text{T}_{A} \le 125 \,^{\circ}\text{C}$ , GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at $\text{T}_{A}$ = 25 $^{\circ}\text{C}$ under nominal conditions, unless otherwise noted. | Symbol | Characteristic | | Тур. | Max. | Unit | Notes | |----------------------|------------------------------------------------------------|------|------|------|------|-------| | Fail mode input LIMP | | l | ı | l | I | | | V <sub>IH</sub> | Logic Input High State Level | 3.5 | _ | - | V | | | V <sub>IL</sub> | Logic Input Low State Level | _ | _ | 1.5 | V | | | I <sub>IN</sub> | Logic Input Leakage Current in Inactive State (LIMP = [0]) | -0.5 | _ | +0.5 | μΑ | | | R <sub>PULL</sub> | Logic Input Pull-down Resistor | 25 | _ | 100 | kΩ | | | C <sub>IN</sub> | Logic Input Capacitance | - | - | 20 | pF | (25) | ### Table 20. Electrical characteristics Characteristics noted under conditions 4.5 V $\leq$ V<sub>PWR</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | | Тур. | Max. | Unit | Notes | |-----------------------|---------------------------------------------------------------|------|----------|------|------|-------| | Direct inputs IN1:IN4 | | | <u>I</u> | ı | ı | - | | V <sub>IH</sub> | Logic Input High State Level | 3.5 | _ | - | V | | | V <sub>IH(WAKE)</sub> | Logic Input High State Level for wake-up | 3.75 | - | - | V | | | V <sub>IL</sub> | Logic Input Low State Level | - | - | 1.5 | V | | | I <sub>IN</sub> | Logic Input Leakage Current in Inactive State (forced to [0]) | -0.5 | _ | +0.5 | μΑ | | | R <sub>PULL</sub> | Logic Input Pull-down Resistor | 25 | - | 100 | kΩ | | | C <sub>IN</sub> | Logic Input Capacitance | - | _ | 20 | pF | (25) | Notes # 6.3.3 MCU communication interface protections ## 6.3.3.1 Loss of communication interface If the SPI communication error occurs, then the device is switched into Fail mode. The SPI communication fault is detected if: - · the WD bit is not toggled with each SPI message, or - · WD timeout is reached, or - protocol length error (modulo 16 check) The SI stuck to static levels during CSB period and $V_{CC}$ fail (SPI not functional) are indirectly detected by WD toggle error. The SPI communication error is reported in: • SPI failure flag (SPIF) inside the device status register #7 in the next SPI communication As long as the device is in Fail mode, the SPIF bit retains its state. The SPIF bit is delatched during the transition from Fail-to-Normal modes. # 6.3.3.2 Logic I/O plausibility check The logic and signal I/O are protected against fatal mistreatment by signal plausibility check according following table: | I/O | Signal check strategy | | | | |-----------|-----------------------------------------|--|--|--| | IN1 ~ IN4 | frequency above limit (low pass filter) | | | | | LIMP | frequency above limit (low pass filter) | | | | | RSTB | frequency above limit (low pass filter) | | | | | CLK | frequency above limit (low pass filter) | | | | The LIMP and the IN1:IN4 have an input symmetrically deglitch time $t_{IN\_DGL}$ = 200 $\mu$ s (typ). If the LIMP input is set to logic [1] for a delay longer than 200 $\mu$ s (typ), the device is switched into Fail mode (internal signal called iLIMP). <sup>25.</sup> Parameter is derived mainly from simulations. Figure 33. LIMP and iLIMP signal In case the INx input is set to logic [1] for a delay longer than 200 $\mu$ s (typ), the corresponding channel is controlled by the direct signal (internal signal called iINx). Figure 34. IN, iIN, and IN\_ON signal The RSTB has an input deglitch time $t_{RST\_DGL}$ = 10 $\mu$ s (typ) for the falling edge only. The CLK has an input symmetrically deglitch time $t_{CLK\_DGL}$ = 2.0 $\mu$ s (typ). Due to the input deglitcher (at the CLK input) a very high input frequency leads to a clock fail detection. The CLK fail detection (clock input frequency detection $f_{CLK\_LOW}$ ) is started immediately with the positive edge of the RSTB signal. If the CLK frequency is below $f_{CLK\_LOW}$ limit, the output state depends on the corresponding CHx signal. As soon as the CLK signal is valid, the output duty cycle depends on the corresponding SPI configuration. To delatch the CLK fail diagnosis: - the clock failure condition must be removed - a read command of the quick status register #1 must be performed ## 6.3.3.3 Electrical characterization ### Table 21. Electrical characteristics Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | | Тур. | Max. | Unit | Notes | |------------------------|-----------------------------------------------------------|-------------------|------------------|--------------------|------|-------| | Logic I/O LIMP IN | 11:IN4 CLK | <b>'</b> | 1 | | | | | t <sub>WD</sub> | SPI Watchdog Timeout • WD SEL = 0 • WD SEL = 1 | 24<br>96 | 32<br>128 | 40<br>160 | ms | | | t <sub>TOGGLE</sub> | Input Toggle Time for IN1:IN4 | 768 | 1024 | 1280 | ms | | | t <sub>DGL</sub> | Input Deglitching Time • LIMP and IN1:IN4 • CLK • RST\ | 150<br>1.5<br>7.5 | 200<br>2.0<br>10 | 250<br>2.5<br>12.5 | μs | | | f <sub>CLOCK</sub> LOW | Clock Low Frequency Detection | 50 | 100 | 200 | Hz | | # 6.3.4 External smart power control (OUT6) The device provides a control output to drive an external smart power device in Normal mode only. The control is according to the channel 6 settings in the SPI input data register. - · The protection and current feedback of the external SmartMOS device are under the responsibility of the microcontroller - The output delivers a 5.0 V CMOS logic signal from V<sub>CC</sub> The output is protected against overvoltage. An external current limit resistor (i.e. $1.0 \text{ k}\Omega$ : $10 \text{ k}\Omega$ ) is used to handle negative output voltage conditions. The output has an integrated pull-down resistor to provide a stable OFF condition in Sleep mode and Fail mode. In case of a ground disconnection, the OUT6 voltage is pulled up. External components are mandatory to define the state of external smart power device, and to limit possible reverse OUT6 current (i.e. resistor in series). ### 6.3.4.1 Electrical Characterization ### **Table 22. Electrical Characteristics** Characteristics noted under conditions 7.0 V $\leq$ V<sub>PWR</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |------------------------|---------------------------------------------|-----------------------|------|------|------|-------| | cternal smart po | ower output OUT6 | 1 | | | | | | t <sub>OUT6</sub> RISE | OUT6 Rising Edge for 100 pF Capacitive Load | - | - | 5.0 | μs | | | R <sub>OUT6 DWN</sub> | OUT6 Pull-down Resistor | 5.0 | 10 | 20 | kΩ | | | V <sub>OH</sub> | Logic Output High State Level (OUT6) | V <sub>CC</sub> - 0.6 | _ | - | V | | | V <sub>OL</sub> | Logic Output Low State Level (OUT6) | _ | _ | 0.6 | V | | 12XSFD3 # 7 Typical applications # 7.1 Application diagram Figure 35. Typical front lighting application # 7.2 Bill of materials Table 23. 12XSF bill of materials (26) | Signal | Location | Mission | Value | |------------------|----------------------------------|--------------------------------------------|----------------------------| | V <sub>PWR</sub> | close to 12XSF<br>eXtreme Switch | improve emission and immunity performances | 100 nF (X7R 50 V) | | СР | close to 12XSF<br>eXtreme Switch | charge pump tank capacitor | 100 nF (X7R 50 V) | | V <sub>CC</sub> | close to 12XSF<br>eXtreme Switch | improve emission and immunity performances | 10 nF to 100 nF (X7R 16 V) | Table 23. 12XSF bill of materials <sup>(26)</sup> | OUT1:OUT5 | close to output connector | sustain ESG gun and fast transient pulses improve emission and immunity performances | 10 nF to 22 nF (X7R 50 V) | | | |------------------|-------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------|--|--| | CSNS | close to MCU | output current sensing | 5.0 k (±1.0%) | | | | CSNS | close to MCU | low pass filter removing noise | 10 kΩ (±1.0%) and<br>10 nF (X7R 16 V) | | | | CSNS SYNCB | N/A | pull-up resistor for the synchronization of A/D conversion | 5.0 k (±1.0%) | | | | IN1:IN4 | N/A | sustain high-voltage | 1.0 kΩ (±1.0%) | | | | OUT6 | N/A | sustain reverse polarity | 1.0 kΩ (±1.0%) | | | | | | To Increase Fast Transient Pulses Robustness | | | | | V <sub>PWR</sub> | close to connector | sustain pulse #1 in case of LED loads or without loads | 20 V zener diode and diode in series per supply line | | | | V <sub>PWR</sub> | close to 12XSF<br>eXtreme Switch | sustain pulse #2 without loads | additional 10 μF (X7R 50 V) | | | | | To Sustain 5.0 V Voltage Regulator Failure Mode | | | | | | V <sub>CC</sub> | close to 5.0 V<br>voltage regulator | prevent high-voltage application on the MCU | 5.0 V zener diode and a bipolar transistor | | | ### Notes <sup>26.</sup> NXP does not assume liability, endorse, or warrant components from external manufacturers are referenced in circuit drawings or tables. While NXP offers component recommendations in this configuration, it is the customer's responsibility to validate their application. # 7.3 EMC and EMI considerations # 7.3.1 EMC/EMI tests This paragraph gives EMC/EMI performances. Further generic design recommendations can be found on the NXP web site <a href="https://www.nxp.com">www.nxp.com</a>. Table 24. 12XSF EMC/EMI Performances | Test | Signals | Conditions | Standard | Criteria | |--------------------|----------------------------------------------------------------------------------------------|---------------------------|-------------|---------------------------------------------------------------------------------------------------------------------| | | VPWR | | CISPR25 | Class 5 | | Conducted Emission | 150 $\Omega$ Method Global pins: $V_{PWR}$ and OUT1:OUT5 Local pins: $V_{CC}$ , CP, and CSNS | outputs off<br>outputs on | IEC 61967-4 | 150 Ω Method<br>Global pins: 12-K level for<br>VPWR pin - 11-L for OUT1:5 pins<br>Local pins: 10-J level | | Conducted Immunity | Global pins: V <sub>PWR</sub> and OUT1:OUT5<br>Local pins: V <sub>CC</sub> | in PWM | IEC 62132-4 | Class A related to the outputs state and the analog diagnostics (±20%) 30 dBm for Global pins 12 dBm for Local pins | Notes # 7.3.2 Fast transient pulse tests This paragraph gives the device performances against fast transient disturbances. Table 25. 12XSF fast transient capability on VPWR | Test | Conditions | Standard | Criteria | |-----------------|--------------------------------------------------------|-----------------------|----------| | Pulse 1 | outputs loaded with lamps | | | | Pulse 2a | other cases with external transient voltage suppressor | ISO 7637-2 | Class A | | Pulse 3a/3b | outputs loaded | (automotive standard) | Class A | | Pulse 5b (40 V) | outputs unloaded | | | <sup>27.</sup> With additional 2.2 nF decoupling capacitor on VPWR. # 7.4 PCB layout recommendations This new generation of high-side switch products family facilitates ECU design thanks to compatible MCU software and PCB foot print for each device variant. The PCB Copper layer is similar for all devices in the 12XSF family, only the solder Stencil opening is different. Figure 36 shows superposition of SOIC54 (in black) and SOIC32 packages (in blue). To keep pin-to-pin compatibility in the same PCB footprint, pin 1 of the SOIC32 package must be located at pin 3 of the SOIC54 package. Figure 36. PCB Copper Layer and Solder Stencil Opening Recommendations 12XSFD3 # 7.5 Thermal information This section provides thermal information. # 7.5.1 Thermal transient Figure 37. Transient thermal response curve # 7.5.2 R/C thermal model Contact our local Field Application Engineer (email: support@nxp.com). # 8 Packaging # 8.1 Marking information Device markings indicate information on the week and year of manufacturing. The date is coded with the last four characters of the nine character build information code (e.g. "CTKAH1229"). The date is coded as four numerical digits where the first two digits indicate the year and the last two digits indicate the week. For instance, the date code "1229" indicates the 29<sup>th</sup> week of the year 2012. # 8.2 Package mechanical dimensions Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.nxp.com and perform a keyword search for the drawing's document number. Table 26. Package outline | Package | Suffix | Package outline drawing number | |----------------|--------|--------------------------------| | 32-Pin SOIC-EP | EK | 98ASA00368D | | NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED | MECHANICAL OUT | | PRINT VERSION NOT T | O SCALE | |-------------------------------------------------|----------------|---------------------|---------------------|----------| | SOIC W/B 32 TERMINIAI | | DOCUMEN | NT NO: 98ASA00368D | REV: A | | | | STANDARD: NON-JEDEC | | | | | . 0028 7 718 | SOT1746 | -2 07 | JAN 2016 | 12XSFD3 ### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.4 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT LESS THAN 0.07 mm. - THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.3 mm FROM THE LEAD TIP. - THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - 4. HATCHED AREA TO BE KEEP-OUT ZONE FOR PCB ROUTING. | © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NOT | TO SCALE | |--------------------------------------------------|---------------|---------------------|--------------------|------------| | SOIC W/B 32 TERMINAL | | DOCUME | NT NO: 98ASA00368D | REV: A | | | | STANDARD: NON-JEDEC | | | | | 0020 1 700 | SOT1746 | -2 07 | ' JAN 2016 | 12XSFD3 # 9 Revision history | REVISION | DATE | DESCRIPTION OF CHANGES | | |----------|--------|----------------------------------------|--| | 1.0 | 3/2015 | Initial release | | | | 8/2016 | Updated to NXP document form and style | | 12XSFD3 65 ### How to Reach Us: Home Page: NXP.com Web Support: http://www.nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.nxp.com/terms-of-use.html. NXP, the NXP logo, Freescale, the Freescale logo and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved. © 2016 NXP B.V. Document Number: MC12XSFD3 Rev. 1.0 8/2016