# Enpirion® Power Datasheet ER3105DI 500mA Wide V<sub>IN</sub> Synchronous Buck Regulator DS-1041 Datasheei The Altera® Enpirion® ER3105DI is a 500mA Synchronous buck regulator with an input range of 3V to 36V. It provides an easy to use, high efficiency low BOM count solution for a variety of applications. The ER3105DI integrates both high-side and low-side NMOS FET's and features a PFM mode for improved efficiency at light loads. This feature can be disabled if forced PWM mode is desired. The part switches at a default frequency of 500kHz but may also be programmed using an external resistor from 300kHz to 2MHz. The ER3105DI has the ability to utilize internal or external compensation. By integrating both NMOS devices and providing internal configuration options, minimal external components are required, reducing BOM count and complexity of design. With the wide $V_{\rm IN}$ range and reduced BOM the part provides an easy to implement design solution for a variety of applications while giving superior performance. It provides a very robust design for industrial, battery, and FPGA power applications. The part is available in a small Pb free 4mmx3mm DFN plastic package with an operation temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C #### **Features** - Wide input voltage range 3V to 36V - Synchronous Operation for high efficiency - No compensation required - Integrated High-side and Low-side NMOS devices - Selectable PFM or forced PWM mode at light loads - Internal fixed (500kHz) or adjustable Switching frequency 300kHz to 2MHz - Continuous output current up to 500mA - Internal or external Soft-start - Minimal external components required - Power-good and enable functions available. ## **Applications** - FPGA power - Digital processor power - Mixed-signal ASIC power - Industrial control - Medical devices - Portable instrumentation - Distributed Power supplies - Cloud Infrastructure FIGURE 1. TYPICAL APPLICATION FIGURE 2. EFFICIENCY vs LOAD, PFM, $V_{OUT} = 3.3V$ 101 Innovation Drive San Jose, CA 95134 www.altera.com 09616 © 2014 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. September 3, 2014 Rev B ## **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 3) | PART<br>Marking | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # | | |--------------------------------|------------------|---------------------|----------------------|----------------|--| | ER3105DI | 3105 | -40 to +125 | 12 Ld DFN | L12.4x3 | | | EVB-ER3105DI | Evaluation Board | | | | | #### NOTES: - 1. Add "T" suffix for Tape and Reel. - 2. These Altera Enpirion Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Altera Enpirion Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. September 3, 2014 ## **Pin Configuration** ER3105DI (12 LD 4X3 DFN) TOP VIEW ## **Pin Descriptions** | PIN NUMBER | SYMBOL | PIN DESCRIPTION | |------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SS | The SS pin controls the soft-start ramp time of the output. A single capacitor from the SS pin to ground determines the output ramp rate. See "Soft Start" on page 16 for soft-start details. If the SS pin is tied to AVINO, an internal soft-start of 2ms will be used. | | 2 | SYNC | Synchronization and light load operational mode selection input. Connect to logic high or AVINO for PWM mode. Connect to logic low or ground for PFM mode. Logic ground enables the IC to automatically choose PFM or PWM operation. Connect to an external clock source for synchronization with positive edge trigger. Sync source must be higher than the programmed IC frequency. There is an internal $5M\Omega$ pull-down resistor to prevent an undefined logic state if SYNC is left floating. | | 3 | ВООТ | Floating bootstrap supply pin for the power MOSFET gate driver. The bootstrap capacitor provides the necessary charge to turn on the internal N-Channel MOSFET. Connect an external 100nF capacitor from this pin to SW. | | 4 | PVIN | The input supply for the power stage of the regulator and the source for the internal linear bias regulator. Place a minimum of 4.7µF ceramic capacitance from PVIN to GND and close to the IC for decoupling. | | 5 | SW | Switch node output. It connects the switching FET's with the external output inductor. | | 6 | PGND | Power ground connection. Connect directly to the system GND plane. | | 7 | EN | Regulator enable input. The regulator and bias LDO are held off when the pin is pulled to ground. When the voltage on this pin rises above 1V, the chip is enabled. Connect this pin to PVIN for automatic start-up. Do not connect EN pin to AVINO since the LDO is controlled by EN voltage. | | 8 | POK | Open drain power-good output that is pulled to ground when the output voltage is below regulation limits or during the soft-start interval. There is an internal 5M $\Omega$ internal pull-up resistor. | | 9 | AVINO | Output of the internal 5V linear bias regulator. Decouple to PGND with a 1µF ceramic capacitor at the pin. | | 10 | FB | Feedback pin for the regulator. FB is the inverting input to the voltage loop error amplifier. COMP is the output of the error amplifier. The output voltage is set by an external resistor divider connected to FB. In addition, the PWM regulator's power-good and UVLO circuits use FB to monitor the regulator output voltage. | | 11 | COMP | COMP is the output of the error amplifier. When it is tied to AVINO, internal compensation is used. When only an RC network is connected from COMP to GND, external compensation is used. See "Loop Compensation Design" on page 21 for more details. | | 12 | FSW | Frequency selection pin. Tie to AVINO for 500kHz switching frequency. Connect a resistor to GND for adjustable frequency from 300kHz to 2MHz. | | EPAD | GND | Signal ground connections. Connect to application board GND plane with at least 5 vias. All voltage levels are measured with respect to this pin. The EPAD MUST not float. | ## **Typical Application Schematics** FIGURE 3. INTERNAL DEFAULT PARAMETER SELECTION FIGURE 4. USER PROGRAMMABLE PARAMETER SELECTION **TABLE 1. EXTERNAL COMPONENT SELECTION** | V <sub>OUT</sub> (V) | L <sub>1</sub><br>(μΗ) | С <sub>оит</sub><br>(µF) | R <sub>2</sub><br>(kΩ) | R <sub>3</sub><br>(kΩ) | C <sub>FB</sub><br>(pF) | R <sub>FSW</sub><br>(kΩ) | R <sub>COMP</sub><br>(kΩ) | C <sub>COMP</sub><br>(pF) | |----------------------|------------------------|--------------------------|------------------------|------------------------|-------------------------|--------------------------|---------------------------|---------------------------| | 12 | 45 | 10 | 90.9 | 4.75 | 22 | 115 | 100 | 470 | | 5 | 22 | 2 x 22 | 90.9 | 12.4 | 100 | 120 | 100 | 470 | | 3.3 | 22 | 2 x 22 | 90.9 | 20 | 100 | 120 | 100 | 470 | | 2.5 | 22 | 2 x 22 | 90.9 | 28.7 | 100 | 120 | 100 | 470 | | 1.8 | 22 | 22 | 100 | 50 | 22 | 120 | 50 | 470 | #### **Absolute Maximum Ratings** | VIN to GND0.3V to +42V | |-------------------------------------------------------| | SW to GND0.3V to VIN+0.3V (DC) | | SW to GND2V to 43V (20ns) | | EN to GND0.3V to +42V | | BOOT to SW0.3V to +5.5V | | COMP, FSW, POK, SYNC, SS, AVINO to GND -0.3V to +5.9V | | FB to GND0.3V to +2.95V | | ESD Rating | | Human Body Model (Tested per JESD22-A114) 3kV | | Charged Device Model (Tested per JESD22-C101E) 1.5kV | | Machine Model (Tested per JESD22-A115) | | Latch Up (Tested per JESD-78A; Class 2, Level A)100mA | | | #### **Thermal Information** | Thermal Resistance | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) | |--------------------------------|----------------------|----------------------| | DFN Package (Notes 3, 4) | . 44 | 5.5 | | Maximum Junction Temperature | (Plastic Packa | ge)+150°C | | Maximum Storage Temperature F | Range€ | 65°C to +150°C | | Ambient Temperature Range | 4 | 40°C to +125°C | | Operating Junction Temperature | Range4 | 40°C to +125°C | | Pb-Free Reflow Profile | | | | | | | #### **Recommended Operating Conditions** | Temperature | <br> | <br>-40°C to +125°C | |----------------|------|-----------------------| | Supply Voltage | <br> | <br>$\dots$ 3V to 36V | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 3. $\theta_{JA}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. - 4. For $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. **Electrical Specifications** $T_A = -40$ °C to +125°C, $V_{IN} = 3V$ to 36V, unless otherwise noted. Typical values are at $T_A = +25$ °C. Boldface limits apply over the junction temperature range, -40°C to +125°C | PARAMETER | SYMBOL | TEST CONDITIONS | MIN<br>(Note 7) | ТҮР | MAX<br>(Note 7) | UNITS | |------------------------------------------|------------------|------------------------------------------------------------|-----------------|-------|-----------------|-------| | SUPPLY VOLTAGE | 1 | | 1 | | • | ı | | V <sub>IN</sub> Voltage Range | V <sub>IN</sub> | | 3 | | 36 | V | | V <sub>IN</sub> Quiescent Supply Current | lα | V <sub>FB</sub> = 0.7V, SYNC = 0V, F <sub>SW</sub> = AVINO | | 80 | | μА | | V <sub>IN</sub> Shutdown Supply Current | I <sub>SD</sub> | EN = 0V, V <sub>IN</sub> =36V (Note 5) | | 1.8 | 2.5 | μA | | AVINO Voltage | AVINO | I <sub>OUT</sub> = 0mA | 4.8 | 5.15 | 5.5 | V | | | | V <sub>IN</sub> = 6V; I <sub>OUT</sub> = 10mA | 4.65 | 5 | 5.35 | V | | POWER-ON RESET | | | • | | • | | | AVINO POR Threshold | | Rising Edge | | 2.75 | 2.95 | V | | | | Falling Edge | 2.4 | 2.6 | | V | | OSCILLATOR | | | • | | • | • | | Nominal Switching Frequency | F <sub>SW</sub> | F <sub>SW</sub> = AVINO | 440 | 500 | 560 | kHz | | | | Resistor from $F_{SW}$ to GND = 340k $\Omega$ | 240 | 300 | 360 | kHz | | | | Resistor from $F_{SW}$ to GND = 32.4k $\Omega$ | | 2000 | | kHz | | Minimum Off-Time | t <sub>OFF</sub> | V <sub>IN</sub> = 3V | | 150 | | ns | | Minimum On-Time | t <sub>on</sub> | (Note 8) | | 90 | | ns | | F <sub>SW</sub> Voltage | $V_{FSW}$ | $R_{FSW} = 100k\Omega$ | 0.39 | 0.4 | 0.41 | V | | Synchronization Frequency | SYNC | | 300 | | 2000 | kHz | | SYNC Pulse Width | | | 100 | | | ns | | ERROR AMPLIFIER | ! | | • | | • | | | Error Amplifier Transconductance | gm | External Compensation | 165 | 230 | 295 | μA/V | | Gain | | Internal Compensation | | 50 | | μA/V | | FB Leakage Current | | V <sub>FB</sub> = 0.6V | | 1 | 100 | nA | | Current Sense Amplifier Gain | R <sub>T</sub> | | 0.54 | 0.6 | 0.66 | V/A | | FB Voltage | | T <sub>A</sub> = -40°C to +85°C | 0.589 | 0.599 | 0.606 | V | | | | T <sub>A</sub> = -40°C to +125°C | 0.589 | 0.599 | 0.609 | V | **Electrical Specifications** $T_A = -40$ °C to +1.25°C, $V_{IN} = 3V$ to 36V, unless otherwise noted. Typical values are at $T_A = +25$ °C. Boldface limits apply over the junction temperature range, -40°C to +1.25°C (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN<br>(Note 7) | ТҮР | MAX<br>(Note 7) | UNITS | |----------------------------------------|---------------------|-------------------------------------------------|-----------------|-------|-----------------|-----------------| | POWER-GOOD | • | - | | | ' | • | | Lower POK Threshold - VFB<br>Rising | | | | 90 | 94 | % | | Lower POK Threshold - VFB<br>Falling | | | 82.5 | 86 | | % | | Upper POK Threshold - VFB<br>Rising | | | | 116.5 | 120 | % | | Upper POK Threshold - VFB<br>Falling | | | 107 | 112 | | % | | POK Propagation Delay | | Percentage of the soft-start time | | 10 | | % | | POK Low Voltage | | $I_{SINK} = 3mA$ , $EN = AVINO$ , $V_{FB} = 0V$ | | 0.05 | 0.3 | V | | TRACKING AND SOFT-START | , | | | | | • | | Soft-Start Charging Current | I <sub>ss</sub> | | 1.5 | 2 | 2.5 | μА | | Internal Soft-Start Ramp Time | | EN/SS = AVINO | 1.7 | 2.4 | 3.1 | ms | | FAULT PROTECTION | • | • | • | | | | | Thermal Shutdown Temperature | T <sub>SD</sub> | Rising Threshold | | 150 | | °C | | | T <sub>HYS</sub> | Hysteresis | | 20 | | °C | | Current Limit Blanking Time | t <sub>ocon</sub> | | | 17 | | Clock<br>pulses | | Overcurrent and Auto Restart<br>Period | t <sub>ocoff</sub> | | | 8 | | SS cycle | | Positive Peak Current Limit | IPLIMIT | (Note 6) | 0.8 | 0.9 | 1 | А | | PFM Peak Current Limit | I <sub>PK_PFM</sub> | | 0.26 | 0.3 | 0.34 | А | | Zero Cross Threshold | | | | 10 | | mA | | Negative Current Limit | INLIMIT | (Note 6) | -0.46 | -0.40 | -0.34 | Α | | POWER MOSFET | , | | | | | • | | High-side | R <sub>HDS</sub> | I <sub>SW</sub> = 100mA, AVINO = 5V | | 450 | 600 | mΩ | | Low-side | R <sub>LDS</sub> | I <sub>SW</sub> = 100mA, AVINO = 5V | | 250 | 330 | mΩ | | SW Leakage Current | | EN = SW = 0V | | | 300 | nA | | SW Rise Time | t <sub>RISE</sub> | V <sub>IN</sub> = 36V | | 10 | | ns | | EN/SYNC | , | | | | | • | | Input Threshold | | Falling Edge, Logic Low | 0.4 | 1 | | V | | | | Rising Edge, Logic High | | 1.2 | 1.4 | V | | EN Logic Input Leakage Current | | EN = 0V/36V | -0.5 | | 0.5 | μΑ | | SYNC Logic Input Leakage | | SYNC = 0V | | 10 | 100 | nA | | Current | | SYNC = 5V | | 1.0 | 1.3 | μА | #### NOTES: - 5. Test Condition: $V_{IN}$ = 36V, FB forced above regulation point (0.6V), no switching, and power MOSFET gate charging current not included. - 6. Established by both current sense amplifier gain test and current sense amplifier output test @ $I_L$ = 0A. - 7. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 8. Minimum On-Time required to maintain loop stability. FIGURE 5. EFFICIENCY vs LOAD, PFM, $V_{OUT} = 5V$ FIGURE 7. EFFICIENCY vs LOAD, PFM, $V_{OUT} = 3.3V$ FIGURE 6. EFFICIENCY vs LOAD, PWM, $V_{OUT} = 5V$ FIGURE 8. EFFICIENCY vs LOAD, PWM, V<sub>OUT</sub> = 3.3V FIGURE 10. EFFICIENCY vs LOAD, PWM, $V_{OUT} = 1.8V$ FIGURE 11. $V_{OUT}$ regulation vs LOAD, PWM, $V_{OUT} = 5V$ FIGURE 13. $V_{OUT}$ regulation vs Load, PWM, $V_{OUT} = 3.3V$ FIGURE 15. $V_{OUT}$ regulation vs Load, PWM, $V_{OUT} = 1.8V$ FIGURE 12. $V_{OUT}$ REGULATION vs LOAD, PFM, $V_{OUT} = 5V$ FIGURE 14. $V_{OUT}$ regulation vs LOAD, PFM, $V_{OUT}$ = 3.3V FIGURE 16. $V_{OUT}$ regulation vs LOAD, PFM, $V_{OUT}$ = 1.8V September 3, 2014 100 95 90 85 80 75 70 65 60 55 50 <sub>0</sub> **EFFICIENCY (%)** FIGURE 19. EFFICIENCY vs LOAD, PFM, $V_{OUT} = 3.3V$ 0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50 **OUTPUT LOAD (A)** FIGURE 21. EFFICIENCY vs LOAD, PFM, $V_{OUT} = 1.8V$ FIGURE 18. EFFICIENCY vs LOAD, PWM, $V_{OUT} = 5V$ FIGURE 20. EFFICIENCY vs LOAD, PWM, Vout = 3.3V FIGURE 22. EFFICIENCY vs LOAD, PWM, $V_{OUT} = 1.8V$ FIGURE 24. EFFICIENCY vs LOAD, PFM, Vout = 3.3V FIGURE 25. EFFICIENCY vs LOAD, PFM, $V_{OUT} = 5V$ FIGURE 26. $V_{OUT}$ regulation vs LOAD, PWM, $V_{OUT} = 5V$ FIGURE 27. $V_{OUT}$ regulation vs LOAD, PFM, $V_{OUT} = 5V$ FIGURE 28. $V_{OUT}$ regulation vs Load, PWM, $V_{OUT} = 3.3V$ FIGURE 30. $V_{OUT}$ regulation vs Load, PWM, $V_{OUT} = 1.8V$ FIGURE 29. $V_{OUT}$ regulation vs LOAD, PFM, $V_{OUT}$ = 3.3V FIGURE 31. $V_{OUT}$ regulation vs LOAD, PFM, $V_{OUT}$ = 1.8V ## **Typical Performance Curves** FIGURE 32. START-UP AT NO LOAD, PFM FIGURE 33. START-UP AT NO LOAD, PWM ## **Typical Performance Curves** FIGURE 34. SHUTDOWN IN NO LOAD, PFM FIGURE 35. SHUTDOWN AT NO LOAD, PWM FIGURE 36. START-UP AT 500mA, PWM FIGURE 37. SHUTDOWN AT 500mA, PWM FIGURE 38. START-UP AT 500mA, PFM FIGURE 39. SHUTDOWN AT 500mA, PFM September 3, 2014 SW 20V/DIV ## **Typical Performance Curves** FIGURE 42. STEADY STATE AT NO LOAD, PFM FIGURE 44. STEADY STATE AT 500mA LOAD, PWM FIGURE 45. LIGHT LOAD OPERATION AT 20mA, PFM ## **Typical Performance Curves** FIGURE 46. LIGHT LOAD OPERATION AT 20mA, PWM FIGURE 47. LOAD TRANSIENT, PFM FIGURE 48. LOAD TRANSIENT, PWM FIGURE 49. PFM TO PWM TRANSITION FIGURE 50. OVERCURRENT PROTECTION, PWM FIGURE 51. OVERCURRENT PROTECTION HICCUP, PWM ## **Typical Performance Curves** $V_{\rm IN}$ = 24V, $V_{\rm OUT}$ = 3.3V, $F_{SW}$ = 800kHz, $T_A$ = +25°C. (Continued) FIGURE 52. SYNC AT 500mA LOAD, PWM FIGURE 53. NEGATIVE CURRENT LIMIT, PWM FIGURE 54. NEGATIVE CURRENT LIMIT RECOVERY, PWM FIGURE 55. OVER-TEMPERATURE PROTECTION, PWM ## **Functional Block Diagram** ## **Functional Description** The ER3105DI combines a synchronous buck PWM controller with integrated power switches. The buck controller drives internal high-side and low-side N-channel MOSFETs to deliver load current up to 500mA. The buck regulator can operate from an unregulated DC source, such as a battery, with a voltage ranging from +3V to +36V. An internal LDO provides bias to the low voltage portions of the IC. Peak current mode control is utilized to simplify feedback loop compensation and reject input voltage variation. User selectable internal feedback loop compensation further simplifies design. The ER3105DI switches at a default 500kHz. The buck regulator is equipped with an internal current sensing circuit and the peak current limit threshold is typically set at 0.9A. #### **Power-On Reset** The ER3105DI automatically initializes upon receipt of the input power supply and continually monitors the EN pin state. If EN is held below its logic rising threshold the IC is held in shutdown and consumes typically 1µA from the PVIN supply. If EN exceeds its logic rising threshold, the regulator will enable the bias LDO and begin to monitor the AVINO pin voltage. When the AVINO pin voltage clears its rising POR threshold the controller will initialize the switching regulator circuits. If AVINO never clears the rising POR threshold, the controller will not allow the switching regulator to operate. If AVINO falls below its falling POR threshold while the switching regulator is operating, the switching regulator will be shut down until AVINO returns. #### **Soft Start** To avoid large in-rush current, $V_{OUT}$ is slowly increased at startup to its final regulated value. Soft-start time is determined by the SS pin connection. If SS is pulled to AVINO, an internal 2ms timer is selected for soft-start. For other soft-start times, simply connect a capacitor from SS to GND. In this case, a $2\mu A$ current pulls up the SS voltage and the FB pin will follow this ramp until it reaches the 600mV reference level. Soft-start time for this case is described by Equation 1: Time(ms) = $$C(nF)*0.3$$ (EQ. 1) #### Power-OK POK is the open-drain output of a window comparator that continuously monitors the buck regulator output voltage via the FB pin. POK is actively held low when EN is low and during the buck regulator soft-start period. After the soft-start period completes, POK becomes high impedance provided the FB pin is within the range specified in the "Electrical Specifications" on page 3. Should FB exit the specified window, POK will be pulled low until FB returns. Over-temperature faults also force POK low until the fault condition is cleared by an attempt to soft-start. There is an internal $5M\Omega$ internal pull-up resistor. #### **PWM Control Scheme** The ER3105DI employs peak current-mode pulse-width modulation (PWM) control for fast transient response and pulse-by-pulse current limiting, as shown in the "Functional Block Diagram" on page 16. The current loop consists of the current sensing circuit, slope compensation ramp, PWM comparator, oscillator and latch. Current sense transresistance is typically 600 mV/A and slope compensation rate, Se, is typically 450 mV/T where T is the switching cycle period. The control reference for the current loop comes from the error amplifier's output ( $V_{\text{COMP}}$ ). A PWM cycle begins when a clock pulse sets the PWM latch and the upper FET is turned on. Current begins to ramp up in the upper FET and inductor. This current is sensed ( $V_{CSA}$ ), converted to a voltage and summed with the slope compensation signal. This combined signal is compared to $V_{COMP}$ and when the signal is equal to $V_{COMP}$ , the latch is reset. Upon latch reset the upper FET is turned off and the lower FET turned on allowing current to ramp down in the inductor. The lower FET will remain on until the clock initiates another PWM cycle. Figure 56 shows the typical operating waveforms during the PWM operation. The dotted lines illustrate the sum of the current sense and slope compensation signal. Output voltage is regulated as the error amplifier varies $V_{COMP}$ and thus output inductor current. The error amplifier is a trans-conductance type and its output (COMP) is terminated with a series RC network to GND. This termination is internal (150k/54pF) if the COMP pin is tied to AVINO. Additionally, the trans-conductance for COMP = AVINO is 50 $\mu$ s vs 220 $\mu$ s for external RC connection. Its non-inverting input is internally connected to a 600mV reference voltage and its inverting input is connected to the output voltage via the FB pin and its associated divider network. #### **Light Load Operation** At light loads, converter efficiency may be improved by enabling variable frequency operation (PFM). Connecting the SYNC pin to GND will allow the controller to choose such operation automatically when the load current is low. Figure 57 shows the DCM operation. The IC enters the DCM mode of operation when 8 consecutive cycles of inductor current crossing zero are detected. This corresponds to a load current equal to 1/2 the peak-to-peak inductor ripple current and set by the following Equation 2: $$I_{OUT} = \frac{V_{OUT}(1-D)}{2LF_{SW}}$$ (EQ. 2) September 2014 Altera Corporation ER3105DI 500mA Wide VIN Synchronous Buck Regulator where D = duty cycle, $F_{SW}$ = switching frequency, L = inductor value, $I_{OUT}$ = output loading current, $V_{OUT}$ = output voltage. While operating in PFM mode, the regulator controls the output voltage with a simple comparator and pulsed FET current. A comparator signals the point at which FB is equal to the 600mV reference at which time the regulator begins providing pulses of current until FB is moved above the 600mV reference by 1%. The current pulses are approximately 300mA and are issued at a frequency equal to the converters programmed PWM operating frequency. FIGURE 57. DCM MODE OPERATION WAVEFORMS Due to the pulsed current nature of PFM mode, the converter can supply limited current to the load. Should load current rise beyond the limit, VOUT will begin to decline. A second comparator signals an FB voltage 1% lower than the 600mV reference and forces the converter to return to PWM operation. #### **Output Voltage Selection** The regulator output voltage is easily programmed using an external resistor divider to scale $V_{OUT}$ relative to the internal reference voltage. The scaled voltage is applied to the inverting input of the error amplifier; refer to Figure 57. The output voltage programming resistor, $R_3$ , depends on the value chosen for the feedback resistor, $R_2$ , and the desired output voltage, $V_{OUT}$ , of the regulator. Equation 3 describes the relationship between $V_{OUT}$ and resistor values. $$R_3 = \frac{R_2 x 0.6 V}{V_{OUT} - 0.6 V}$$ (EQ. 3) If the desired output voltage is 0.6V, then $R_3$ is left unpopulated and $R_2$ is 0?. FIGURE 58. EXTERNAL RESISTOR DIVIDER ## **Protection Features** The ER3105DI is protected from overcurrent, negative overcurrent and over-temperature. The protection circuits operate automatically. #### **Overcurrent Protection** During PWM on-time, current through the upper FET is monitored and compared to a nominal 0.9A peak overcurrent limit. In the event that current reaches the limit, the upper FET will be turned off until the next switching cycle. In this way, FET peak current is always well limited. If the overcurrent condition persists for 17 sequential clock cycles, the regulator will begin its hiccup sequence. In this case, both FETS will be turned off and POK will be pulled low. This condition will be maintained for 8 soft-start periods after which, the regulator will attempt a normal soft-start. Should the output fault persist, the regulator will repeat the hiccup sequence indefinitely. There is no danger even if the output is shorted during soft-start. If $V_{OUT}$ is shorted very quickly, FB may collapse below $5/8^{ths}$ of its target value before 17 cycles of overcurrent are detected. The ER3105DI recognizes this condition and will begin to lower its switching frequency proportional to the FB pin voltage. This insures that under no circumstance (even with $V_{OUT}$ near 0V) will the inductor current run away. #### **Negative Current Limit** Should an external source somehow drive current into $V_{OUT}$ , the controller will attempt to regulate $V_{OUT}$ by reversing its inductor current to absorb the externally sourced current. In the event that the external source is low impedance, current may be reversed to unacceptable levels and the controller will initiate its negative current limit protection. Similar to normal overcurrent, the negative current protection is realized by monitoring the current through the lower FET. When the valley point of the inductor current reaches negative current limit, the lower FET is turned off and the upper FET is forced on until current reaches the **POSITIVE** current limit or an internal clock signal is issued. At this point, the lower FET is allowed to operate. Should the current again be pulled to the negative limit on the next cycle, the upper FET will again be forced on and current will be forced to $1/6^{th}$ of the positive current limit. At this point the controller will turn off both FET's and wait for COMP to indicate return to normal operation. During this time, the controller will apply a $100\Omega$ load from SW to PGND and attempt to discharge the output. Negative current limit is a pulse-by-pulse style operation and recovery is automatic. Negative current limit protection is disabled in PFM operating mode because reverse current is not allowed to build due to the diode emulation behavior of the lower FET. #### **Over-Temperature Protection** Over-temperature protection limits maximum junction temperature in the ER3105DI. When junction temperature $(T_J)$ exceeds +150°C, both FET's are turned off and the controller waits for temperature to decrease by approximately 20°C. During this time POK is pulled low. When temperature is within an acceptable range, the controller will initiate a normal soft-start sequence. For continuous operation, the +125°C junction temperature rating should not be exceeded. #### **Boot Undervoltage Protection** If the Boot capacitor voltage falls below 1.8V, the Boot undervoltage protection circuit will turn on the lower FET for 400ns to recharge the capacitor. This operation may arise during long periods of no switching such as PFM no load situations. In PWM operation near dropout ( $V_{\rm IN}$ near $V_{\rm OUT}$ ), the regulator may hold the upper FET on for multiple clock cycles. To prevent the boot capacitor from discharging, the lower FET is forced on for approximately 200ns every 10 clock cycles. ## **Application Guidelines** #### Simplifying the Design While the ER3105DI offers user programmed options for most parameters, the easiest implementation with fewest components involves selecting internal settings for SS, COMP and FSW. Table 1 on page 4 provides component value selections for a variety of output voltages and will allow the designer to implement solutions with a minimum of effort. #### **Operating Frequency** The ER3105DI operates at a default switching frequency of 500kHz if $F_{SW}$ is tied to AVINO. Tie a resistor from $F_{SW}$ to GND to program the switching frequency from 300kHz to 2MHz, as shown in Equation 4. $$R_{FSW}[\,k\Omega]\,=\,108.75k\Omega^*(t-0.2\mu s\,)/\,\,\,1\mu s \tag{EQ. 4} \label{eq:eq. 4}$$ Where: t is the switching period in us. FIGURE 59. $R_{FSW}$ SELECTION vs $F_{SW}$ #### **Synchronization Control** The frequency of operation can be synchronized up to 2MHz by an external signal applied to the SYNC pin. The rising edge on the SYNC triggers the rising edge of SW. To properly sync, the external source must be at least 10% greater than the programmed free running IC frequency. #### **Output Inductor Selection** The inductor value determines the converter's ripple current. Choosing an inductor current requires a somewhat arbitrary choice of ripple current, $\Delta I$ . A reasonable starting point is 30% of total load current. The inductor value can then be calculated using Equation 5: $$L = \frac{V_{\text{IN}} - V_{\text{OUT}}}{\text{FSW x DI}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}}$$ (EQ. 5) Increasing the value of inductance reduces the ripple current and thus, the ripple voltage. However, the larger inductance value may reduce the converter's response time to a load transient. The inductor current rating should be such that it will not saturate in overcurrent conditions. For typical ER3105DI applications, inductor values generally lies in the $10\mu H$ to $47\mu H$ range. In general, higher $V_{OUT}$ will mean higher inductance. #### **Buck Regulator Output Capacitor Selection** An output capacitor is required to filter the inductor current. The current mode control loop allows the use of low ESR ceramic capacitors and thus supports very small circuit implementations on the PC board. Electrolytic and polymer capacitors may also be used. While ceramic capacitors offer excellent overall performance and reliability, the actual in-circuit capacitance must be considered. Ceramic capacitors are rated using large peak-to-peak voltage swings and with no DC bias. In the DC/DC converter application, these conditions do not reflect reality. As a result, the actual capacitance may be considerably lower than the advertised value. Consult the manufacturers data sheet to determine the actual in-application capacitance. Most manufacturers publish capacitance vs DC bias so that this effect can be easily accommodated. The effects of AC voltage are not frequently published, but an assumption of ~20% further reduction will generally suffice. The result of these considerations may mean an effective capacitance 50% lower than nominal and this value should be used in all design calculations. Nonetheless, ceramic capacitors are a very good choice in many applications due to their reliability and extremely low ESR. The following equations allow calculation of the required capacitance to meet a desired ripple voltage level. Additional capacitance may be used. For the ceramic capacitors (low ESR): $$V_{OUTripple} = \frac{\Delta I}{8*F_{SW}*C_{OUT}}$$ (EQ. 6) where $\Delta I$ is the inductor's peak-to-peak ripple current, $F_{SW}$ is the switching frequency and $C_{OUT}$ is the output capacitor. If using electrolytic capacitors then: $$V_{OUTripple} = \Delta I^*ESR$$ (EQ. 7) #### **Loop Compensation Design** When COMP is not connected to AVINO, the COMP pin is active for external loop compensation. The ER3105DI uses constant frequency peak current mode control architecture to achieve a fast loop transient response. An accurate current sensing pilot device in parallel with the upper MOSFET is used for peak current control signal and overcurrent protection. The inductor is not considered as a state variable since its peak current is constant, and the system becomes a single order system. It is much easier to design a type II compensator to stabilize the loop than to implement voltage mode control. Peak current mode control has an inherent input voltage feed-forward function to achieve good line regulation. Figure 60 shows the small signal model of the synchronous buck regulator. FIGURE 60. SMALL SIGNAL MODEL OF SYNCHRONOUS BUCK REGULATOR FIGURE 61. TYPE II COMPENSATOR Figure 61 shows the type II compensator and its transfer function is expressed, as shown in Equation 8: $$A_{v}(S) = \frac{\hat{v}_{COMP}}{\hat{v}_{FB}} = \frac{GM \cdot R_{3}}{(C_{6} + C_{7}) \cdot (R_{2} + R_{3})} \cdot \frac{\left(1 + \frac{S}{\omega_{cz1}}\right)\left(1 + \frac{S}{\omega_{cz2}}\right)}{S\left(1 + \frac{S}{\omega_{cp1}}\right)\left(1 + \frac{S}{\omega_{cp2}}\right)}$$ (EQ. 8) where, $$\omega_{cz1} = \frac{1}{R_6 C_6}, \ \omega_{cz2} = \frac{1}{R_2 C_3}, \ \omega_{cp1} = \frac{C_6 + C_7}{R_6 C_6 C_7}, \ \omega_{cp2} = \frac{R_2 + R_3}{C_3 R_2 R_3}$$ Compensator design goal: High DC gain Choose Loop bandwidth f<sub>c</sub> less than 100kHz Gain margin: >10dB Phase margin: >40° The compensator design procedure is as follows: The loop gain at crossover frequency of $f_c$ has a unity gain. Therefore, the compensator resistance $R_6$ is determined by Equation 9. $$R_{6} = \frac{2\pi f_{c} V_{o} C_{o} R_{t}}{GM \cdot V_{FB}} = 27.3 \times 10^{3} \cdot f_{c} V_{o} C_{o}$$ (EQ. 9) Where GM is the trans-conductance, $g_m$ , of the voltage error amplifier in each phase. Compensator capacitor $C_6$ is then given by Equation 10. $$C_6 = \frac{R_0 C_0}{R_6} = \frac{V_0 C_0}{I_0 R_6}, C_7 = \max(\frac{R_c C_0}{R_6}, \frac{1}{\pi f_{SW} R_6})$$ (EQ. 10) Put one compensator pole at zero frequency to achieve high DC gain, and put another compensator pole at either ESR zero frequency or half switching frequency, whichever is lower in Equation 10. An optional zero can boost the phase margin. $Q_{ZZ}$ is a zero due to $R_2$ and $C_3$ . Put compensator zero 2 to 5 times f<sub>c</sub> $$C_3 = \frac{1}{\pi f_c R_2}$$ (EQ. 11) Example: $V_{IN}$ = 12V, $V_O$ = 5V, $I_O$ = 500mA, $f_{SW}$ = 500kHz, $R_2$ = 90.9kQ, $C_o$ = 22 $\mu$ F/5m?, L = 39 $\mu$ H, $f_c$ = 50kHz, then compensator resistance $R_6$ : $$R_6 = 27.3 \times 10^3 \cdot 50 \text{kHz} \cdot 5 \text{V} \cdot 22 \mu \text{F} = 150.2 \text{k}\Omega$$ (EQ. 12) It is acceptable to use $150k\Omega$ as the closest standard value for $R_6$ . $$C_6 = \frac{5 \text{V} \cdot 22 \mu \text{F}}{500 \,\text{mA} \cdot 150 \text{k} \Omega} = 1.46 \,\text{nF}$$ (EQ. 13) $$C_7 = max(\frac{5m\Omega \cdot 22\mu F}{150k\Omega}, \frac{1}{\pi \cdot 500kHz \cdot 150k\Omega}) = (0.7pF, 4.2pF, 2.2pF, 2$$ It is also acceptable to use the closest standard values for $C_6$ and $C_7$ . There is approximately 3pF parasitic capacitance from $V_{COMP}$ to GND; Therefore, $C_7$ is optional. Use $C_6$ = 1500pF and $C_7$ = OPEN. $$C_3 = \frac{1}{\pi \cdot 50 \,\text{kHz} \cdot 90.9 \,\text{k}\Omega} = 70 \,\text{pF}$$ (EQ. 15) Use $C_3$ = 68pF. Note that $C_3$ may increase the loop bandwidth from previous estimated value. Figure 62 shows the simulated voltage loop gain. It is shown that it has a 75kHz loop bandwidth with a 61° phase margin and 6dB gain margin. It may be more desirable to achieve an increased gain margin. This can be accomplished by lowering $R_6$ by 20% to 30%. In practice, ceramic capacitors have significant derating on voltage and temperature, depending on the type. Please refer to the ceramic capacitor datasheet for more details. #### **Layout Considerations** Proper layout of the power converter will minimize EMI and noise and insure first pass success of the design. PCB layouts are available from Altera. In addition, Figure 63 will make clear the important points in PCB layout. In reality, PCB layout of the ER3105DI is quite simple. A multi-layer printed circuit board with GND plane is recommended. Figure 63 shows the connections of the critical components in the converter. Note that capacitors $C_{\rm IN}$ and $C_{\rm OUT}$ could each represent multiple physical capacitors. The most critical connections are to tie the PGND pin to the package GND pad and then use vias to directly connect the GND pad to the system GND plane. This connection of the GND pad to system plane insures a low impedance path for all return current, as well as an excellent thermal path to dissipate heat. With this connection made, place the high frequency MLCC input capacitor near the PVIN pin and use vias directly at the capacitor pad to tie the capacitor to the system GND plane. The boot capacitor is easily placed on the PCB side opposite the controller IC and 2 vias directly connect the capacitor to BOOT and SW. Place a $1\mu F$ MLCC near the AVINO pin and directly connect its return with a via to the system GND plane. Place the feedback divider close to the FB pin and do not route any feedback components near SW or BOOT. If external components are used for SS, COMP or FSW the same advice applies. FIGURE 63. PRINTED CIRCUIT BOARD POWER PLANES AND ISLANDS ## **Document Revision History** The table lists the revision history for this document. | Date | Version | Changes | |----------------|---------|---------------------------------------------------| | September 2014 | 1.1 | Corrected y-axis label on Figures 1722 inclusive. | | March 2014 | 1.0 | Initial release. | September 3, 2014 ## Package Outline Drawing L12.4x3 12 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 2, 7/10 #### TYPICAL RECOMMENDED LAND PATTERN DETAIL "X" #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance: Decimal ± 0.05 5.\ Tiebar shown (if present) is a non-functional feature. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. 7. Compliant to JEDEC MO-229 V4030D-4 issue E.