## **ON Semiconductor** ## Is Now To learn more about onsemi™, please visit our website at www.onsemi.com onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, # Voltage Regulator - Low Dropout, On/Off Control 300 mA ## MC33375, NCV33375 Series The MC33375 series are micropower low dropout voltage regulators available in a wide variety of output voltages as well as packages, SOT-223 and SOP-8. These devices feature a very low quiescent current and are capable of supplying output currents up to 300 mA. Internal current and thermal limiting protection are provided by the presence of a short circuit at the output and an internal thermal shutdown circuit. The MC33375 has a control pin that allows a logic level signal to turn-off or turn-on the regulator output. Due to the low input-to-output voltage differential and bias current specifications, these devices are ideally suited for battery powered computer, consumer, and industrial equipment where an extension of useful battery life is desirable. #### Features: - Low Quiescent Current (0.3 μA in OFF mode; 125 μA in ON mode) - Low Input-to-Output Voltage Differential of 25 mV at I<sub>O</sub> = 10 mA, and 260 mV at I<sub>O</sub> = 300 mA - Extremely Tight Line and Load Regulation - Stable with Output Capacitance of only 0.33 $\mu F$ for 2.5 V Output Voltage - Internal Current and Thermal Limiting - Logic Level ON/OFF Control - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These are Pb-Free Devices Figure 1. Simplified Block Diagram ON Semiconductor® www.onsemi.com ## LOW DROPOUT MICROPOWER VOLTAGE REGULATOR A = Assembly Location Y = Year M = Date Code L = Wafer Lot W = Work Week xx = Voltage Version= Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet. ### **PIN CONNECTIONS** ### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------|--------------| | Input Voltage | V <sub>CC</sub> | 13 | Vdc | | Power Dissipation and Thermal Characteristics $T_{\Delta} = 25^{\circ}C$ | | | | | Maximum Power Dissipation Case 751 (SOP-8) D Suffix | $P_{D}$ | Internally Limited | W | | Thermal Resistance, Junction-to-Ambient Thermal Resistance, Junction-to-Case Case 318E (SOT-223) ST Suffix | $egin{array}{c} R_{ heta JA} \ R_{ heta JC} \end{array}$ | 160<br>25 | °C/W<br>°C/W | | Thermal Resistance, Junction-to-Air Thermal Resistance, Junction-to-Case | $R_{ hetaJA} \ R_{ hetaJC}$ | 245<br>15 | °C/W | | Output Current | I <sub>O</sub> | 300 | mA | | Maximum Junction Temperature | T <sub>J</sub> | 150 | °C | | Operating Ambient Temperature Range | T <sub>A</sub> | – 40 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | – 65 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ## **ELECTRICAL CHARACTERISTICS** ( $C_L = 1.0 \mu F$ , $T_A = 25 ^{\circ} C$ , for min/max values $T_J = -40 ^{\circ} C$ to +125 $^{\circ} C$ , Note 1) | | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------|--------------------------------------|-------------------------------------------|-------| | Output Voltage<br>1.8 V Suffix<br>2.5 V Suffix<br>3.0 V Suffix<br>3.3 V Suffix<br>5.0 V Suffix | $I_O = 0$ mA to 250 mA $T_A = 25^{\circ}\text{C}$ , $V_{in} = [V_O + 1] \text{ V}$ | Vo | 1.782<br>2.475<br>2.970<br>3.267<br>4.950 | 1.80<br>2.50<br>3.00<br>3.30<br>5.00 | 1.818<br>2.525<br>3.030<br>3.333<br>5.05 | Vdc | | 1.8 V Suffix<br>2.5 V Suffix<br>3.0 V Suffix<br>3.3 V Suffix<br>5.0 V Suffix | $V_{in}$ = [V <sub>O</sub> + 1] V, 0 < I <sub>O</sub> < 100 mA 2% Tolerance from T <sub>J</sub> = -40 to +125°C | | 1.764<br>2.450<br>2.940<br>3.234<br>4.900 | -<br>-<br>-<br>- | 1.836<br>2.550<br>3.060<br>3.366<br>5.100 | | | Line Regulation | $V_{in}$ = [ $V_O$ + 1] V to 12 V, $I_O$ = 250 mA, All Suffixes $T_A$ = 25°C | Reg <sub>line</sub> | - | 2.0 | 10 | mV | | Load Regulation | $V_{in}$ = [ $V_O$ + 1] $V$ , $I_O$ = 0 mA to 250 mA, All Suffixes $T_A$ = 25°C | Reg <sub>load</sub> | - | 5.0 | 25 | mV | | Dropout Voltage (N $I_O = 10 \text{ mA}$ $I_O = 100 \text{ mA}$ $I_O = 250 \text{ mA}$ $I_O = 300 \text{ mA}$ | Note 3) $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | V <sub>in</sub> – V <sub>O</sub> | -<br>-<br>- | 25<br>115<br>220<br>260 | 100<br>200<br>400<br>500 | mV | | Ripple Rejection (1 | I20 Hz) V <sub>in(peak-peak)</sub> = [V <sub>O</sub> + 1.5] V to [V <sub>O</sub> + 5.5] V | - | 65 | 75 | - | dB | | Output Noise Volta $C_L = 1.0 \mu F$ $C_L = 200 \mu F$ | age<br>I <sub>O</sub> = 50 mA (10 Hz to 100 kHz) | V <sub>n</sub> | - | 160<br>46 | -<br>- | μVrms | | CURRENT PARA | AMETERS | | | | | | | Quiescent Current | ON Mode $V_{in} = [V_O + 1] V, I_O = 0 \text{ mA}$ | $I_{QOn}$ | - | 125 | 200 | μΑ | | Quiescent Current | OFF Mode | I <sub>QOff</sub> | - | 0.3 | 4.0 | μΑ | | Quiescent Current<br>3.0 V Suffix<br>3.3 V Suffix<br>5.0 V Suffix | ON Mode SAT $V_{in} = [V_O - 0.5] V$ , $I_O = 0$ mA (Notes 2, 4) | I <sub>QSAT</sub> | -<br>-<br>- | 1500<br>1500<br>1500 | 2000<br>2000<br>2000 | μΑ | | Current Limit | $V_{in} = [V_O + 1] V, V_O Shorted$ | I <sub>LIMIT</sub> | - | 450 | - | mA | | ON/OFF INPUTS | | | | | | | | Logic "0" (Regul | ge ator On) $V_{out} = V_O \pm 2\%$ ator Off) $V_{out} < 0.03 \text{ V}$ ator Off) $V_{out} < 0.05 \text{ V}$ (1.8 V Option) | V <sub>CTRL</sub> | 2.4<br>-<br>- | -<br>-<br>- | -<br>0.5<br>0.3 | V | <sup>1.</sup> Low duty pulse techniques are used during test to maintain junction temperature as close to ambient as possible. 150 °С THERMAL SHUTDOWN Thermal Shutdown Quiescent Current is measured where the PNP pass transistor is in saturation. V<sub>in</sub> = [V<sub>O</sub> – 0.5] V guarantees this condition. For 1.8 V version V<sub>DO</sub> is constrained by the minimum input voltage of 2.5 V. <sup>4.</sup> For 1.8 V and 2.5 V versions, I<sub>QSAT</sub> is constrained by the minimum input voltage of 2.5 V. #### **DEFINITIONS** **Load Regulation** – The change in output voltage for a change in load current at constant chip temperature. **Dropout Voltage** – The input/output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. Measured when the output drops 100 mV below its nominal value (which is measured at 1.0 V differential), dropout voltage is affected by junction temperature, load current and minimum input supply requirements. **Output Noise Voltage** – The RMS AC voltage at the output with a constant load and no input ripple, measured over a specified frequency range. **Maximum Power Dissipation** – The maximum total dissipation for which the regulator will operate within specifications. **Quiescent Current** – Current which is used to operate the regulator chip and is not delivered to the load. **Line Regulation** – The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. **Maximum Package Power Dissipation** – The maximum package power dissipation is the power dissipation level at which the junction temperature reaches its maximum value i.e. $150^{\circ}$ C. The junction temperature is rising while the difference between the input power ( $V_{CC} \times I_{CC}$ ) and the output power ( $V_{out} \times I_{out}$ ) is increasing. Depending on ambient temperature, it is possible to calculate the maximum power dissipation and so the maximum current as following: $$Pd = \frac{T_J - T_A}{R_{\theta, JA}}$$ The maximum operating junction temperature $T_J$ is specified at 150°C, if $T_A = 25$ °C, then $P_D$ can be found. By neglecting the quiescent current, the maximum power dissipation can be expressed as: $$I_{out} = \frac{P_D}{V_{CC} - V_{out}}$$ The thermal resistance of the whole circuit can be evaluated by deliberately activating the thermal shutdown of the circuit (by increasing the output current or raising the input voltage for example). Then you can calculate the power dissipation by subtracting the output power from the input power. All variables are then well known: power dissipation, thermal shutdown temperature (150°C for MC33375) and ambient temperature. $$R_{\theta JA} = \frac{T_J - T_A}{P_D}$$ Figure 2. Line Transient Response Figure 3. Line Transient Response **Figure 4. Load Transient Response** Figure 5. Load Transient Response Figure 6. Output Voltage versus Input Voltage Figure 7. Dropout Voltage versus Output Current Figure 8. Dropout Voltage versus Temperature Figure 9. Ground Pin Current versus Input Voltage Figure 10. Ground Pin Current versus Ambient Temperature Figure 11. Output Voltage versus Ambient Temperature ( $V_{in} = V_{out} + 1V$ ) Figure 12. Output Voltage versus Ambient Temperature (V<sub>in</sub> = 12 V) Figure 13. Ripple Rejection Figure 14. Ripple Rejection Figure 15. Enable Transient ## 1.8 V Option Figure 16. Output Voltage versus Temperature Figure 17. Output Voltage versus Input Voltage Figure 18. Ground Current versus Load Current Figure 19. Quiescent Current versus Input Voltage Figure 20. PSRR versus Frequency Figure 21. Enable Response Figure 22. Load Transient Response #### **APPLICATIONS INFORMATION** Figure 23. Typical Application Circuit The MC33375 regulators are designed with internal current limiting and thermal shutdown making them user-friendly. Figure 15 is a typical application circuit. The output capability of the regulator is in excess of 300 mA, with a typical dropout voltage of less than 260 mV. Internal protective features include current and thermal limiting. #### **EXTERNAL CAPACITORS** These regulators require only a 0.33 µF (or greater) capacitance between the output and ground for stability for 1.8 V, 2.5 V, 3.0 V, and 3.3 V output voltage options. Output voltage options of 5.0 V require only 0.22 µF for stability. The output capacitor must be mounted as close as possible to the MC33375. If the output capacitor must be mounted further than two centimeters away from the MC33375, then a larger value of output capacitor may be required for stability. A value of 0.68 µF or larger is recommended. Most type of aluminum, tantalum, or multilayer ceramic will perform adequately. Solid tantalums or appropriate multilayer ceramic capacitors are recommended for operation below 25°C. An input bypass capacitor is recommended to improve transient response or if the regulator is connected to the supply input filter with long wire lengths, more than 4 inches. This will reduce the circuit's sensitivity to the input line impedance at high frequencies. A 0.33 $\mu F$ or larger tantalum, mylar, ceramic, or other capacitor having low internal impedance at high frequencies should be chosen. The bypass capacitor should be mounted with shortest possible lead or track length directly across the regulator's input terminals. Figure 16 shows the ESR that allows the LDO to remain stable for various load currents. Figure 24. ESR for Vout = 3.0V Applications should be tested over all operating conditions to insure stability. #### THERMAL PROTECTION Internal thermal limiting circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated, typically at 150°C, the output is disabled. There is no hysteresis built into the thermal protection. As a result the output will appear to be oscillating during thermal limit. The output will turn off until the temperature drops below the 150°C then the output turns on again. The process will repeat if the junction increases above the threshold. This will continue until the existing conditions allow the junction to operate below the temperature threshold. Thermal limit is not a substitute for proper heatsinking. The internal current limit will typically limit current to 450 mA. If during current limit the junction exceeds 150°C, the thermal protection will protect the device also. **Current limit is not a substitute for proper heatsinking.** #### **OUTPUT NOISE** In many applications it is desirable to reduce the noise present at the output. Reducing the regulator bandwidth by increasing the size of the output capacitor will reduce the noise on the MC33375. #### **ON/OFF PIN** When this pin is pulled low, the MC33375 is off. This pin should not be left floating. The pin should be pulled high for the MC33375 to operate. Figure 25. SOT-223 Thermal Resistance and Maximum Power Dissipation versus P.C.B. Copper Length Figure 26. SOP-8 Thermal Resistance and Maximum Power Dissipation versus P.C.B. Copper Length #### **ORDERING INFORMATION** | Device | Type | Operating<br>Temperature Range,<br>Tolerance | Package | Shipping <sup>†</sup> | |-------------------|--------------------------|---------------------------------------------------|----------------------|-----------------------| | MC33375ST-1.8T3G | 1.8 V | | SOT-223 | • | | NCV33375ST1.8T3G* | (Fixed Voltage) | | (Pb-Free) | 4000 / Tape & Reel | | MC33375D-2.5G | | | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | MC33375D-2.5R2G | 2.5 V | | SOIC-8 | 0500 / T | | NCV33375D-2.5R2G* | (Fixed Voltage) | | (Pb-Free) | 2500 / Tape & Reel | | MC33375ST-2.5T3G | | | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | MC33375D-3.0G | | | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | MC33375D-3.0R2G | 3.0 V<br>(Fixed Voltage) | 1% Tolerance<br>at T <sub>A</sub> = 25°C | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC33375ST-3.0T3G | | 2% Tolerance at T <sub>J</sub> from -40 to +125°C | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | MC33375D-3.3G | | | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | MC33375D-3.3R2G | 3.3 V | | SOIC-8 | | | NCV33375D-3.3R2G* | (Fixed Voltage) | | (Pb-Free) | 2500 / Tape & Reel | | MC33375ST-3.3T3G | | | SOT-223 | | | NCV33375ST3.3T3G* | | | (Pb-Free) | 4000 / Tape & Reel | | MC33375D-5.0G | | | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | MC33375D-5.0R2G | 5.0 V | | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | NCV33375D-5.0R2G* | (Fixed Voltage) | | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC33375ST-5.0T3G | | | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **DEVICE MARKING** | Device | Version | Marking (1st line) | |-------------------|---------|--------------------| | MC33375, NCV33375 | 1.8 V | 37518 | | MC33375, NCV33375 | 2.5 V | 37525 | | MC33375 | 3.0 V | 37530 | | MC33375, NCV33375 | 3.3 V | 37533 | | MC33375, NCV33375 | 5.0 V | 37550 | <sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** DETAIL A A1 SEE DETAIL A #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE. - 4. DATUMS A AND B ARE DETERMINED AT DATUM H. - 5. ALLIS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN. | N□M. | MAX. | | | Α | 1.50 | 1.63 | 1.75 | | | A1 | 0.02 | 0.06 | 0.10 | | | b | 0.60 | 0.75 | 0.89 | | | b1 | 2.90 | 3.06 | 3.20 | | | c | 0.24 | 0.29 | 0.35 | | | D | 6.30 | 6.50 | 6.70 | | | E | 3.30 | 3.50 | 3.70 | | | е | | 2.30 BSC | ; | | | L | 0.20 | | | | | L1 | 1.50 | 1.75 | 2.00 | | | He | 6.70 | 7.00 | 7.30 | | | θ | 0* | | 10° | | RECOMMENDED MOUNTING FOOTPRINT | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 1 OF 2 | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. #### **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2: PIN 1. ANODE 2. CATHODE 3. NC 4. CATHODE | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE | |-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------| | STYLE 6: PIN 1. RETURN 2. INPUT 3. OUTPUT 4. INPUT | STYLE 7: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 4. CATHODE | STYLE 8: CANCELLED | STYLE 9: PIN 1. INPUT 2. GROUND 3. LOGIC 4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | | STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | | | ## GENERIC MARKING DIAGRAM\* A = Assembly Location Y = Year W = Work Week XXXXX = Specific Device Code = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 2 OF 2 | | ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 ISSUE AK ## DATE 16 FEB 2011 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. PINS 2 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 STYLE 7: PIN 1. IMPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 | 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | | PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2 | PIN 1. SOURCE<br>2. SOURCE | | 6. BIAS 2<br>7. INPUT<br>8. GROUND | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1 | 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 9. COMMON CATHODE/VCC 9. COMMON CATHODE/VCC 1. (/O LINE 1 2. COMMON CATHODE/VCC 1. (/O LINE 3 5. COMMON ANODE/GND 6. (/O LINE 5 8. COMMON ANODE/GND | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. CATHODE, COMMON 8. N-DRAIN 8. CATHODE, COMMON CATHODE 9IN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 4. GATE 2 5. DRAIN 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 8. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. (/O LINE 1 2. COMMON CATHODE/VCC 1. (/O LINE 3 5. COMMON ANODE/GND 6. (/O LINE 4 7. (/O LINE 5 8. COMMON ANODE/GND 8. LINE 2 OUT 9. COMMON ANODE/GND 8. LINE 1 OUT STYLE 26: PIN 1. GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 28: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. COMM | | DOCUMENT NUMBER: | 98ASB42564B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------------------------------------------------------------------------------|--|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability. arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative