# SPSGRFC



# Sub-1 GHz (433, 868 or 915 MHz) programmable transceiver module

Datasheet - production data



### Features

- Based on the SPIRIT1 very low power RF sub-1 GHz transceiver
- Programmable radio features
  - Modulation schemes: 2-FSK, GFSK, MSK, GMSK, OOK, ASK
  - Air data rate from 1 to 500 kbps
  - On-board U.FL connector for external antenna
  - Operating temperature range from 40 °C to 85 °C
- RF features
  - Receiver sensitivity: -118 dBm
  - Programmable RF output power up to +11.6 dBm
- Host interface
  - SPI
- General I/O
  - Up to 32 programmable I/O functions on 4 GPIO programmable module pins
- Three carrier frequency versions
  - 433 MHz for externally tuned antenna
  - 868 MHz for externally tuned antenna
  - 915 MHz for externally tuned antenna
  - Dimensions: 11.5 x 13.5 x 2.0 mm

#### October 2017

#### DocID030116 Rev 3

1/42

This is information on a product in full production.

### **Applications**

- AMR (automatic meter reading)
- Home and building automation
- WSN (wireless sensor network)
- Industrial monitoring and control
- Wireless fire and security alarm systems
- Point-to-point wireless link
- 6LoWPAN MESH network
- Wireless M-Bus protocol stack

### Description

The SPSGRFC is an easy-to-use sub-1 GHz transceiver certified module with many programmable features. The module provides a complete RF platform in a tiny form factor. The module can operate at the 433, 868 or 915 MHz frequency band, SPSGRFC-433, SPSGRFC-868 and SPSGRFC-915, respectively.

The SPSGRFC RF module is CE, FCC and IC certified and integrates wireless connectivity in target electronic devices without requiring particular RF experience or expertise. This certified solution optimizes the time to market of the final applications.

The module is designed for maximum performance in a minimal space, with 4 programmable I/O pins and an SPI serial interface.

The SPSGRFC is pin to pin and firmware compatible with SPSGRF family.

### Contents

| Con | tents   |                                     |    |
|-----|---------|-------------------------------------|----|
| 1   | Block s | chematic                            | 5  |
| 2   | SPSGR   | FC module functional behavior       | 6  |
| 3   | Hardwa  | re specifications                   | 7  |
|     | 3.1     | Modules RF compliance limits        | 8  |
|     | 3.2     | Pin connections                     | 8  |
| 4   | Mechan  | ical dimensions                     | 10 |
| 5   | Hardwa  | re design                           | 11 |
| 6   | Reflow  | soldering                           | 12 |
| 7   | Module  | user firmware short description     | 13 |
|     | 7.1     | Register table                      |    |
| 8   | Regulat |                                     |    |
|     | 8.1     | RF compliance                       |    |
|     | 8.2     | SPSGRFC-915 module approved antenna |    |
|     | 8.3     | SPSGRFC-868 module approved antenna | 31 |
|     | 8.4     | SPSGRFC-433 module approved antenna |    |
|     | 8.5     | FCC and IC                          | 35 |
|     |         | 8.5.1 Labeling instructions         |    |
|     | 8.6     | CE Certification                    |    |
| 9   | RoHS c  | ompliance                           |    |
| 10  | Traceab | oility                              | 39 |
| 11  | Orderin | g information                       | 40 |
| 12  | Revisio | n history                           | 41 |



### List of tables

| Table 1: Absolute maximum ratings                        | 7  |
|----------------------------------------------------------|----|
| Table 2: Recommended operating conditions                |    |
| Table 3: SPSGRFC-433 module current consumption          | 7  |
| Table 4: SPSGRFC-868 module current consumption          | 7  |
| Table 5: SPSGRFC-915 module current consumption          | 8  |
| Table 6: RF compliance limits table                      | 8  |
| Table 7: Pin numbering                                   | 9  |
| Table 8: Soldering                                       | 12 |
| Table 9: General configuration registers                 | 13 |
| Table 10: Radio configuration registers (analog blocks)  | 16 |
| Table 11: Radio configuration registers (digital blocks) | 18 |
| Table 12: Packet/protocol configuration registers        | 20 |
| Table 13: Frequently used registers                      | 26 |
| Table 14: RF certification summary                       | 30 |
| Table 15: TAOGLASS TI.19.2113 specifications             | 30 |
| Table 16: Ordering information                           | 32 |
| Table 17: Ordering information                           | 34 |
| Table 18: Ordering information                           |    |
| Table 19: Document revision history                      | 41 |



# List of figures

| Figure 1: Block diagram                        | 5  |
|------------------------------------------------|----|
| Figure 2: SPSGRFC functional state transitions | 6  |
| Figure 3: Pin connections                      | 8  |
| Figure 4: Mechanical dimensions                | 10 |
| Figure 5: Recommend land pattern               | 10 |
| Figure 6: Soldering profiles                   | 12 |
| Figure 7: SPSGRFC-868 antenna                  | 32 |
| Figure 8: SPSGRFC-433 antenna                  | 34 |
| Figure 9: CE marking                           | 36 |



### 1 Block schematic



Figure 1: Block diagram



### 2 SPSGRFC module functional behavior

The SPIRIT1 device inside the SPSGRFC module has a built-in main controller which controls the switching between the two main operating modes: transmit (TX) and receive (RX).

In the SHUTDOWN condition, the SPSGRFC module can be switched on or off with the external SDN pin, all other functions, registers and commands are available through the SPI interface and GPIOs. No internal supply is generated (to minimize battery leakage), so all stored data and configurations are lost.

The GPIO and SPI ports of the module during SHUTDOWN are a hi-Z state. From SHUTDOWN, the SDN pin can switch the SPSGRFC module on, bringing it to the default READY state, where the reference signal from XO is available.

From the READY state, the SPSGRFC module can be moved to the LOCK state to generate the high precision LO signal and/or TX or RX modes. Switching from RX to TX and vice versa can only occur via the LOCK state. This operation is normally managed by radio control with a single user command (TX or RX).

The SPSGRFC module can then return to its default READY state and placed in the SLEEP state with very low power consumption. If no timeout is required, the SPSGRFC module can be moved from READY to STANDBY, which has the lowest possible current consumption while retaining FIFO, status and configuration registers. To manage the transitions to and from these operating modes, the controller works as a state machine manipulated by SPI commands.







### 3 Hardware specifications

General conditions (V\_IN = 3.3 V and 25 °C)

#### Table 1: Absolute maximum ratings

|                                 |      |      | r    |      |
|---------------------------------|------|------|------|------|
| Rating                          | Min. | Тур. | Max. | Unit |
| Storage temperature range       | -40  |      | +85  | °C   |
| Supply voltage, V <sub>IN</sub> | -0.3 |      | +3.9 | V    |
| I/O pin voltage                 | -0.3 |      | +3.9 | V    |
| RF saturation input power       |      | 10   |      | dBm  |

#### Table 2: Recommended operating conditions Rating Min. Тур. Max. Unit -40 °C Operating temperature range +85 Supply voltage, VIN 1.8 3.3 3.6 V V Signals & I/O pin voltage (according supply voltage) 1.8 3.6 RF frequency bandwidth (SPSGRFC-433) 433.050 434.790 MHz RF frequency bandwidth (SPSGRFC-868) 863 870 MHz RF frequency bandwidth (SPSGRFC-915) 902 928 MHz

#### Table 3: SPSGRFC-433 module current consumption

| Symbol | Parameter      | neter Test conditions                                    |     |    |  |
|--------|----------------|----------------------------------------------------------|-----|----|--|
|        |                | Operating mode Tx, +11.6 dBm, 2-FSK, 433 MHz             |     | mA |  |
|        | Supply current | Operating mode Tx, -7 dBm, 2-FSK, 433 MHz                |     | mA |  |
| ldd    |                | Operating mode Rx, 433 MHz                               | 10  | mA |  |
|        |                | Command mode                                             | 0.6 | mA |  |
|        |                | Shutdown high level Vdd with other I/O in high impedance | 0.1 | μA |  |

#### Table 4: SPSGRFC-868 module current consumption

| Symbol | Parameter      | ter Test conditions                                      |     |    |  |
|--------|----------------|----------------------------------------------------------|-----|----|--|
|        |                | Operating mode Tx, +11.6 dBm, 2-FSK, 868 MHz             |     | mA |  |
|        |                | Operating mode Tx, -7 dBm, 2-FSK, 868 MHz                | 9   | mA |  |
| ldd    | Supply current | Operating mode Rx, 868 MHz                               | 10  | mA |  |
|        |                | Command mode                                             | 0.6 | mA |  |
|        |                | Shutdown high level Vdd with other I/O in high impedance | 0.1 | μA |  |



| Symbol | Parameter      | Max.                                                     | Unit |    |
|--------|----------------|----------------------------------------------------------|------|----|
|        | Supply current | Operating mode Tx, +11.6 dBm, 2-FSK, 915 MHz             |      | mA |
|        |                | Operating mode Tx, -7 dBm, 2-FSK, 915 MHz                |      | mA |
| ldd    |                | Operating mode Rx, 915 MHz                               | 10   | mA |
|        |                | Command mode                                             | 0.6  | mA |
|        |                | Shutdown high level Vdd with other I/O in high impedance | 0.1  | μA |

#### Table 5: SPSGREC-915 module current consumption

#### 3.1 **Modules RF compliance limits**

The RF compliance limits are those tested for FCC, IC and CE certification using the dedicated dongle (PC92A.V01). These limits are enforced by the dongle firmware. Care must be taken with custom application firmware to ensure these limits are not exceeded, voiding the FCC, IC and CE certification.

| Modulation   | Standards <sup>a</sup>                                         | Parameter       | Max.      | Unit |
|--------------|----------------------------------------------------------------|-----------------|-----------|------|
| 2 - FSK GFSK | FCC part 15.207 FCC Part 15.247 IC RSS-210                     | Data rate       | 500       | kbps |
| MSK          | EN 300 220-2 V2.4.1 EN301 489-01 V1.9.2<br>EN301 489-03 V1.4.1 | Output<br>power | +<br>11.6 | dBm  |
|              |                                                                | Data rate       | 250       | kbps |
| OOK ASK      | FCC Part 15.207 FCC Part 15.247 IC RSS-210                     | Output<br>power | + 4       | dBm  |

#### 3.2 **Pin connections**



**Figure 3: Pin connections** 

<sup>a</sup> FCC and IC standards are applicable only to the SPSGRFC-915 module



| Table 7: Pin numbering                                                                    |                      |          |                                                            |                                   |                              |  |  |  |
|-------------------------------------------------------------------------------------------|----------------------|----------|------------------------------------------------------------|-----------------------------------|------------------------------|--|--|--|
| Name                                                                                      | lame Type Pin<br>no. |          | Description                                                | V max.<br>tolerant                | Initial state                |  |  |  |
| SPI Interface                                                                             |                      |          |                                                            |                                   |                              |  |  |  |
| SPI_CLK                                                                                   | I                    | 7        | SPI CLOCK (Max. 8 MHz)                                     | Vin                               |                              |  |  |  |
| SPI_MISO                                                                                  | 0                    | 8        | SPI MISO (MASTER in / SLAVE<br>out)                        | V <sub>in</sub>                   |                              |  |  |  |
| SPI_MOSI                                                                                  | Ι                    | 9        | SPI MOSI (MASTER out SLAVE in)                             | Vin                               |                              |  |  |  |
| SPI_CS                                                                                    | I                    | 10       | SPI "Chip Select" (SPI slave select)                       | Vin                               |                              |  |  |  |
| Power and                                                                                 | Ground               |          |                                                            |                                   |                              |  |  |  |
| Vin                                                                                       |                      | 5        | Vin                                                        | (1.8 V + 3.6 V<br>max.)           |                              |  |  |  |
| GND                                                                                       |                      | 6        | GND                                                        |                                   |                              |  |  |  |
| Module SH                                                                                 | UTDOW                | 'N       |                                                            |                                   |                              |  |  |  |
| SDN                                                                                       | Ι                    | 11       | SHUTDOWN input (active high)                               |                                   |                              |  |  |  |
| GPIO – Ger                                                                                | neral Pu             | rpose li | nput/Output                                                |                                   |                              |  |  |  |
| GPIO [0]                                                                                  | I/O                  | 4        | Programmable Input / Output &<br>Analog Temperature output | (1.8 V + V <sub>in</sub><br>max.) | Digital Output.<br>Low Power |  |  |  |
| GPIO [1]                                                                                  | I/O                  | 3        | Programmable Input / Output                                | (1.8 V + V <sub>in</sub><br>max.) | Digital Output.<br>Low Power |  |  |  |
| GPIO [2]                                                                                  | I/O                  | 2        | Programmable Input / Output                                | (1.8 V + V <sub>in</sub><br>max.) | Digital Output.<br>Low Power |  |  |  |
| GPIO [3]                                                                                  | I/O                  | 1        | Programmable Input / Output                                | (1.8 V + V <sub>in</sub><br>max.) | Digital Output.<br>Low Power |  |  |  |
| Optional External Antenna connections (Not available on the standard SPSGRFC-xxx modules) |                      |          |                                                            |                                   |                              |  |  |  |
| N.C.                                                                                      | N.C.                 | 12       | Not connected                                              |                                   |                              |  |  |  |
| N.C.                                                                                      | N.C.                 | 13       | Not connected                                              |                                   |                              |  |  |  |
| N.C.                                                                                      | N.C.                 | 14       | Not connected                                              |                                   |                              |  |  |  |



### 4 Mechanical dimensions



#### Figure 5: Recommend land pattern





### 5 Hardware design

SPSGRFC module supports SPI hardware interfaces.

Precautions:

- All unused pins should be left floating; do not ground.
- All GND pins must be well grounded.
- The area around the module should be free of any ground planes, power planes, trace routings, or metal for 6 mm from the module antenna position, in all directions.
- Traces should not be routed underneath the module.



### 6 Reflow soldering

The SPSGRFC is a surface mount sub-1 GHz Transceiver module supplied on a 11 pin, 4layer PCB. The final assembly recommended reflow profiles are indicated here below.

Soldering phase has to be executed with care: In order to avoid undesired melting phenomenon, particular attention has to be taken on the set up of the peak temperature. Here following some suggestions for the temperature profile based on IPC/JEDEC J-STD-020C, July 2004 recommendations.

| Table 8: Soldering                                          |                  |  |  |  |  |  |
|-------------------------------------------------------------|------------------|--|--|--|--|--|
| Profile feature                                             | Pb-free assembly |  |  |  |  |  |
| Average ramp up rate (T <sub>SMAX</sub> to T <sub>p</sub> ) | 3 °C / s max.    |  |  |  |  |  |
| Preheat                                                     |                  |  |  |  |  |  |
| Temperature min (T <sub>S</sub> min)                        | 150 °C           |  |  |  |  |  |
| Temperature max (Ts max)                                    | 200 °C           |  |  |  |  |  |
| Time (ts min to ts max) (ts))                               | 60 - 100 s       |  |  |  |  |  |
| Time maintained above                                       |                  |  |  |  |  |  |
| Temperature T∟                                              | 217 °C           |  |  |  |  |  |
| Time t∟                                                     | 60 - 70 s        |  |  |  |  |  |
| Peak temperature (T <sub>P</sub> )                          | 240 + 0 °C       |  |  |  |  |  |
| Time within 5 °C of actual peak temperature $(T_P)$         | 10 - 20 s        |  |  |  |  |  |
| Ramp down rate                                              | 6 °C / s         |  |  |  |  |  |
| Time from 25 °C to peak temperature                         | 8 min max.       |  |  |  |  |  |







For more user firmware information, please refer to the SPIRIT1 Datasheet on www.st.com.

The following notes provide a summarize the many programming options for the SPSGRFC-xxx module.

### 7.1 Register table

This section describes all the registers used to configure the SPIRIT1 device, assembled into the module.

The description is structured in sections according to the register usage.

SPIRIT1 has three types of registers:

- Read and write (R/W), which can be completely managed by SPI using READ and WRITE operations
- Read-only (R)
- Read-and-reset (RR), is automatically cleared after a READ operation

A further category of special registers collects the ones which cannot be categorized in anyof the three mentioned above R/W, R, or RR.

The fields named as "Reserved" must not be overridden by the user, otherwise, behavior isnot guaranteed.

The memory map is shown in the following table:

| Register         | Address | Bit | Field name       | Reset | R/<br>W | Description                                                                                                                         |
|------------------|---------|-----|------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------|
|                  |         | 7:5 | Reserved         | 000   |         |                                                                                                                                     |
|                  |         | 4:2 | GM_CONF[2:0]     | 011   |         | Sets the driver gm of the XO at startup                                                                                             |
| ANA_FUNC_CONF[1] | 0x00    | 1:0 | SET_BLD_LVL[1:0] | 00    | R/<br>W | Sets the BLD<br>threshold<br>00: 2.7 V<br>01: 2.5 V<br>10: 2.3 V<br>11: 2.1 V                                                       |
|                  | 0x01    | 7   | Reserved         | 1     |         |                                                                                                                                     |
| ANA_FUNC_CONF[0] |         | 6   | 24_26MHz_SELECT  | 1     | R/<br>W | 1: 26 MHz<br>configuration<br>0: 24 MHz<br>configuration<br>(impact only RCO<br>calibration reference<br>and loop filter<br>tuning) |
|                  |         | 5   | AES_ON           | 0     |         | 1: AES engine<br>enabled                                                                                                            |

Table 9: General configuration registers



#### SPSGRFC

| Pegister   | Address | D:4  | Field name       | Besst | R/             | Description                                                                                                                                          |         |                                                                                              |
|------------|---------|------|------------------|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------|
| Register   | Address | Bit  | Field name       | Reset | W              | Description                                                                                                                                          |         |                                                                                              |
|            |         | 4    | EXT_REF          | 0     |                | 0: reference signal<br>from XO circuit                                                                                                               |         |                                                                                              |
|            |         | -    |                  | 0     |                | 1: reference signal<br>from XIN pin                                                                                                                  |         |                                                                                              |
|            |         | 3    | Reserved         | 0     |                |                                                                                                                                                      |         |                                                                                              |
|            |         | 2    | BROWN_OUT        | 0     |                | 1: enables accurate<br>brownout detection                                                                                                            |         |                                                                                              |
|            |         | 1    | BATTERY_LEVEL    | 0     |                | 1: enables battery<br>level detector circuit                                                                                                         |         |                                                                                              |
|            |         | 0    | TS               | 0     |                | 1: enables the<br>"temperature<br>sensor" function                                                                                                   |         |                                                                                              |
|            |         | 7:3  | GPIO_SELECT[4:0] | 10100 |                | GPIO3 configuration<br>(default: digital<br>GND)                                                                                                     |         |                                                                                              |
|            |         | 2    | Reserved         | 0     |                |                                                                                                                                                      |         |                                                                                              |
| GPIO3_CONF | 0x02    | 0x02 | 0x02             | 1:0   | GPIO_MODE[1:0] | 10                                                                                                                                                   | R/<br>W | GPIO3 mode:<br>01b: digital input<br>10b: digital output<br>low power<br>11b: digital output |
|            |         |      |                  |       |                | high power<br>(default: digital<br>output low power)                                                                                                 |         |                                                                                              |
|            | 0x03    | 7:3  | GPIO_SELECT[4:0] | 10100 |                | GPIO2 configuration<br>(default: digital<br>GND)                                                                                                     |         |                                                                                              |
|            |         | 2    | Reserved         | 0     |                |                                                                                                                                                      |         |                                                                                              |
| GPIO2_CONF |         | 1:0  | GPIO_MODE        | 10    | R/<br>W        | GPIO2 mode:<br>01b: digital input<br>10b: digital output<br>low power<br>11b: digital output<br>high power<br>(default: digital<br>output low power) |         |                                                                                              |
|            |         | 7:3  | GPIO_SELECT[4:0] | 10100 |                | GPIO1 configuration<br>(default: digital<br>GND)                                                                                                     |         |                                                                                              |
|            |         | 2    | Reserved         | 0     | 1              |                                                                                                                                                      |         |                                                                                              |
| GPI01_CONF | 0x04    | 1:0  | GPIO_MODE        | 10    | R/<br>W        | GPIO1 mode:<br>01b: digital input<br>10b: digital output<br>low power<br>11b: digital output<br>high power<br>(default: digital<br>output low power) |         |                                                                                              |
| GPIO0_CONF | 0x05    | 7:3  | GPIO_SELECT[4:0] | 00001 | R/<br>W        | GPIO0 configuration<br>(default: power-on<br>reset signal)                                                                                           |         |                                                                                              |

14/42



#### SPSGRFC

Module user firmware short description

| Register        | Address | Bit | Field name      | Reset   | R/<br>W | Description                                                                                                                                                                                                                        |
|-----------------|---------|-----|-----------------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |         | 2   | Reserved        | 0       |         |                                                                                                                                                                                                                                    |
|                 |         | 1:0 | GPIO_MODE       | 10      |         | GPIO0 mode:<br>00b: analog<br>01b: digital input<br>10b: digital output<br>low power<br>11b: digital output<br>high power<br>(default: digital<br>output low power)                                                                |
|                 |         | 7   | EN_MCU_CLK      | 0       |         | 1: The internal<br>divider logic is<br>running, so the<br>MCU clock is<br>available (but<br>proper GPIO<br>configuration is<br>needed)                                                                                             |
| MCU_CK_CONF     | 0x06    | 6:5 | CLOCK_TAIL[1:0] | 0       | R/<br>W | Number of extra<br>clock cycles<br>provided to the<br>MCU before<br>switching to<br>STANDBY state:<br>00: 0 extra clock<br>cycle<br>01: 64 extra clock<br>cycles<br>10: 256 extra clock<br>cycles<br>11: 512 extra clock<br>cycles |
|                 |         | 4:1 | XO_RATIO[3:0]   | 0       |         | Divider for the XO clock output                                                                                                                                                                                                    |
|                 |         | 0   | RCO_RATIO       | 0       |         | Divider for the RCO<br>clock output<br>0: 1<br>1: 1/128                                                                                                                                                                            |
|                 |         | 7:4 | Reserved        | 0010    |         |                                                                                                                                                                                                                                    |
| XO_RCO_TEST     | 0xB4    | 3   | PD_CLKDIV       | 0       |         | 1: disable both<br>dividers of the<br>digital clock (and<br>reference clock for<br>the SMPS) and IF-<br>ADC clock.                                                                                                                 |
|                 |         | 2:0 | Reserved        | 001     |         |                                                                                                                                                                                                                                    |
| SYNTH_CONFIG[0] | 0x9F    | 7   | SEL_TSPLIT      | 0       | R/<br>W | 0: split time: 1.75 ns<br>1: split time: 3.47 ns                                                                                                                                                                                   |
|                 |         | 6:0 | Reserved        | 0100000 |         |                                                                                                                                                                                                                                    |



#### SPSGRFC

| Register        | Address | Bit | Field name    | Reset | R/<br>W | Description                                                                                                        |
|-----------------|---------|-----|---------------|-------|---------|--------------------------------------------------------------------------------------------------------------------|
| SYNTH_CONFIG[1] | 0x9E    | 7   | REFDIV        | 0     | R/<br>W | Enable division by 2<br>on the reference<br>clock:<br>0: fREF = fXO<br>frequency<br>1: fREF = fXO<br>frequency / 2 |
|                 |         | 6:3 | Reserved      | 1011  |         |                                                                                                                    |
|                 |         | 2   | VCO_L_SEL     | 0     |         | 1: enable VCO_L                                                                                                    |
|                 |         | 1   | VCO_H_SEL     | 1     |         | 1: enable VCO_H                                                                                                    |
|                 |         | 0   | Reserved      | 1     |         |                                                                                                                    |
| IF_OFFSET_ANA   | 0x07    | 7:0 | IF_OFFSET_ANA | 0xA3  | R/<br>W | Intermediate<br>frequency setting for<br>the analog RF<br>synthesizer.                                             |

Table 10: Radio configuration registers (analog blocks)

| Register name | Address | Bit | Field name  | Reset | R/W | Description                                                                                                                                      |
|---------------|---------|-----|-------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | 7:5 | WCP[2:0]    | 000   |     | Set the charge pump<br>current according to<br>the VCO frequency.                                                                                |
| SYNT3         | 0x08    | 4:0 | SYNT[25:21] | 01100 | R/W | SYNT[25:21], highest<br>5 bits of the PLL<br>programmable divider<br>The valid range<br>depends on fXO and<br>REFDIV settings; for<br>fXO=26MHz. |
| SYNT2         | 0x09    | 7:0 | SYNT[20:13] | 0x84  | R/W | SYNT[20:13],<br>intermediate bits of<br>the PLL<br>programmable<br>divider.                                                                      |
| SYNT1         | 0x0A    | 7:0 | SYNT[12:5]  | 0xEC  | R/W | SYNT[12:5],<br>intermediate bits of<br>the PLL<br>programmable<br>divider.                                                                       |
| SYNTO         | 0x0B    | 7:3 | SYNT[4:0]   | 01010 | R/W | SYNT[4:0], lowest<br>bits of the PLL<br>programmable<br>divider.                                                                                 |



| Register name | Address | Bit | Field name      | Reset   | R/W  | Description                                                                                                                                                                                                                                                                                                |
|---------------|---------|-----|-----------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | 2:0 | BS              | 001     | R/W  | Synthesizer band<br>select. This<br>parameter selects the<br>out-of-loop divide<br>factor of the<br>synthesizer<br>1: 6 Band select<br>factor for high band<br>3: 12 Band select<br>factor for middle band<br>4: 16 Band select<br>factor for low band<br>5: 32 Band select<br>factor for very low<br>band |
| CHSPACE       | 0x0C    | 7:0 | CH_SPACING      | 0xFC    | R/W  | Channel spacing in<br>steps of fXO/215<br>(~793 for fXO = 26<br>MHz, ~732 for fXO =<br>24 MHz).                                                                                                                                                                                                            |
| IF_OFFSET_DIG | 0x0D    | 7:0 | IF_OFFSET_DIG   | 0xA3    | R/W  | Intermediate<br>frequency setting for<br>the digital shift-to-<br>baseband                                                                                                                                                                                                                                 |
|               | 0x0E    | 7:4 | Reserved        | 0       | R/W  | Carrier offset in steps                                                                                                                                                                                                                                                                                    |
| FC_OFFSET[1]  | UXUE    | 3:0 | FC_OFFSET[11:8] | 0       | K/VV | of fXO/218 and<br>represented as 12                                                                                                                                                                                                                                                                        |
| FC_OFFSET[0]  | 0x0F    | 7:0 | FC_OFFSET[7:0]  | 0       | R/W  | bits 2-complement<br>integer. It is added /<br>subtracted to the<br>carrier frequency set<br>by the SYNTx<br>register. This register<br>can be used to set a<br>fixed correction value<br>obtained e.g. from<br>crystal<br>measurements.                                                                   |
|               |         | 7   | Reserved        | 0       |      | Output power level                                                                                                                                                                                                                                                                                         |
| PA_POWER[8]   | 0x10    | 6:0 | PA_LEVEL_7      | 0000011 | R/W  | for 8th slot (+12 dBm)                                                                                                                                                                                                                                                                                     |
|               | 0.44    | 7   | Reserved        | 0       | R/W  | Output power level                                                                                                                                                                                                                                                                                         |
| PA_POWER[7]   | 0x11    | 6:0 | PA_LEVEL_6      | 0001110 | R/W  | for 7th slot (+6 dBm)                                                                                                                                                                                                                                                                                      |
|               | 0.10    | 7   | Reserved        | 0       |      | Output power level                                                                                                                                                                                                                                                                                         |
| PA_POWER[6]   | 0x12    | 6:0 | PA_LEVEL_5      | 0011010 | R/W  | for 6th slot (0 dBm)                                                                                                                                                                                                                                                                                       |
|               | 0.10    | 7   | Reserved        | 0       |      | Output power level                                                                                                                                                                                                                                                                                         |
| PA_POWER[5]   | 0x13    | 6:0 | PA_LEVEL_4      | 0100101 | R/W  | for 5th slot (-6 dBm)                                                                                                                                                                                                                                                                                      |
|               | 0.14    | 7   | Reserved        | 0       |      | Output power level                                                                                                                                                                                                                                                                                         |
| PA_POWER[4]   | 0x14    | 6:0 | PA_LEVEL_3      | 0110101 | R/W  | for 4th slot (-12 dBm)                                                                                                                                                                                                                                                                                     |
|               | 0.45    | 7   | Reserved        | 0       |      | Output power level                                                                                                                                                                                                                                                                                         |
| PA_POWER[3]   | 0x15    | 6:0 | PA_LEVEL_2      | 1000000 | R/W  | for 3rd slot (-18 dBm)                                                                                                                                                                                                                                                                                     |
|               | 0x16    | 7   | Reserved        | 0       |      | Output power level<br>for 2nd slot (-24 dBm)                                                                                                                                                                                                                                                               |
| PA_POWER[2]   | 0x16    | 6:0 | PA_LEVEL_1      | 1001110 | R/W  |                                                                                                                                                                                                                                                                                                            |
| PA_POWER[1]   | 0x17    | 7   | Reserved        | 0       | R/W  | Output power level                                                                                                                                                                                                                                                                                         |



#### SPSGRFC

| Register name | Address | Bit | Field name              | Reset   | R/W | Description                                                                                                                                                                |
|---------------|---------|-----|-------------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | 6:0 | PA_LEVEL_0              | 0000000 |     | for first slot (-30 dBm)                                                                                                                                                   |
| PA_POWER[0]   | 0x18    | 7:6 | CWC[1:0]                | 00      | R/W | Output stage<br>additional load<br>capacitors bank (to<br>be used to optimize<br>the PA for different<br>sub-bands):<br>00: 0 pF<br>01: 1.2 pF<br>10: 2.4 pF<br>11: 3.6 pF |
|               |         | 5   | PA_RAMP_ENABLE          | 0       |     | 1: enable the power ramping                                                                                                                                                |
|               |         | 4:3 | PA_RAMP_STEP_WIDTH[1:0] | 00      |     | Step width (unit: 1/8 of bit period)                                                                                                                                       |
|               |         | 2:0 | PA_LEVEL_MAX_INDEX      | 111     |     | Final level for power ramping or selected output power index.                                                                                                              |

#### Table 11: Radio configuration registers (digital blocks)

| Register name | Address | Bit | Field name         | Reset | R/W | Description                                                        |
|---------------|---------|-----|--------------------|-------|-----|--------------------------------------------------------------------|
| MOD1          | 0x1A    | 7:0 | DATARATE_M         | 0x83  | R/W | The mantissa<br>value of the data<br>rate equation                 |
|               |         | 7   | CW                 | 0     |     | 1: enable the CW transmit mode                                     |
| MOD0          | 0x1B    | 6   | BT_SEL             | 0     |     | Select BT value<br>for GFSK<br>0: BT = 1<br>1: BT = 0.5            |
|               |         | 5:4 | MOD_TYPE[1:0]      | 01    | R/W | Modulation type<br>0: 2-FSK<br>1: GFSK<br>2: ASK/OOK<br>3: MSK     |
|               |         | 3:0 | DATARATE_E         | 1010  |     | The exponent value of the data rate equation                       |
| FDEV0         | 0x1C 3  | 7:4 | FDEV_E[3:0]        | 0100  |     | The exponent<br>value of the<br>frequency<br>deviation<br>equation |
|               |         | 3   | CLOCK_REC_ALGO_SEL | 0     | R/W | Select PLL or<br>DLL mode for<br>symbol timing<br>recovery         |
|               |         | 2:0 | FDEV_M             | 101   |     | The mantissa<br>value of the<br>frequency<br>deviation             |



#### SPSGRFC

Module user firmware short description

| Register name | Address | Bit | Field name              | Reset | R/W    | Description                                                                                                   |
|---------------|---------|-----|-------------------------|-------|--------|---------------------------------------------------------------------------------------------------------------|
| CHFLT         | 0x1D    | 7:4 | CHFLT_M[3:0]            | 0010  | R/W    | The mantissa<br>value of the<br>channel filter                                                                |
|               | UNID    | 3:0 | CHFLT_E                 | 0011  | 1.7.00 | The exponent value of the channel filter                                                                      |
|               |         | 7   | AFC_FREEZE_ON_SYNC      | 0     | R/W    | 1: enable the<br>freeze AFC<br>correction upon<br>sync word<br>detection                                      |
|               |         | 6   | AFC_ENABLE              | 1     |        | 1: enable AFC                                                                                                 |
| AFC2          | 0x1E    | 5   | AFC_MODE                | 0     |        | Select AFC<br>mode:<br>0: AFC loop<br>closed on slicer<br>1: AFC loop<br>closed on second<br>conversion stage |
|               |         | 4:0 | AFC_PD_LEAKAGE          | 01000 |        | Peak detector<br>leakage                                                                                      |
| AFC1          | 0x1F    | 7:0 | AFC_FAST_PERIOD         | 0x18  | R/W    | Length of the<br>AFC fast period                                                                              |
| AFC0          | 0x20    | 7:4 | AFC_FAST_GAIN_LOG2[3:0] | 0010  | R/W    | AFC loop gain in fast mode (log2)                                                                             |
|               |         | 3:0 | AFC_SLOW_GAIN_LOG2      | 0101  | 10,00  | AFC loop gain in slow mode (log2)                                                                             |
|               |         | 7:4 | RSSI_FLT[3:0]           | 1110  | R/W    | Gain of the RSSI filter                                                                                       |
| RSSI_FLT      | 0x21    | 3:2 | CS_MODE                 | 00    |        | Carrier sense<br>mode                                                                                         |
|               |         | 1:0 | OOK_PEAK_DECAY          | 11    |        | Peak decay<br>control for OOK: 3<br>slow decay; 0 fast<br>decay                                               |
| RSSI_TH       | 0x22    | 7:0 | RSSI_THRESHOLD          | 0x24  | R/W    | Signal detect<br>threshold in 0.5<br>dB steps,<br>-120 dBm<br>corresponds to<br>0x14.                         |
|               |         | 7:5 | CLK_REC_P_GAIN[2:0]     | 2     |        | Clock recovery loop gain (log2)                                                                               |
| CLOCKREC      | 0x23    | 4   | PSTFLT_LEN              | 1     | R/W    | Post-filter:<br>0: 8 symbols,<br>1: 16 symbols                                                                |
|               |         | 3:0 | CLK_REC_I_GAIN          | 8     |        | Integral gain for<br>the clock recovery<br>loop (used in PLL<br>mode)                                         |
| AGCCTRL2      | 0x24    | 7:4 | Reserved                | 0010  | R/W    |                                                                                                               |
| AGOUTILZ      | 0,24    | 3:0 | MEAS_TIME               | 0010  |        | Measure time                                                                                                  |



#### SPSGRFC

| Register name   | Address | Bit | Field name          | Reset   | R/W  | Description                                                                                              |
|-----------------|---------|-----|---------------------|---------|------|----------------------------------------------------------------------------------------------------------|
| AGCCTRL1        | 0x25    | 7:4 | THRESHOLD_HIGH[3:0] | 0110    | R/W  | High threshold for the AGC                                                                               |
| AGOCINEI        | 0,23    | 3:0 | THRESHOLD_LOW       | 0101    |      | Low threshold for the AGC                                                                                |
| AGCCTRL0        | 0x26    | 7   | AGC ENABLE          | 1       | R/W  | 1: enable AGC.                                                                                           |
| AGCUTRLU        | 0x26    | 6:0 | Reserved            | 0001010 | R/ W |                                                                                                          |
|                 | 0x27    | 7:5 | Reserved            | 000     |      |                                                                                                          |
| ANT_SELECT_CONF |         | 4   | CS_BLANKING         | 0       | R/W  | 1: do not fill the<br>RX FIFO with the<br>data received if<br>the signal is<br>below the CS<br>threshold |
|                 |         | 3   | AS_ENABLE           | 0       |      | 1: enable antenna switching                                                                              |
|                 |         | 2:0 | AS_MEAS_TIME        | 101     |      | Measurement<br>time                                                                                      |

#### Table 12: Packet/protocol configuration registers

| Register name | Address                                                   | Bit | Field name                                               | Reset | R/W | Description                                                                                                                               |    |  |                                             |
|---------------|-----------------------------------------------------------|-----|----------------------------------------------------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|----|--|---------------------------------------------|
|               |                                                           | 7:5 | Reserved                                                 | 000   |     |                                                                                                                                           |    |  |                                             |
| PCKTCTRL4     | 0x30                                                      | 4:3 | ADDRESS_LEN[1:0]                                         | 00    | R/W | Length of address field<br>in bytes:<br>0 or 1: Basic<br>2: STack                                                                         |    |  |                                             |
|               |                                                           | 2:0 | CONTROL_LEN                                              | 000   |     | Length of control field in bytes                                                                                                          |    |  |                                             |
|               | TCTRL3 0x31 7:6 PCKT_FRMT[1:0] 00   5:4 RX_MODE[1:0] 00 1 |     | Format of packet.<br>0: basic,<br>2: WM-Bus,<br>3: STack |       |     |                                                                                                                                           |    |  |                                             |
| PCKTCTRL3     |                                                           | 5:4 | RX_MODE[1:0]                                             | 00    | R/W | RX mode:<br>0: normal mode,<br>1: direct through FIFO,<br>2: direct through GPIO                                                          |    |  |                                             |
|               |                                                           | 3:0 | LEN_WID                                                  | 0111  |     | Size in number of binary digit of length field                                                                                            |    |  |                                             |
|               |                                                           | 7:3 | PREAMBLE_LENGTH[4:0]                                     | 00011 |     | Length of preamble field<br>in bytes (from 1 to 32)                                                                                       |    |  |                                             |
|               | 0x32                                                      | -   | -                                                        | 2     | 2:1 | SYNC_LENGTH[1:0]                                                                                                                          | 11 |  | Length of sync field in bytes (from 1 to 4) |
| PCKTCTRL2     |                                                           | 0   | FIX_VAR_LEN                                              | 0     | R/W | Packet length mode.<br>0: fixed,<br>1: variable (in variable<br>mode the field<br>LEN_WID of<br>PCKTCTRL3 register<br>must be configured) |    |  |                                             |



#### SPSGRFC

Module user firmware short description

| Register name   | Address | Bit | Field name        | Reset      | R/W     | Description                                                                                                                                                                             |
|-----------------|---------|-----|-------------------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |         | 7:5 | CRC_MODE[2:0]     | 001        |         | CRC:<br>0: No CRC,<br>1: 0x07,<br>2: 0x8005,<br>3: 0x1021,<br>4: 0x864CBF                                                                                                               |
|                 |         | 4   | WHIT_EN[0]        | 0          |         | 1: enable the whitening mode on the data                                                                                                                                                |
| PCKTCTRL1       | 0x33    | 3:2 | TXSOURCE[1:0]     | 00         | R/W     | TX source data:<br>0: normal mode,<br>1: direct through FIFO,<br>2: direct through GPIO,<br>3: PN9                                                                                      |
|                 |         | 1   | Reserved          | 0          |         |                                                                                                                                                                                         |
|                 |         | 0   | FEC_EN            | 0          |         | 1: enable the FEC<br>encoding in TX or<br>enable the Viterbi<br>decoding in RX                                                                                                          |
| PCKTLEN1        | 0x34    | 7:0 | PCKTLEN1          | 0          | R/W     | Length of packet in<br>bytes (MSB)                                                                                                                                                      |
| PCKTLEN0        | 0x35    | 7:0 | PCKTLEN0          | 0x14       | R/W     | Length of packet in bytes (LSB)                                                                                                                                                         |
| SYNC4           | 0x36    | 7:0 | SYNC4             | 0x88       | R/W     | Sync word 4                                                                                                                                                                             |
| SYNC3           | 0x37    | 7:0 | SYNC3             | 0x88       | R/W     | Sync word 3                                                                                                                                                                             |
| SYNC2           | 0x38    | 7:0 | SYNC2             | 0x88       | R/W     | Sync word 2                                                                                                                                                                             |
| SYNC1           | 0x39    | 7:0 | SYNC1             | 0x88       | R/W     | Sync word 1                                                                                                                                                                             |
|                 |         | 7:6 | SQI_TH[1:0]       | 00         |         | SQI threshold                                                                                                                                                                           |
| QI              | 0x3A    | 5:2 | PQI_TH[3:0]       | 0000       | R/W     | PQI threshold                                                                                                                                                                           |
|                 | UXSA    | 1   | SQI_EN[0]         | 1          | r./ v v | 1: enable SQI                                                                                                                                                                           |
|                 |         | 0   | PQI_EN[0]         | 0          |         | 1: enable PQI                                                                                                                                                                           |
| MBUS_PRMBL      | 0x3B    | 7:0 | MBUS_PRMBL[7:0]   | 0x20       | R/W     | MBUS preamble length<br>in chip sequence '01'                                                                                                                                           |
| MBUS_PSTMB<br>L | 0x3C    | 7:0 | MBUS_PSTMBL[7:0]  | 0x20       | R/W     | MBUS postamble length in chip sequence '01'                                                                                                                                             |
|                 |         | 7:4 | Reserved          | 00000      |         |                                                                                                                                                                                         |
| MBUS_CTRL       | 0x3D    | 3:1 | MBUS_SUBMODE[2:0] | 000        | R/W     | MBUS sub mode:<br>allowed values are 0, 1,<br>3 and 5<br>WM-BUS sub mode:<br>0: S1 S2 long header,<br>1: S1m S2 T2 other to<br>meter,<br>3: T1 T2 meter to other,<br>5: R2 short header |
|                 |         | 0   | Reserved          | 0          |         |                                                                                                                                                                                         |
| FIFO_CONFIG[    |         | 7   | Reserved          | 0          | R/W     |                                                                                                                                                                                         |
| 3]              | 0x3E    | 6:0 | RXAFTHR [6:0]     | 11000<br>0 | R/W     | FIFO almost full<br>threshold for RX FIFO                                                                                                                                               |



#### SPSGRFC

| Register name          | Address | Bit | Field name                   | Reset      | R/W | Description                                                                                                                                                               |  |  |
|------------------------|---------|-----|------------------------------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| FIFO_CONFIG[           |         | 7   | Reserved                     | 0          | R/W |                                                                                                                                                                           |  |  |
| 2]                     | 0x3F    | 6:0 | RXAETHR [6:0]                | 11000<br>0 | R/W | FIFO almost empty<br>threshold for RX FIFO                                                                                                                                |  |  |
|                        |         | 7   | Reserved                     | 0          | R/W |                                                                                                                                                                           |  |  |
| FIFO_CONFIG[<br>1]     | 0x40    | 6:0 | TXAFTHR [6:0]                | 11000<br>0 | R/W | FIFO almost full<br>threshold for TX FIFO                                                                                                                                 |  |  |
|                        |         | 7   | Reserved                     | 0          | R/W |                                                                                                                                                                           |  |  |
| FIFO_CONFIG[<br>0]     | 0x41    | 6:0 | TXAETHR [6:0]                | 11000<br>0 | R/W | FIFO almost empty<br>threshold for TX FIFO                                                                                                                                |  |  |
| PCKT_FLT_GO<br>ALS[12] | 0x42    | 7:0 | CONTROL0_MASK                | 0          | R/W | For received packet<br>only: all 0s: no filtering<br>on control field                                                                                                     |  |  |
| PCKT_FLT_GO<br>ALS[11] | 0x43    | 7:0 | CONTROL1_MASK                | 0          | R/W | For received packet<br>only: all 0s: no filtering<br>on control field                                                                                                     |  |  |
| PCKT_FLT_GO<br>ALS[10] | 0x44    | 7:0 | CONTROL2_MASK                | 0          | R/W | For received packet<br>only: all 0s: no filtering<br>on control field                                                                                                     |  |  |
| PCKT_FLT_GO<br>ALS[9]  | 0x45    | 7:0 | CONTROL3_MASK                | 0          | R/W | For received packet<br>only: all 0s: no filtering<br>on control field                                                                                                     |  |  |
| PCKT_FLT_GO<br>ALS[8]  | 0x46    | 7:0 | CONTROL0_FIELD               | 0          | R/W | Control field (byte 3) to be used as reference for receiver                                                                                                               |  |  |
| PCKT_FLT_GO<br>ALS[7]  | 0x47    | 7:0 | CONTROL1_FIELD               | 0          | R/W | Control field (byte 2) to be used as reference for receiver                                                                                                               |  |  |
| PCKT_FLT_GO<br>ALS[6]  | 0x48    | 7:0 | CONTROL2_FIELD               | 0          | R/W | Control field (byte 1) to be used as reference for receiver                                                                                                               |  |  |
| PCKT_FLT_GO<br>ALS[5]  | 0x49    | 7:0 | CONTROL3_FIELD               | 0          | R/W | Control field (byte 0) to be used as reference for receiver                                                                                                               |  |  |
| PCKT_FLT_GO<br>ALS[4]  | 0x4A    | 7:0 | RX_SOURCE_MASK               | 0          | R/W | For received packet only: all 0s: no filtering                                                                                                                            |  |  |
| PCKT_FLT_GO<br>ALS[3]  | 0x4B    | 7:0 | RX_SOURCE_ADDR               | 0          | R/W | RX packet source / TX packet destination fields                                                                                                                           |  |  |
| PCKT_FLT_GO<br>ALS[2]  | 0x4C    | 7:0 | BROADCAST                    | 0          | R/W | Broadcast address                                                                                                                                                         |  |  |
| PCKT_FLT_GO<br>ALS[1]  | 0x4D    | 7:0 | MULTICAST                    | 0          | R/W | Multicast address                                                                                                                                                         |  |  |
| PCKT_FLT_GO<br>ALS[0]  | 0x4E    | 7:0 | TX_SOURCE_ADDR               | 0          | R/W | TX packet source / RX packet destination fields                                                                                                                           |  |  |
|                        |         | 7   | Reserved                     | 0          |     |                                                                                                                                                                           |  |  |
| PCKT_FLT_OP<br>TIONS   | 0x4F    | 6   | RX_TIMEOUT_AND_OR_<br>SELECT | 1          | R/W | 1: 'OR' logical function<br>applied to CS/SQI/PQI<br>values (masked by 7:5<br>bits in PROTOCOL<br>register:<br>CS_TIMEOUT_MASK,<br>SQI_TIMEOUT_MASK,<br>PQI_TIMEOUT_MASK) |  |  |



#### SPSGRFC

Module user firmware short description

| Register name | Address | Bit       | Field name                 | Reset | R/W                | Description                                                                                        |    |                                                                                     |   |
|---------------|---------|-----------|----------------------------|-------|--------------------|----------------------------------------------------------------------------------------------------|----|-------------------------------------------------------------------------------------|---|
|               |         | 5         | CONTROL_FILTERING          | 1     |                    | 1: RX packet accepted if<br>its control fields match<br>with masked<br>CONTROLx_FIELD<br>registers |    |                                                                                     |   |
|               |         | 4         | SOURCE_FILTERING           | 1     |                    | 1: RX packet accepted if<br>its source field matches<br>with masked<br>RX_SOURCE_ADDR<br>register  |    |                                                                                     |   |
|               |         | 3         | DEST_VS_SOURCE<br>_ADDR    | 0     |                    | 1: RX packet accepted if<br>its destination address<br>matches with<br>TX_SOURCE_ADDR<br>reg.      |    |                                                                                     |   |
|               |         | 2         | DEST_VS_MULTICAST_A<br>DDR | 0     |                    | 1: RX packet accepted if<br>its destination address<br>matches with<br>MULTICAST register          |    |                                                                                     |   |
|               |         | 1         | DEST_VS_<br>BROADCAST_ADDR | 0     |                    | 1: RX packet accepted if<br>its destination address<br>matches with<br>BROADCAST<br>reg.           |    |                                                                                     |   |
|               |         | 0         | CRC_CHECK                  | 0     |                    | 1: packet discarded if<br>CRC not valid.                                                           |    |                                                                                     |   |
|               |         | 23        | CS_TIMEOUT_MASK            | 0     |                    | 1: CS value contributes to timeout disabling                                                       |    |                                                                                     |   |
|               |         | 22        | SQI_TIMEOUT_MASK           | 0     |                    | 1: SQI value contributes to timeout disabling                                                      |    |                                                                                     |   |
|               |         | 21        | PQI_TIMEOUT_MASK           | 0     |                    | 1: PQI value contributes to timeout disabling                                                      |    |                                                                                     |   |
| PROTOCOL[2]   | 0x50    | 20:1<br>9 | TX_SEQ_NUM_RELOAD[1<br>:0] | 0     | R/W                | TX sequence number to<br>be used when counting<br>reset is required using<br>the related command.  |    |                                                                                     |   |
|               |         | 18        | RCO_CALIBRATION            | 0     |                    | 1: enable the automatic RCO calibration                                                            |    |                                                                                     |   |
|               |         | 17        | VCO_CALIBRATION            | 1     |                    | 1: enable the automatic VCO calibration                                                            |    |                                                                                     |   |
|               |         | 16        | LDC_MODE                   | 0     |                    | 1: LDC mode on                                                                                     |    |                                                                                     |   |
|               | 0x51    | 0x51      | 0x51                       | 15    | LDC_RELOAD_ON_SYNC | 0                                                                                                  |    | 1: LDC timer is reloaded<br>with the value stored in<br>the LDC_RELOAD<br>registers |   |
| PROTOCOL[1]   |         |           |                            | 0x51  | 0x51               | 0x51                                                                                               | 14 | PIGGYBACKING                                                                        | 0 |
|               |         | 13:1<br>2 | Reserved                   | 00    |                    |                                                                                                    |    |                                                                                     |   |



#### SPSGRFC

| Register name | Address | Bit       | Field name                    | Reset | R/W      | Description                                                                                                                                                                     |     |                                                                   |
|---------------|---------|-----------|-------------------------------|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------|
|               |         | 11        | SEED_RELOAD                   | 0     |          | 1: reload the back-off<br>random generator seed<br>using the value written<br>in the<br>BU_COUNTER_SEED_<br>MSBYTE / LSBYTE<br>registers                                        |     |                                                                   |
|               |         | 10        | CSMA_ON                       | 0     |          | 1: CSMA channel<br>access mode enabled                                                                                                                                          |     |                                                                   |
|               |         | 9         | CSMA_PERS_ON                  | 0     |          | 1: CSMA persistent (no back-off) enabled                                                                                                                                        |     |                                                                   |
|               |         | 8         | AUTO_PCKT_FLT                 | 0     |          | 1: automatic packet<br>filtering mode enabled                                                                                                                                   |     |                                                                   |
|               |         | 7:4       | NMAX_RETX[3:0]                | 0     |          | Max. number of re-TX<br>(from 0 to 15).<br>0: re-transmission is not<br>performed                                                                                               |     |                                                                   |
|               |         | 3         | NACK_TX                       | 1     |          | 1: field NO_ACK=1 on<br>transmitted packet                                                                                                                                      |     |                                                                   |
| PROTOCOL[0]   | 0x52    | 0x52      | 0x52                          | 2     | AUTO_ACK | 0                                                                                                                                                                               | R/W | 1: automatic<br>acknowledgement after<br>correct packet reception |
|               |         | 1         | PERS_RX                       | 0     |          | 1: persistent reception<br>enabled                                                                                                                                              |     |                                                                   |
|               |         | 0         | PERS_TX                       | 0     |          | 1: persistent<br>transmission enabled                                                                                                                                           |     |                                                                   |
| TIMERS[5]     | 0x53    | 47:4<br>0 | RX_TIMEOUT_PRESCALE<br>R[7:0] | 1     | R/W      | Prescaler value of the<br>RX TIMEOUT timer.<br>When this timer expires<br>the SPIRIT1 exits RX<br>state. Can be controlled<br>using the quality<br>indicator (SQI, PQI,<br>CS). |     |                                                                   |
| TIMERS[4]     | 0x54    | 39:3<br>2 | RX_TIMEOUT_COUNTER[<br>7:0]   | 0     | R/W      | Counter value of the RX<br>TIMEOUT timer. When<br>this timer expires the<br>SPIRIT1 exits RX state.<br>Can be controlled using<br>the quality indicator<br>(SQI, PQI, CS)       |     |                                                                   |
| TIMERS[3]     | 0x55    | 31:2<br>4 | LDC_PRESCALER[7:0]            | 1     | R/W      | Prescaler value of the<br>LDC wake-up timer.<br>When this timer expires<br>the SPIRIT1 exits<br>SLEEP state.                                                                    |     |                                                                   |
| TIMERS[2]     | 0x56    | 23:1<br>6 | LDC_COUNTER[7:0]              | 0     | R/W      | Counter value of the<br>LDC wake-up timer.<br>When this timer expires<br>the SPIRIT1 exits<br>SLEEP state.                                                                      |     |                                                                   |



#### SPSGRFC

Module user firmware short description

| Register name        | Address | Bit  | Field name                    | Reset      | R/W | Description                                                                                                                                                                                                                                          |
|----------------------|---------|------|-------------------------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIMERS[1]            | 0x57    | 15:8 | LDC_RELOAD_PRESCAL<br>ER[7:0] | 1          | R/W | Prescaler value of the<br>LDC reload timer. When<br>this timer expires the<br>SPIRIT1 exits SLEEP<br>state. The reload timer<br>value is used if the<br>SYNC word is detected<br>(by the receiver) or if the<br>LDC_RELOAD<br>command is used.       |
| TIMERS[0]            | 0x58    | 7:0  | LDC_RELOAD_COUNTER<br>[7:0]   | 0          | R/W | Counter part of the LDC<br>reload value timer.<br>When this timer expires<br>the SPIRIT1 exits<br>SLEEP state. The<br>reload timer value is<br>used if the SYNC word<br>is detected (by the<br>receiver) or if the<br>LDC_RELOAD<br>command is used. |
| CSMA_CONFI<br>G[3]   | 0x64    | 7:0  | BU_COUNTER_SEED_MS<br>BYTE    | 0xFF       | R/W | The MSB value of the<br>counter of the seed of<br>the random number<br>generator used to apply<br>the BBE algorithm<br>during the CSMA<br>algorithm                                                                                                  |
| CSMA_CONFI<br>G[2]   | 0x65    | 7:0  | BU_COUNTER_SEED_LS<br>BYTE    | 0          | R/W | The LSB value of the<br>counter seed of the<br>random number<br>generator used to apply<br>the BBE algorithm<br>during the CSMA<br>algorithm                                                                                                         |
| CSMA_CONFI           | 0x66    | 7:2  | BU_PRESCALER[5:0]             | 00000<br>1 | R/W | The prescaler value<br>used to program the<br>back-off unit BU                                                                                                                                                                                       |
| G[1]                 | 0000    | 1:0  | CCA_PERIOD                    | 00         | K/W | Used to program the<br>Tcca time (64 / 128 /<br>256 / 512 × Tbit)                                                                                                                                                                                    |
|                      |         | 7:4  | CCA_LENGTH[3:0]               | 0000       |     | Used to program the<br>Tlisten time                                                                                                                                                                                                                  |
| CSMA_CONFI<br>G[0]   | 0x67    | 3    | Reserved                      | 0          | R/W |                                                                                                                                                                                                                                                      |
|                      |         | 2:0  | NBACKOFF_MAX                  | 000        |     | Max. number of back-off cycles                                                                                                                                                                                                                       |
| TX_CTRL_FIEL<br>D[3] | 0x68    | 7:0  | TX_CTRL3                      | 0          | R/W | Control field value to be<br>used in TX packet as<br>byte n.3                                                                                                                                                                                        |
| TX_CTRL_FIEL<br>D[2] | 0x69    | 7:0  | TX_CTRL2                      | 0          | R/W | Control field value to be<br>used in TX packet as<br>byte n.2                                                                                                                                                                                        |
| TX_CTRL_FIEL<br>D[1] | 0x6A    | 7:0  | TX_CTRL1                      | 0          | R/W | Control field value to be<br>used in TX packet as<br>byte n.1                                                                                                                                                                                        |
| TX_CTRL_FIEL<br>D[0] | 0x6B    | 7:0  | TX_CTRL0                      | 0          | R/W | Control field value to be<br>used in TX packet as<br>byte n.0                                                                                                                                                                                        |



25/42

#### SPSGRFC

| Register name     | Address | Bit | Field name     | Reset       | R/W   | Description                                                                                                                                                             |
|-------------------|---------|-----|----------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |         | 7   | Reserved       | 0           |       |                                                                                                                                                                         |
|                   |         | 6   | EN_TS_BUFFER   | 0           |       | 1: temperature sensor<br>output is buffered                                                                                                                             |
|                   |         |     |                |             |       | 0: enable internal SMPS                                                                                                                                                 |
|                   |         | 5   | DISABLE_SMPS   | 0           |       | 1: disable internal<br>SMPS                                                                                                                                             |
| PM_CONFIG[2]      | 0xA4    | 4   | Reserved       | 0           | R/W   |                                                                                                                                                                         |
|                   |         | 3   | SET_SMPS_VTUNE | 1           |       | Sets the SMPS Vtune voltage                                                                                                                                             |
|                   |         | 2   | SET_SMPS_PLLBW | 1           |       | Sets the SMPS<br>bandwidth                                                                                                                                              |
|                   |         | 1:0 | Reserved       | 00          |       |                                                                                                                                                                         |
| PM_CONFIG[1]      | 0xA5    | 7   | EN_RM          | 0           | R/W   | 0: divider by 4 enabled<br>(SMPS' switching<br>frequency is<br>FSW=FOSC/4)<br>1: rate multiplier<br>enabled (SMPS'<br>switching frequency is<br>FSW=KRM*FOSC/(2^1<br>5) |
|                   |         | 6:0 | KRM[14:8]      | 01000<br>00 |       | Sets the divider ration of                                                                                                                                              |
| PM_CONFIG[0]      | 0xA6    | 7:0 | KRM[7:0]       | 0           | R/W   | the rate multiplier.                                                                                                                                                    |
|                   |         | 7:4 | Reserved       | 1110        |       |                                                                                                                                                                         |
| XO_RCO_CON<br>FIG | 0xA7    | 3   | EXT_RCOSC      | 0           | R/W   | 1: the 34.7kHz signal<br>must be supplied from a<br>GPIO pin                                                                                                            |
|                   |         | 2:0 | Reserved       | 001         |       |                                                                                                                                                                         |
| TEST_SELECT       | 0xA8    | 7:0 | Reserved       | 0x00        | R/W   |                                                                                                                                                                         |
| PM_TEST           | 0xB2    | 7:0 | Reserved       | 0x42        | 11/11 |                                                                                                                                                                         |

#### Table 13: Frequently used registers

| Register name    | Address | Bit | Field name             | Reset       | R/W | Description                                                                                                                                                             |
|------------------|---------|-----|------------------------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHNUM            | 0x6C    | 7:0 | CH_NUM                 | 0           | R/W | Channel number. This value<br>is multiplied by the channel<br>spacing and added to the<br>synthesizer base frequency<br>to generate the actual RF<br>carrier frequency. |
|                  |         | 7:6 | Reserved               | 00          |     |                                                                                                                                                                         |
| VCO_CONFIG       | 0xA1    | 5:0 | VCO_GEN_CUR<br>R       | 01000<br>1  | R/W | Set the VCO current                                                                                                                                                     |
| RCO_VCO_CALIBR_I | 0x6D    | 7:4 | RWT_IN[3:0]            | 0111        | R/W | RWT word value for the RCO                                                                                                                                              |
| N[Z]             |         | 3:0 | RFB_IN[4:1]            | 0000        |     | RFB word value for the                                                                                                                                                  |
| RCO VCO CALIBR I |         | 7   | RFB_IN[0]              | 0           |     | RCO                                                                                                                                                                     |
| N[1]             | 0x6E    | 6:0 | VCO_CALIBR_TX<br>[6:0] | 10010<br>00 | R/W | Word value for the VCO to be used in TX mode                                                                                                                            |



#### SPSGRFC

#### Module user firmware short description

| Register name            | Address | Bit | Field name             | Reset       | R/W | Description                                                         |
|--------------------------|---------|-----|------------------------|-------------|-----|---------------------------------------------------------------------|
| _                        |         | 7   | Reserved               | 0           |     |                                                                     |
| RCO_VCO_CALIBR_I<br>N[0] | 0x6F    | 6:0 | VCO_CALIBR_R<br>X[6:0] | 10010<br>00 | R/W | Word value for the VCO to be used in RX mode                        |
| AES_KEY_IN[15]           | 0x70    | 7:0 | AES_KEY15              | 0           | R/W | AES engine key input (128 bits)                                     |
| AES_KEY_IN[14]           | 0x71    | 7:0 | AES_KEY14              | 0           | R/W | AES engine key input (128 bits)                                     |
|                          |         | 7:0 |                        |             |     |                                                                     |
| AES_KEY_IN[1]            | 0x7E    | 7:0 | AES_KEY1               | 0           | R/W | AES engine key input (128 bits)                                     |
| AES_KEY_IN[0]            | 0x7F    | 7:0 | AES_KEY0               | 0           | R/W | AES engine key input (128<br>bits)                                  |
| AES_DATA_IN[15]          | 0x80    | 7:0 | AES_IN15               | 0           | R/W | AES engine data input (128 bits)                                    |
| AES_DATA_IN[14]          | 0x81    | 7:0 | AES_IN14               | 0           | R/W | AES engine data input (128 bits)                                    |
|                          |         |     |                        |             |     |                                                                     |
| AES_DATA_IN[1]           | 0x8E    | 7:0 | AES_IN1                | 0           | R/W | AES engine data input (128 bits)                                    |
| AES_DATA_IN[0]           | 0x8F    | 7:0 | AES_IN0                | 0           | R/W | AES engine data input (128 bits)                                    |
| IRQ_MASK[3]              | 0x90    | 7:0 | INT_MASKT[31:2<br>4]   | 0           | R/W | The IRQ mask register to route the IRQ information to a GPIO.       |
| IRQ_MASK[2]              | 0x91    | 7:0 | INT_MASK<br>[23:16]    | 0           | R/W | The IRQ mask register to route the IRQ information to a GPIO.       |
| IRQ_MASK[1]              | 0x92    | 7:0 | INT_MASK[15:8]         | 0           | R/W | The IRQ mask register to<br>route the IRQ information to<br>a GPIO. |
| IRQ_MASK[0]              | 0x93    | 7:0 | INT_MASK [7:0]         | 0           | R/W | The IRQ mask register to<br>route the IRQ information to<br>a GPIO. |
|                          |         | 7:2 | Reserved               | 00110<br>1  |     | Reserved do not modify                                              |
| DEM_CONFIG               | 0xA3    | 1   | DEM_ORDER              | 1           | R/W | Set it to 0 during radio initialization                             |
|                          |         | 0   | Reserved               | 1           |     | Reserved do not modify                                              |
|                          |         | 7   | Reserved               | 0           |     |                                                                     |
| PM_CONFIG                | 0xA4    | 6   | EN_TS_BUFFER           | 0           | R/W | 1: temperature sensor<br>output is buffered                         |
|                          |         | 5   | DISABLE_SMPS           | 0           |     | 0: enable internal SMPS<br>1: disable internal SMPS                 |
|                          |         | 7:4 | Reserved               | 0101        |     |                                                                     |
|                          |         | 3   | ANT_SELECT             | 0           |     | Currently selected antenna                                          |
| MC_STATE[1]              | 0xC0    | 2   | TX_FIFO_FULL           | 0           | R   | 1: TX FIFO is full                                                  |
|                          |         | 1   | RX_FIFO_EMPTY          | 0           |     | 1: RX FIFO is empty                                                 |
|                          |         | 0   | ERROR_LOCK             | 0           |     | 1: RCO calibrator error                                             |



#### SPSGRFC

| Register name    | Address | Bit | Field name    | Reset | R/W | Description                                                                                                                                                                        |
|------------------|---------|-----|---------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | 0.01    | 7:1 | STATE[6:0]    | 0     | 5   | Current MC state.                                                                                                                                                                  |
| MC_STATE[0]      | 0xC1    | 0   | XO_ON         | 0     | R   | 1: XO is operating                                                                                                                                                                 |
|                  |         | 7:6 | Reserved      | 0     |     |                                                                                                                                                                                    |
|                  |         | 5:4 | TX_SEQ_NUM    | 0     |     | Current TX packet sequence number                                                                                                                                                  |
| TX_PCKT_INFO     | 0xC2    | 3:0 | N_RETX        | 0     | R   | Number of transmission<br>done at the end of a TX<br>sequence. The value is<br>updated to the max. number<br>of retransmission reached<br>or at the reception of an<br>ACK packet. |
|                  |         | 7:3 | Reserved      | 0     |     |                                                                                                                                                                                    |
| RX_PCKT_INFO     | 0xC3    | 2   | NACK_RX       | 0     | R   | NACK field of the received packet                                                                                                                                                  |
|                  |         | 1:0 | RX_SEQ_NUM    | 0     |     | Sequence number of the received packet                                                                                                                                             |
| AFC_CORR         | 0xC4    | 7:0 | AFC_CORR[7:0] | 0     | R   | AFC word of the received packet                                                                                                                                                    |
| LINK_QUALIF[2]   | 0xC5    | 7:0 | PQI[7:0]      | 0     | R   | PQI value of the received packet                                                                                                                                                   |
|                  |         | 7   | CS            | 0     |     | Carrier sense indication                                                                                                                                                           |
| LINK_QUALIF[1]   | 0xC6    | 6:0 | SQI[6:0]      | 0     | R   | SQI value of the received packet                                                                                                                                                   |
|                  |         | 7:4 | Reserved      | 0     |     |                                                                                                                                                                                    |
| LINK_QUALIF[0]   | 0xC7    | 3:0 | AGC_WORD      | 0     | R   | AGC word of the received packet                                                                                                                                                    |
| RSSI_LEVEL       | 0xC8    | 7:0 | RSSI_LEVEL    | 0     | R   | RSSI level of the received packet                                                                                                                                                  |
| RX_PCKT_LEN[1]   | 0xC9    | 7:0 | RX_PCKT_LEN1  | 0     | R   | Length (number of bytes) of the received packet:                                                                                                                                   |
| RX_PCKT_LEN[0]   | 0xCA    | 7:0 | RX_PCKT_LEN0  | 0     | R   | RX_PCKT_LEN=RX_PCKT<br>_LEN1 × 256 +<br>RX_PCKT_LEN0                                                                                                                               |
| CRC_FIELD[2]     | 0xCB    | 7:0 | CRC2          | 0     | R   | CRC field of the received packet, byte 2                                                                                                                                           |
| CRC_FIELD[1]     | 0xCC    | 7:0 | CRC1          | 0     | R   | CRC field of the received packet, byte 1                                                                                                                                           |
| CRC_FIELD[0]     | 0xCD    | 7:0 | CRC0          | 0     | R   | CRC field of the received packet, byte 0                                                                                                                                           |
| RX_CTRL_FIELD[3] | 0xCE    | 7:0 | RX_CTRL0      | 0     | R   | Control field(s) of the received packet, byte 0                                                                                                                                    |
| RX_CTRL_FIELD[2] | 0xCF    | 7:0 | RX_CTRL1      | 0     | R   | Control field(s) of the received packet, byte 1                                                                                                                                    |
| RX_CTRL_FIELD[1] | 0xD0    | 7:0 | RX_CTRL2      | 0     | R   | Control field(s) of the received packet, byte 2                                                                                                                                    |
| RX_CTRL_FIELD[0] | 0xD1    | 7:0 | RX_CTRL3      | 0     | R   | Control field(s) of the received packet, byte 3                                                                                                                                    |
| RX_ADDR_FIELD[1] | 0xD2    | 7:0 | ADDR1         | 0     | R   | Source address field of the RX packet.                                                                                                                                             |



#### SPSGRFC

Module user firmware short description

| Register name             | Address | Bit | Field name           | Reset | R/W | Description                                                   |
|---------------------------|---------|-----|----------------------|-------|-----|---------------------------------------------------------------|
| RX_ADDR_FIELD[0]          | 0xD3    | 7:0 | ADDR0                | 0     | R   | Destination address field of the RX packet.                   |
| AES_ DATA_OUT[15]         | 0xD4    | 7:0 | AES_OUT15            | 0     | R   | AES engine data output<br>(128 bits)                          |
| AES_ DATA_OUT[14]         | 0xD5    | 7:0 | AES_OUT14            | 0     | R   | AES engine data output (128 bits)                             |
|                           |         |     |                      |       |     |                                                               |
| AES_ DATA_OUT[1]          | 0xE2    | 7:0 | AES_OUT1             | 0     | R   | AES engine data output (128 bits)                             |
| AES_ DATA_OUT[0]          | 0xE3    | 7:0 | AES_OUT0             | 0     | R   | AES engine data output (128 bits)                             |
| RCO_VCO_CALIBR_           | 0vE4    | 7:4 | RWT_OUT[3:0]         | 0     | R   | RWT word from internal RCO calibrator                         |
| OUT[1]                    | 0xE4    | 3:0 | RFB_OUT[4:1]         | 0     | ĸ   | RFB word from internal RCO calibrator                         |
|                           |         | 7   | RFB_OUT[0]           | 0     |     |                                                               |
| RCO_VCO_CALIBR_<br>OUT[0] | 0xE5    | 6:0 | VCO_CALIBR_D<br>ATA  | 0     | R   | Output word from internal VCO calibrator                      |
|                           |         | 7   | Reserved             | 0     |     |                                                               |
| LINEAR_FIFO_STAT<br>US[1] | 0xE6    | 6:0 | ELEM_TXFIFO          | 0     | R   | Number of elements in the linear TX FIFO (from 0 to 96 bytes) |
|                           |         | 7   | Reserved             | 0     |     |                                                               |
| LINEAR_FIFO_STAT<br>US[0] | 0xE7    | 6:0 | ELEM_RXFIFO          | 0     | R   | Number of elements in the linear RX FIFO (from 0 to 96 bytes) |
| IRQ_STATUS[3]             | 0xFA    | 7:0 | INT_EVENT[31:2<br>4] | 0     | RR  | The IRQ status register.                                      |
| IRQ_STATUS[2]             | 0xFB    | 7:0 | INT_EVENT[23:1<br>6] | 0     | RR  | The IRQ status register.                                      |
| IRQ_STATUS[1]             | 0xFC    | 7:0 | INT_EVENT[15:8]      | 0     | RR  | The IRQ status register.                                      |
| IRQ_STATUS[0]             | 0xFD    | 7:0 | INT_EVENT[7:0]       | 0     | RR  | The IRQ status register.                                      |
| DEVICE_INFO[1:0]          | 0xF0    | 7:0 | PARTNUM[7:0]         | 0x01  | R   | Device part number                                            |
|                           | 0xF1    | 7:0 | VERSION[7:0]         | 0x30  | R   | Device version number                                         |



### 8 Regulatory compliance

### 8.1 RF compliance

The RF certifications obtained are described in table below.

| _         | Table 14: RF certification summary |                                                                            |  |  |  |  |  |  |
|-----------|------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|--|
| ID        | Part Comment                       |                                                                            |  |  |  |  |  |  |
| FCC<br>ID | S9NSPSGRFC                         | With external "TAOGLASS" antenna and UFL to SMA connector RF cable version |  |  |  |  |  |  |
| IC ID     | 8976C-<br>SPSGRFC                  | With external "TAOGLASS" antenna and UFL to SMA connector RF cable version |  |  |  |  |  |  |
| ETSI      | Compliant                          | Approved with external "LINX" antenna and UFL to SMA cable version         |  |  |  |  |  |  |

This radio transmitter IC ID 8976-SPSGRFC has been approved by Industry Canada to operate with the antenna types listed below with the maximum permissible gain indicated.

Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.



The "TI.19.2113" antenna from "TAOGLASS" is the only approved antenna using the u.fl connector version.

### 8.2 SPSGRFC-915 module approved antenna

For SPSGRFC-915, the approved antenna is the TAOGLASS TI.19.2113.

Below is an extract from the antenna datasheet: TI.19 is a high performance 915 MHz ISM band dipole omni-directional antenna.

The hinged design enables the antenna to be positioned at its most suitable angle. This antenna features a SMA(M) Plug Connector.

For a lot of antenna applications such as Wi-Fi Hotspot or cellular Pico-cell, the antenna of the operator's device and the antenna of the user's remote device are not on the same horizontal level. The TI.19 has been designed with a butterfly shape radiation pattern to help counteract this effect.

|                         | Electrical   |
|-------------------------|--------------|
| Frequency               | 902 ~ 928MHz |
| Peak gain (bend)        | 2.5dBi       |
| Peak gain (straight)    | 2.4dBi       |
| Average gain (bend)     | -1.0dBi      |
| Average gain (straight) | -0.9dBi      |
| Efficiency (bend)       | 81%          |
| Efficiency (straight)   | 82%          |

| Table 15: TAOGLASS TI.19.2113 specifications |
|----------------------------------------------|
|----------------------------------------------|



| 50Ω                        |  |  |  |
|----------------------------|--|--|--|
| < 1.9 : 1                  |  |  |  |
| Linear                     |  |  |  |
| Omni                       |  |  |  |
| 10 W                       |  |  |  |
| Mechanical                 |  |  |  |
| 389 ± 5 mm                 |  |  |  |
| 13 ± 0.5 mm                |  |  |  |
| TPU                        |  |  |  |
| SMA Male                   |  |  |  |
| Environmental              |  |  |  |
| -40°C to 85°C              |  |  |  |
| Non-condensing 65°C 95% RH |  |  |  |
|                            |  |  |  |



all data provided in this table are based on the "TAOGLASS TI.19.2113" reference documentation.

### 8.3 SPSGRFC-868 module approved antenna

For the SPSGRFC-868 module the approved antenna is the LINX ANT-868-CW-QW. Below is an extract from the antenna datasheet:





#### Table 16: Ordering information

| Order code                             |  |
|----------------------------------------|--|
| ANT-868-CW-QW (with RP-SMA connector)  |  |
| ANT-868-CW-QW-SMA (with SMA connector) |  |

#### **Product description**

CW Series ¼-wave antennas deliver outstanding performance in a rugged and cosmetically attractive package. These antennas are available with standard SMA or FCC Part 15 compliant RP-SMA connectors. RP-SMA connectors allow for easy field replacement while complying with FCC requirements. A wide variety of matching connectors permit numerous mounting options.



#### Features

- Low cost
- Excellent performance
- Omni-directional pattern
- Wide bandwidth
- Very low VSWR
- Fully weatherized
- Flexible main shaft
- Rugged & damage-resistant
- SMA or Part 15 compliant RP-SMA connector
- Use with plastic (requires proximity ground plane) or metal enclosures

#### **Electrical specifications**

- Center frequency: 868 MHz
- Recom. freq. range: 750 950 MHz
- Wavelength: <sup>1</sup>/<sub>4</sub>-wave
- Peak gain: 1.6 dBi
- VSWR: < 1.9 typ. at center
- Impedance: 50 Ω
- Connector: RP-SMA or SMA
- Oper. temp. range: 40 °C to + 90 °C
- Electrical specifications and plots measured on 10.16 cm x 10.16 cm (4.00" x 4.00") reference ground plane



all data provided in this table are based on the "LINX - ANT-868-CW-QW " reference ground plane.

### 8.4 SPSGRFC-433 module approved antenna

For the SPSGRFC-433 module the approved antenna is the LINX ANT-433-CW-QW. Below is an extract from the antenna datasheet:





#### **Table 17: Ordering information**

| Order code       |                         |
|------------------|-------------------------|
| ANT-433-CW-QW (w | ith RP-SMA connector)   |
| ANT-433-CW-QW-SM | MA (with SMA connector) |

#### **Product description**

CW Series ¼-wave antennas deliver outstandingperformance in a rugged and cosmetically attractive package. These antennas are available with standard SMA or FCC Part 15 compliant RP-SMA connectors. RP-SMA connectors allow for easy field replacement while complying with FCC requirements. A wide variety of matching connectors permit numerous mounting options.



#### Features

- Low cost
- Excellent performance
- Omni-directional pattern
- Wide bandwidth
- Very low VSWR
- Fully weatherized
- Flexible main shaft
- Rugged & damage-resistant
- SMA or Part 15 compliant RP-SMA connector
- Use with plastic (requires proximity ground plane) or metal enclosures

#### **Electrical specifications**

- Center frequency: 433 MHz
- Recom. freq. range: 400 470 MHz
- Wavelength: <sup>1</sup>/<sub>4</sub>-wave
- Peak gain: 3.3 dBi
- VSWR: < 1.9 typ. at center
- Impedance: 50 Ω
- Connector: RP-SMA or SMA
- Oper. temp. range: 40 °C to + 90 °C
- Electrical specifications and plots measured on 10.16 cm x 10.16 cm (4.00" x 4.00") reference ground plane



all data provided in this table are based on the "LINX - ANT-433-CW-QW " reference ground plane.

### 8.5 FCC and IC

The SPSGRFC-915 module has been tested and complies with the FCC part 15 and IC RSS-247 regulations. These limits are designed to provide reasonable protection against harmful interference in approved installations. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications.

However, there is no guarantee that interference will not occur in a particular installation. This device complies with part 15 of the FCC rules. Operation is subject to the following two conditions:

- The device must not cause harmful interference and
- The device must accept any interference received, including interference that may cause undesired operation

Modifications or changes to this equipment not expressly approved by the party responsible for compliance may render void the user's authority to operate this equipment.

#### Modular approval, FCC and IC

FCC ID: S9NSPSGRFC

IC: 8976C-SPSGRFC

In accordance with FCC part 15, the module SPSGRFC-915 is listed above as a modular transmitter device.



#### 8.5.1 Labeling instructions

When integrating the SPSGRFC-915 into the final product, ensure that the FCC and IC labeling requirements specified below are satisfied. Based on the Public Notice from FCC, the product into which the ST transmitter module is installed must display a label referring to the enclosed module. The label should use wording like the following:

Contains transmitter module

- FCC ID: S9NSPSGRFC
- IC: 8976C-SPSGRFC

Any similar wording that expresses the same meaning may also be used.

### 8.6 CE Certification

The SPSGRFC-868 and SPSGRFC-433 have been certified according to the following certification rules:

- EN 300 328 V 2.1.1 (2016-11) (1)
- ETSI EN 301 489-17 V3.1.1 (2017-02) (2)
- ETSI EN 301 489-1 V2.1.1 (2017-02) (3)
- EN 60950-1:2006 + A11:2009 + A1:2010 + A12:2011 + A2:2013 (4)

- EN 62479:2010

- EN 300 328 V 2.1.1 (2016 11): "electromagnetic compatibility and radio spectrum Matters (ERM); Wideband transmission systems; data transmission equipment operating in the 2.4 GHZ ISM band and using wideband modulation techniques; harmonized EN covering essential requirements under article 3.2 of the R&TTE directive".
- EN 301 489-17 V 3.1.1 (2017 02): "electromagnetic compatibility and radio spectrum Matters (ERM); electromagnetic compatibility (EMC) standard for radio equipment and services; part 17: specific condition for 2.4 GHz wideband transmission systems and 5 GHz high performance RLAN equipment".
- 3. ETSI EN 301 489-1 V2.1.1 (2017 02): "electromagnetic compatibility and radio spectrum Matters (ERM); electromagnetic compatibility (EMC) standard for radio equipment and services; part 1: Common technical requirements".
- 4. EN60950-1:2006 +A11:2009+A1:2010+A12:2011+A2:2013: "Information technology equipment safety".

The modules are provided by CE marking:



The modules have obtained the RED certificate: No. 0051-RED-0029 REV. 0"



The certified modules test platforms are based on STSW-SP1ML868AT production firmware release:

#### 1.X

For additional information please refer to:

STMicroelectronics Via C. Olivetti 2, Agrate Brianza 20864 (ITALY)



### 9 RoHS compliance

ST Bluetooth modules comply with the ECOPACK2 level of RoHS compliance grade.



### 10 Traceability

Each module is univocally identified by serial number stored in a 2D data matrix laser marked on the bottom side of the module itself.

The serial number has the following format:

WW YY D FF NNN

where

WW = week

YY = year

D = product ID family

FF = production panel coordinate identification

NNN = progressive serial number.

Each module bulk is identified by a bulk ID.

BULK ID and module 2D data matrix are linked by a reciprocal traceability link.

The module 2D data matrix traces the lot number of any raw material used.



## **11** Ordering information

Table 18: Ordering information

| Order code  | Description                                                 | Packing    | MOQ      |
|-------------|-------------------------------------------------------------|------------|----------|
| SPSGRFC-433 | 433 MHz Spirit1 transceiver module (Region 1, Europe)       | Jedec tray | 2448 pcs |
| SPSGRFC-868 | 868 MHz Spirit1 transceiver module (Region 1, Europe)       | Jedec tray | 2448 pcs |
| SPSGRFC-915 | 915 MHz Spirit1 transceiver module (Region 2, the Americas) | Jedec tray | 2448 pcs |



### 12 Revision history

Table 19: Document revision history

\_\_\_\_\_

| Date        | Version | Changes                                                                  |
|-------------|---------|--------------------------------------------------------------------------|
| 02-Mar-2017 | 1       | Initial release.                                                         |
| 25-May-2017 | 2       | Updated Table 6: "RF compliance limits table".                           |
| 25-Oct-2017 | 3       | Updated figure on the cover page and Section 4: "Mechanical dimensions". |



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

