## **LDO Regulator** - High PSRR ## 300 mA ## **NCP115** The NCP115 is 300 mA LDO that provides the engineer with a very stable, accurate voltage with low noise suitable for space constrained, noise sensitive applications. In order to optimize performance for battery operated portable applications, the NCP115 employs the dynamic quiescent current adjustment for very low I<sub>Q</sub> consumption at no–load. #### **Features** - Operating Input Voltage Range: 1.7 V to 5.5 V - Available in Fixed Voltage Options: 0.8 V to 3.6 V Contact Factory for Other Voltage Options - Very Low Quiescent Current of Typ. 50 μA - Soft Start Feature with Two V<sub>OUT</sub> Slew Rate Speed - Standby Current Consumption: Typ. 0.1 μA - Low Dropout: 250 mV Typical at 300 mA @ 2.8 V - ±1% Accuracy at Room Temperature - High Power Supply Ripple Rejection: 70 dB at 1 kHz - Thermal Shutdown and Current Limit Protections - Available in XDFN4 and TSOP-5 Packages - Stable with a 1 µF Ceramic Output Capacitor - These are Pb-Free Devices #### **Typical Applications** - PDAs, Mobile phones, GPS, Smartphones - Wireless Handsets, Wireless LAN, Bluetooth<sup>®</sup>, Zigbee<sup>®</sup> - Portable Medical Equipment - Other Battery Powered Applications Figure 1. Typical Application Schematic XDFN4 CASE 711AJ TSOP-5 CASE 483 #### **MARKING DIAGRAMS** XX = Specific Device Code M = Date Code XX = Device CodeM = Date Code\*= Pb-Free Package (Note: Microdot may be in either location) \*Date Code orientation and/or position may vary depending upon manufacturing location. #### **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering, marking and shipping information on page 15 of this data sheet. \*Active output discharge function is present only in NCP115A and NCP115C devices. yyy denotes the particular $V_{\mbox{\scriptsize OUT}}$ option. Figure 2. Simplified Schematic Block Diagram ## PIN FUNCTION DESCRIPTION | Pin No.<br>(XDFN4) | Pin No.<br>(TSOP5) | Pin Name | Description | |--------------------|--------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 5 | OUT | Regulated output voltage pin. A small ceramic capacitor with minimum value of 1 $\mu$ F is needed from this pin to ground to assure stability. | | 2 | 2 | GND | Power supply ground. | | 3 | 3 | EN | Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode. | | 4 | 1 | IN | Input pin. A small capacitor is needed from this pin to ground to assure stability. | | - | 4 | N/C | Not connected. This pin can be tied to ground to improve thermal dissipation. | | - | - | EPAD | Exposed pad should be connected directly to the GND pin. Soldered to a large ground copper plane allows for effective heat removal. | ## **ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------|--------------------|------------------------------------------|------| | Input Voltage (Note 1) | V <sub>IN</sub> | -0.3 V to 6 V | V | | Output Voltage | Vout | –0.3 V to V <sub>IN</sub> + 0.3 V or 6 V | V | | Enable Input | VEN | -0.3 V to 6 V | V | | Output Short Circuit Duration | tsc | ∞ | s | | Maximum Junction Temperature | $T_{J(MAX)}$ | 150 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | ESD Capability, Human Body Model (Note 2) | ESD <sub>HBM</sub> | 2000 | V | | ESD Capability, Machine Model (Note 2) | ESD <sub>MM</sub> | 200 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. - This device series incorporates ESD protection and is tested by the following methods: - ESD Human Body Model tested per EIA/JESD22-A114, - ESD Machine Model tested per EIA/JESD22-A115, - Latchup Current Maximum Rating tested per JEDEC standard: JESD78. #### THERMAL CHARACTERISTICS (Note 3) | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------|----------------|-------|------| | Thermal Characteristics, XDFN4 1x1 mm Thermal Resistance, Junction-to-Air | $R_{ heta JA}$ | 208 | °C/W | | Thermal Characteristics, TSOP-5 Thermal Resistance, Junction-to-Air | $R_{ heta JA}$ | 162 | °C/W | <sup>3.</sup> Single component mounted on 1 oz, FR 4 PCB with 645 mm<sup>2</sup> Cu area. **ELECTRICAL CHARACTERISTICS** $-40^{\circ}C \le T_J \le 85^{\circ}C$ ; $V_{IN} = V_{OUT(NOM)} + 1$ V for $V_{OUT}$ options greater than 1.5 V. Otherwise $V_{IN} = 2.5$ V, whichever is greater; $I_{OUT} = 1$ mA, $C_{IN} = C_{OUT} = 1$ $\mu$ F, unless otherwise noted. $V_{EN} = 0.9$ V. Typical values are at $T_J = +25^{\circ}C$ . Min./Max. are for $T_J = -40^{\circ}C$ and $T_J = +85^{\circ}C$ respectively (Note 4). | Parameter | Test Condition | ons | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------|------------------------------------------|-----|------|-----|---------------| | Operating Input Voltage | | | V <sub>IN</sub> | 1.7 | | 5.5 | V | | Output Voltage Accuracy | $-40^{\circ}C \le T_{J} \le 85^{\circ}C$ | $V_{OUT} \le 2.0 \text{ V}$ | V <sub>OUT</sub> | -40 | | +40 | mV | | | | V <sub>OUT</sub> > 2.0 V | 1 | -2 | | +2 | % | | Line Regulation | $V_{OUT} + 0.5 \text{ V} \le V_{IN} \le 5.5$ | V (V <sub>IN</sub> ≥ 1.7 V) | Reg <sub>LINE</sub> | | 0.01 | 0.1 | %/V | | Load Regulation – XDFN4 package | I <sub>OUT</sub> = 1 mA to 3 | 00 mA | Reg <sub>LOAD</sub> | | 12 | 30 | mV | | Load Regulation - TSOP-5 package | | | | | 28 | 45 | | | Dropout Voltage – XDFN4 package | I <sub>OUT</sub> = 300 mA | V <sub>OUT</sub> = 1.8 V | $V_{DO}$ | | 425 | 560 | mV | | (Note 5) | | V <sub>OUT</sub> = 2.8 V | 1 | | 250 | 320 | | | | | V <sub>OUT</sub> = 3.3 V | 1 | | 215 | 260 | | | Dropout Voltage - TSOP-5 package | I <sub>OUT</sub> = 300 mA | V <sub>OUT</sub> = 1.8 V | $V_{DO}$ | | 445 | 580 | mV | | (Note 5) | | V <sub>OUT</sub> = 2.8 V | 1 | | 270 | 340 | | | | | V <sub>OUT</sub> = 3.3 V | 1 | | 235 | 280 | | | Output Current Limit | V <sub>OUT</sub> = 90% V <sub>OU</sub> | JT(nom) | I <sub>CL</sub> | 300 | 600 | | mA | | Quiescent Current | I <sub>OUT</sub> = 0 mA | 4 | ΙQ | | 50 | 95 | μΑ | | Shutdown Current | $V_{EN} \le 0.4 \text{ V}, V_{IN} =$ | = 5.5 V | I <sub>DIS</sub> | | 0.01 | 1 | μΑ | | EN Pin Threshold Voltage<br>High Threshold<br>Low Threshold | V <sub>EN</sub> Voltage incre<br>V <sub>EN</sub> Voltage decr | easing<br>easing | V <sub>EN_HI</sub><br>V <sub>EN_LO</sub> | 0.9 | | 0.4 | V | | V <sub>OUT</sub> Slew Rate (Note 6) | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 10 mA | Normal (version<br>A and B) | V <sub>OUT_SR</sub> | | 190 | | mV/μs | | | | Slow (version C and D) | | | 20 | | | | EN Pin Input Current | V <sub>EN</sub> = 5.5 V | | I <sub>EN</sub> | | 0.3 | 1.0 | μΑ | | Power Supply Rejection Ratio | $V_{IN} = 3.8 \text{ V}, V_{OUT} = 3.5 \text{ V}$<br>$I_{OUT} = 10 \text{ mA}$ | f = 1 kHz | PSRR | | 70 | | dB | | Output Noise Voltage | put Noise Voltage f = 10 Hz to 100 kHz | | V <sub>N</sub> | | 70 | | $\mu V_{rms}$ | | Thermal Shutdown Temperature | Temperature increasing fr | om T <sub>J</sub> = +25°C | T <sub>SD</sub> | | 160 | | °C | | Thermal Shutdown Hysteresis | Temperature falling | from T <sub>SD</sub> | T <sub>SDH</sub> | | 20 | | °C | | Active Output Discharge Resistance | V <sub>EN</sub> < 0.4 V, Version A | and C only | R <sub>DIS</sub> | | 100 | | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>4.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. Characterized when VouT falls 100 mV below the regulated voltage at Vin = VouT(NOM) + 1 V. Please refer OPN to determine slew rate. NCP115A, NCP115B – Normal speed. NCP115C, NCP115D – slower speed #### **TYPICAL CHARACTERISTICS** Figure 3. Output Voltage vs. Temperature – $V_{OUT} = 1.2 \text{ V} - \text{XDFN4}$ Figure 4. Output Voltage vs. Temperature – V<sub>OUT</sub> = 1.8 V – XDFN4 Figure 5. Output Voltage vs. Temperature – V<sub>OUT</sub> = 2.8 V – XDFN4 Figure 6. Output Voltage vs. Temperature – $V_{OUT} = 3.3 \text{ V} - \text{XDFN4}$ Figure 7. Line Regulation vs. Temperature Figure 8. Load Regulation vs. Temperature – XDFN4 Figure 9. Ground Current vs. Load Current Figure 10. Quiescent Current vs. Input Voltage $V_{OUT} = 1.8 \text{ V}$ Figure 11. Dropout Voltage vs. Load Current – $V_{OUT} = 1.8 \text{ V}$ Figure 12. Dropout Voltage vs. Load Current – $V_{OUT}$ = 2.8 V Figure 13. Dropout Voltage vs. Load Current – $V_{OUT} = 3.3 \text{ V}$ Figure 14. Current Limit vs. Temperature V<sub>EN</sub>, ENABLE VOLTAGE THRESHOLD (V) 1.0 0.9 0.8 $\mathsf{OFF} \to \mathsf{ON}$ 0.7 0.6 $ON \rightarrow OFF$ 0.5 0.4 $V_{IN} = 3.8 \text{ V}$ 0.3 V<sub>OUT</sub> = 2.8 V 0.2 $C_{IN} = 1 \mu F$ 0.1 $C_{OUT} = 1 \mu F$ -40 -30 -20 -10 0 10 20 30 40 50 70 80 90 60 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 15. Short Circuit Current vs. Temperature Figure 16. Enable Thresholds Voltage Figure 17. Current to Enable Pin vs. Temperature Figure 18. Disable Current vs. Temperature Figure 19. Discharge Resistance vs. Temperature Figure 20. Maximum C<sub>OUT</sub> ESR Value vs. Load Current | | RMS Output Noise (μV <sub>RMS</sub> ) | | | | | |------------------|---------------------------------------|------------------|--|--|--| | I <sub>OUT</sub> | 10 Hz – 100 kHz | 100 Hz – 100 kHz | | | | | 1 mA | 65.6 | 61.9 | | | | | 10 mA | 63.1 | 59.5 | | | | | 300 mA | 62.3 | 60.3 | | | | Figure 21. Output Voltage Noise Spectral Density – V<sub>OUT</sub> = 1.2 V | | RMS Output Noise (μV <sub>RMS</sub> ) | | | | | | |------------------|---------------------------------------|------------------|--|--|--|--| | I <sub>OUT</sub> | 10 Hz – 100 kHz | 100 Hz – 100 kHz | | | | | | 1 mA | 93.4 | 87.9 | | | | | | 10 mA | 92.1 | 86.6 | | | | | | 300 mA | 119.3 | 115.6 | | | | | Figure 22. Output Voltage Noise Spectral Density – V<sub>OUT</sub> = 2.8 V | | RMS Output Noise (μV <sub>RMS</sub> ) | | | | | | |--------|---------------------------------------|-------|--|--|--|--| | lout | 10 Hz – 100 kHz 100 Hz – 100 k | | | | | | | 1 mA | 104.0 | 98.0 | | | | | | 10 mA | 102.9 | 96.7 | | | | | | 300 mA | 131.4 | 127.0 | | | | | Figure 23. Output Voltage Noise Spectral Density – V<sub>OUT</sub> = 3.3 V Figure 24. Power Supply Rejection Ratio, $V_{OUT} = 1.2 \text{ V}$ Figure 25. Power Supply Rejection Ratio, $V_{OUT} = 1.8 \text{ V}$ Figure 26. Power Supply Rejection Ratio, $V_{OUT} = 2.8 \text{ V}$ Figure 27. Power Supply Rejection Ratio, $V_{OUT} = 3.3 \text{ V}$ Figure 28. Enable Turn-on Response – I<sub>OUT</sub> = 0 mA, Slow Option – C Figure 30. $V_{OUT}$ Slew-Rate Comparison A and C option – $I_{OUT}$ = 10 mA Figure 32. Line Transient Response – $I_{OUT} = 10 \text{ mA}$ Figure 29. Enable Turn-on Response – I<sub>OUT</sub> = 300 mA, Slow Option – C Figure 31. $V_{OUT}$ Slew-Rate Comparison A and C option - $I_{OUT}$ = 300 mA Figure 33. Line Transient Response – I<sub>OUT</sub> = 300 mA Figure 34. Line Transient Response – I<sub>OUT</sub> = 10 mA Figure 35. Line Transient Response – I<sub>OUT</sub> = 300 mA Figure 36. Load Transient Response – $V_{OUT} = 1.2 \text{ V}$ Figure 37. Load Transient Response – $V_{OUT} = 1.2 \text{ V}$ Figure 38. Load Transient Response – $V_{OUT} = 2.8 \text{ V}$ Figure 39. Load Transient Response – $V_{OUT} = 2.8 \text{ V}$ Figure 40. Load Transient Response – $V_{OUT} = 3.3 \text{ V}$ Figure 41. Load Transient Response – $V_{OUT} = 3.3 \text{ V}$ Figure 42. Turn-on/off - Slow Rising $V_{IN}$ - $I_{OUT}$ = 10 mA Figure 43. Turn-on/off – Slow Rising $V_{IN}$ – $I_{OUT}$ = 300 mA Figure 44. Overheating Protection - TSD #### **APPLICATIONS INFORMATION** #### General The NCP115 is a high performance 300 mA Low Dropout Linear Regulator. This device delivers very high PSRR (over 70 dB at 1 kHz) and excellent dynamic performance as load/line transients. In connection with very low quiescent current this device is very suitable for various battery powered applications such as tablets, cellular phones, wireless and many others. The device is fully protected in case of output overload, output short circuit condition and overheating, assuring a very robust design. #### Input Capacitor Selection (CIN) It is recommended to connect at least a 1 $\mu$ F Ceramic X5R or X7R capacitor as close as possible to the IN pin of the device. This capacitor will provide a low impedance path for unwanted AC signals or noise modulated onto constant input voltage. There is no requirement for the min. /max. ESR of the input capacitor but it is recommended to use ceramic capacitors for their low ESR and ESL. A good input capacitor will limit the influence of input trace inductance and source resistance during sudden load current changes. Larger input capacitor may be necessary if fast and large load transients are encountered in the application. ## Output Decoupling (COUT) The NCP115 requires an output capacitor connected as close as possible to the output pin of the regulator. The recommended capacitor value is 1 $\mu F$ and X7R or X5R dielectric due to its low capacitance variations over the specified temperature range. The NCP115 is designed to remain stable with minimum effective capacitance of 0.47 $\mu F$ to account for changes with temperature, DC bias and package size. Especially for small package size capacitors such as 0402 the effective capacitance drops rapidly with the applied DC bias. There is no requirement for the minimum value of Equivalent Series Resistance (ESR) for the $C_{OUT}$ but the maximum value of ESR should be less than 1.8 $\Omega$ . Larger output capacitors and lower ESR could improve the load transient response or high frequency PSRR. It is not recommended to use tantalum capacitors on the output due to their large ESR. The equivalent series resistance of tantalum capacitors is also strongly dependent on the temperature, increasing at low temperature. #### **Enable Operation** The NCP115 uses the EN pin to enable/disable its device and to deactivate/activate the active discharge function. If the EN pin voltage is <0.4 V the device is guaranteed to be disabled. The pass transistor is turned—off so that there is virtually no current flow between the IN and OUT. The active discharge transistor is active so that the output voltage $V_{OUT}$ is pulled to GND through a 100 $\Omega$ resistor. In the disable state the device consumes as low as typ. 10 nA from the $V_{\text{IN}}$ . If the EN pin voltage >0.9 V the device is guaranteed to be enabled. The NCP115 regulates the output voltage and the active discharge transistor is turned–off. The EN pin has internal pull-down current source with typ. value of 300 nA which assures that the device is turned-off when the EN pin is not connected. In the case where the EN function isn't required the EN should be tied directly to IN. #### **Output Current Limit** Output Current is internally limited within the IC to a typical 600 mA. The NCP115 will source this amount of current measured with a voltage drops on the 90% of the nominal $V_{OUT}$ . If the Output Voltage is directly shorted to ground ( $V_{OUT} = 0$ V), the short circuit protection will limit the output current to 630 mA (typ). The current limit and short circuit protection will work properly over whole temperature range and also input voltage range. There is no limitation for the short circuit duration. #### **Thermal Shutdown** When the die temperature exceeds the Thermal Shutdown threshold ( $T_{SD}$ – $160^{\circ}$ C typical), Thermal Shutdown event is detected and the device is disabled. The IC will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold ( $T_{SDU}$ – $140^{\circ}$ C typical). Once the IC temperature falls below the $140^{\circ}$ C the LDO is enabled again. The thermal shutdown feature provides the protection from a catastrophic device failure due to accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking. #### **Power Dissipation** As power dissipated in the NCP115 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. The maximum power dissipation the NCP115 can handle is given by: $$P_{D(MAX)} = \frac{\left[85^{\circ}C - T_{A}\right]}{\theta_{JA}}$$ (eq. 1) The power dissipated by the NCP115 for given application conditions can be calculated from the following equations: $$P_{D} \approx V_{IN} (I_{GND}@I_{OUT}) + I_{OUT} (V_{IN} - V_{OUT}) \qquad \text{(eq. 2)}$$ Figure 45. $\theta_{JA}$ and $P_{D~(MAX)}$ vs. Copper Area (XDFN4) Figure 46. $\theta_{JA}$ and $P_{D\;(MAX)}$ vs. Copper Area (TSOP–5) #### **Reverse Current** The PMOS pass transistor has an inherent body diode which will be forward biased in the case that $V_{OUT} > V_{IN}$ . Due to this fact in cases, where the extended reverse current condition can be anticipated the device may require additional external protection. #### **Power Supply Rejection Ratio** The NCP115 features very good Power Supply Rejection ratio. If desired the PSRR at higher frequencies in the range $100~\rm kHz-10~MHz$ can be tuned by the selection of $C_{OUT}$ capacitor and proper PCB layout. #### Turn-On Time The turn-on time is defined as the time period from EN assertion to the point in which VOUT will reach 98% of its nominal value. This time is dependent on various application conditions such as $V_{OUT(NOM)}$ $C_{OUT}$ and $T_A$ . The NCP115 provides two options of $V_{OUT}$ ramp-up time. The NCP115A and NCP115B have normal slew rate, typical 190 mV/ $\mu$ s and NCP115C and NCP115D provide slower option with typical value 20 mV/ $\mu$ s which is suitable for camera sensor and other sensitive devices. ## **PCB Layout Recommendations** To obtain good transient performance and good regulation characteristics place $C_{\rm IN}$ and $C_{\rm OUT}$ capacitors close to the device pins and make the PCB traces wide. In order to minimize the solution size, use 0402 capacitors. Larger copper area connected to the pins will also improve the device thermal resistance. The actual power dissipation can be calculated from the equation above (Equation 2). Expose pad should be tied the shortest path to the GND pin. ## **ORDERING INFORMATION - XDFN4 PACKAGE** | Device | Voltage<br>Option | Marking | Description | Package | Shipping <sup>†</sup> | |--------------------------|-------------------|---------|--------------------------------|------------|----------------------------| | NCP115AMX100TCG (Note 7) | 1.0 V | QN | 300 mA, Active | XDFN4 | 3000 or 5000 / Tape & Reel | | NCP115AMX105TCG (Note 7) | 1.05 V | QM | Discharge,<br>Normal Slew-rate | (Pb-Free)* | (Note 7) | | NCP115AMX110TBG (Note 7) | 1.1 V | QL | | | | | NCP115AMX110TCG (Note 7) | | | | | | | NCP115AMX120TBG (Note 7) | 1.2 V | QA | | | | | NCP115AMX120TCG (Note 7) | | | | | | | NCP115AMX150TCG (Note 7) | 1.5 V | QE | | | | | NCP115AMX180TBG (Note 7) | 1.8 V | QC | | | | | NCP115AMX180TCG (Note 7) | | | | | | | NCP115AMX250TCG (Note 7) | 2.5 V | QF | | | | | NCP115AMX280TBG (Note 7) | 2.8 V | QG | | | | | NCP115AMX280TCG (Note 7) | | | | | | | NCP115AMX300TCG (Note 7) | 3.0 V | QK | | | | | NCP115AMX330TBG (Note 7) | 3.3 V | QH | | | | | NCP115AMX330TCG (Note 7) | | | | | | | NCP115AMX360TCG | 3.6 V | QJ | | | 3000 / Tape & Reel | | NCP115CMX100TCG (Note 7) | 1.0 V | RN | 300 mA, Active | ] | 3000 or 5000 / Tape & Reel | | NCP115CMX105TCG (Note 7) | 1.05 V | RM | Discharge,<br>Slow Slew-rate | | (Note 7) | | NCP115CMX110TBG (Note 7) | 1.1 V | RF | | | | | NCP115CMX110TCG (Note 7) | | | | | | | NCP115CMX120TBG (Note 7) | 1.2 V | RE | | | | | NCP115CMX120TCG (Note 7) | | | | | | | NCP115CMX150TBG (Note 7) | 1.5 V | RG | | | | | NCP115CMX150TCG (Note 7) | | | | | | | NCP115CMX180TBG (Note 7) | 1.8 V | RA | | | | | NCP115CMX180TCG (Note 7) | | | | | | | NCP115CMX250TCG (Note 7) | 2.5 V | RH | | | | | NCP115CMX280TBG (Note 7) | 2.8 V | RC | | | | | NCP115CMX280TCG (Note 7) | | | | | | | NCP115CMX300TBG (Note 7) | 3.0 V | RK | | | | | NCP115CMX300TCG (Note 7) | | | | | | | NCP115CMX330TBG (Note 7) | 3.3 V | RD | | | | | NCP115CMX330TCG (Note 7) | | | | | | | NCP115CMX360TCG | 3.6 V | RJ | | | 3000 / Tape & Reel | #### **ORDERING INFORMATION - TSOP-5 PACKAGE** | Device | Voltage<br>Option | Marking | Description | Package | Shipping <sup>†</sup> | |-----------------|-------------------|---------|----------------------------------|------------|-----------------------| | NCP115ASN105T1G | 1.05 V | QAC | 300 mA, Active Discharge, Normal | TSOP-5 | 3000 / Tape & Reel | | NCP115ASN110T1G | 1.1 V | QAD | Slew-rate | (Pb-Free)* | | | NCP115ASN120T1G | 1.2 V | QAE | | | | | NCP115ASN120T2G | 1.2 V | QAE | | | | | NCP115ASN150T1G | 1.5 V | QAF | | | | | NCP115ASN150T2G | 1.5 V | QAF | | | | | NCP115ASN180T1G | 1.8 V | QAA | | | | | NCP115ASN180T2G | 1.8 V | QAA | | | | | NCP115ASN250T1G | 2.5 V | QAG | | | | | NCP115ASN250T2G | 2.5 V | QAG | | | | | NCP115ASN280T1G | 2.8 V | QAH | | | | | NCP115ASN280T2G | 2.8 V | QAH | | | | | NCP115ASN300T1G | 3.0 V | QAJ | | | | | NCP115ASN330T1G | 3.3 V | QAK | | | | | NCP115ASN330T2G | 3.3 V | QAK | | | | | NCP115CSN105T1G | 1.05 V | QCC | 300 mA, Active Discharge, Slow | | | | NCP115CSN110T1G | 1.1 V | QCD | Slew-rate | | | | NCP115CSN120T1G | 1.2 V | QCE | | | | | NCP115CSN150T1G | 1.5 V | QCF | | | | | NCP115CSN180T1G | 1.8 V | QCA | | | | | NCP115CSN250T1G | 2.5 V | QCG | | | | | NCP115CSN280T1G | 2.8 V | QCH | | | | | NCP115CSN300T1G | 3.0 V | QCJ | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, <u>SOLDERRM/D</u>. 7. Product processed after October 1, 2022 are shipped with quantity 5000 units / Tape & Reel. TSOP-5 **CASE 483 ISSUE N** **DATE 12 AUG 2020** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME - CONTROLLING DIMENSION: MILLIMETERS. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. - DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A. OPTIONAL CONSTRUCTION: AN ADDITIONAL - TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 2.85 | 3.15 | | | | | В | 1.35 | 1.65 | | | | | C | 0.90 | 1.10 | | | | | D | 0.25 | 0.50 | | | | | G | 0.95 | BSC | | | | | Н | 0.01 | 0.10 | | | | | J | 0.10 | 0.26 | | | | | K | 0.20 | 0.60 | | | | | М | 0 ° | 10 ° | | | | | S | 2.50 | 3.00 | | | | #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXX = Specific Device Code XXX = Specific Device Code = Assembly Location = Date Code = Year = Pb-Free Package = Work Week W = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ARB18753C | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSOP-5 | | PAGE 1 OF 1 | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. PIN ONE REFERENCE 2X 0.05 C 2X 0.05 C // 0.05 C □ 0.05 C NOTE 4 #### XDFN4 1.0x1.0, 0.65P CASE 711AJ ISSUE C В (A3) **SEATING** **DATE 08 MAR 2022** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSION & APPLIES TO THE PLATED TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.20 FROM THE TERMINAL TIPS. - 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | | |-----|-------------|------|------|--|--|--| | DIM | MIN | NDM | MAX | | | | | Α | 0.33 | 0.38 | 0.43 | | | | | A1 | 0.00 | | 0.05 | | | | | A3 | 0.10 REF | | | | | | | b | 0.15 | 0.20 | 0.25 | | | | | b2 | 0.02 | 0.07 | 0.12 | | | | | D | 0.90 | 1.00 | 1.10 | | | | | D2 | 0.43 | 0.48 | 0.53 | | | | | E | 0.90 | 1.00 | 1.10 | | | | | e | 0.65 BSC | | | | | | | L | 0.20 | | 0.30 | | | | | L2 | 0.07 | | 0.17 | | | | TOP VIEW SIDE VIEW # RECOMMENDED MOUNTING FOOTPRINT \* FOR ADDITIONAL INFORMATION ON OUR PO-FRE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNT TECHNIQUES REFERENCE MANUAL, SOLDERRM/D # GENERIC MARKING DIAGRAM\* XX = Specific Device Code M = Date Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON67179E | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | XDFN4, 1.0X1.0, 0.65P | | PAGE 1 OF 1 | onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative